blob: e0b25bb2fb5d15a5c0ca8413f3a6296a8b697eed [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
4struct intel_hw_status_page {
Chris Wilson78501ea2010-10-27 12:18:21 +01005 u32 __iomem *page_addr;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08006 unsigned int gfx_addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08008};
9
Ben Widawskyb7287d82011-04-25 11:22:22 -070010#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
11#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080012
Ben Widawskyb7287d82011-04-25 11:22:22 -070013#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
14#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080015
Ben Widawskyb7287d82011-04-25 11:22:22 -070016#define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
17#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080018
Ben Widawskyb7287d82011-04-25 11:22:22 -070019#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
20#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080021
Ben Widawskyb7287d82011-04-25 11:22:22 -070022#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
23#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020024
Ben Widawskyb7287d82011-04-25 11:22:22 -070025#define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
26#define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
27#define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
Chris Wilson1ec14ad2010-12-04 11:30:53 +000028
Zou Nan hai8187a2b2010-05-21 09:08:55 +080029struct intel_ring_buffer {
30 const char *name;
Chris Wilson92204342010-09-18 11:02:01 +010031 enum intel_ring_id {
Daniel Vetter96154f22011-12-14 13:57:00 +010032 RCS = 0x0,
33 VCS,
34 BCS,
Chris Wilson92204342010-09-18 11:02:01 +010035 } id;
Daniel Vetter96154f22011-12-14 13:57:00 +010036#define I915_NUM_RINGS 3
Daniel Vetter333e9fe2010-08-02 16:24:01 +020037 u32 mmio_base;
Chris Wilson311bd682011-01-13 19:06:50 +000038 void __iomem *virtual_start;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080039 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +000040 struct drm_i915_gem_object *obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080041
Chris Wilson8c0a6bf2010-12-09 12:56:37 +000042 u32 head;
43 u32 tail;
Chris Wilson780f0ca2010-09-23 17:45:39 +010044 int space;
Chris Wilsonc2c347a92010-10-27 15:11:53 +010045 int size;
Chris Wilson55249ba2010-12-22 14:04:47 +000046 int effective_size;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080047 struct intel_hw_status_page status_page;
48
Chris Wilsona71d8d92012-02-15 11:25:36 +000049 /** We track the position of the requests in the ring buffer, and
50 * when each is retired we increment last_retired_head as the GPU
51 * must have finished processing the request and so we know we
52 * can advance the ringbuffer up to that position.
53 *
54 * last_retired_head is set to -1 after the value is consumed so
55 * we can detect new retirements.
56 */
57 u32 last_retired_head;
58
Chris Wilson7338aef2012-04-24 21:48:47 +010059 u32 irq_refcount; /* protected by dev_priv->irq_lock */
Daniel Vetter6a848cc2012-04-11 22:12:46 +020060 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Chris Wilsonb2223492010-10-27 15:27:33 +010061 u32 irq_seqno; /* last seq seem at irq time */
Chris Wilsondb53a302011-02-03 11:57:46 +000062 u32 trace_irq_seqno;
Chris Wilsonb2223492010-10-27 15:27:33 +010063 u32 waiting_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +000064 u32 sync_seqno[I915_NUM_RINGS-1];
Chris Wilsonb13c2b92010-12-13 16:54:50 +000065 bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +000066 void (*irq_put)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080067
Chris Wilson78501ea2010-10-27 12:18:21 +010068 int (*init)(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080069
Chris Wilson78501ea2010-10-27 12:18:21 +010070 void (*write_tail)(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +010071 u32 value);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072 int __must_check (*flush)(struct intel_ring_buffer *ring,
73 u32 invalidate_domains,
74 u32 flush_domains);
Chris Wilson3cce4692010-10-27 16:11:02 +010075 int (*add_request)(struct intel_ring_buffer *ring,
76 u32 *seqno);
Chris Wilson78501ea2010-10-27 12:18:21 +010077 u32 (*get_seqno)(struct intel_ring_buffer *ring);
78 int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
Chris Wilsonc4e7a412010-11-30 14:10:25 +000079 u32 offset, u32 length);
Zou Nan hai8d192152010-11-02 16:31:01 +080080 void (*cleanup)(struct intel_ring_buffer *ring);
Ben Widawskyc8c99b02011-09-14 20:32:47 -070081 int (*sync_to)(struct intel_ring_buffer *ring,
82 struct intel_ring_buffer *to,
83 u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +080084
Ben Widawskyc8c99b02011-09-14 20:32:47 -070085 u32 semaphore_register[3]; /*our mbox written by others */
86 u32 signal_mbox[2]; /* mboxes this ring signals to */
Zou Nan hai8187a2b2010-05-21 09:08:55 +080087 /**
88 * List of objects currently involved in rendering from the
89 * ringbuffer.
90 *
91 * Includes buffers having the contents of their GPU caches
92 * flushed, not necessarily primitives. last_rendering_seqno
93 * represents when the rendering involved will be completed.
94 *
95 * A reference is held on the buffer while on this list.
96 */
97 struct list_head active_list;
98
99 /**
100 * List of breadcrumbs associated with GPU requests currently
101 * outstanding.
102 */
103 struct list_head request_list;
104
Chris Wilsona56ba562010-09-28 10:07:56 +0100105 /**
Chris Wilson64193402010-10-24 12:38:05 +0100106 * List of objects currently pending a GPU write flush.
107 *
108 * All elements on this list will belong to either the
109 * active_list or flushing_list, last_rendering_seqno can
110 * be used to differentiate between the two elements.
111 */
112 struct list_head gpu_write_list;
113
114 /**
Chris Wilsona56ba562010-09-28 10:07:56 +0100115 * Do we have some not yet emitted requests outstanding?
116 */
Chris Wilson5d97eb62010-11-10 20:40:02 +0000117 u32 outstanding_lazy_request;
Chris Wilsona56ba562010-09-28 10:07:56 +0100118
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800119 wait_queue_head_t irq_queue;
120 drm_local_map_t map;
Zou Nan hai8d192152010-11-02 16:31:01 +0800121
122 void *private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800123};
124
Daniel Vetter96154f22011-12-14 13:57:00 +0100125static inline unsigned
126intel_ring_flag(struct intel_ring_buffer *ring)
127{
128 return 1 << ring->id;
129}
130
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800131static inline u32
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132intel_ring_sync_index(struct intel_ring_buffer *ring,
133 struct intel_ring_buffer *other)
134{
135 int idx;
136
137 /*
138 * cs -> 0 = vcs, 1 = bcs
139 * vcs -> 0 = bcs, 1 = cs,
140 * bcs -> 0 = cs, 1 = vcs.
141 */
142
143 idx = (other - ring) - 1;
144 if (idx < 0)
145 idx += I915_NUM_RINGS;
146
147 return idx;
148}
149
150static inline u32
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800151intel_read_status_page(struct intel_ring_buffer *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +0100152 int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800153{
Chris Wilson78501ea2010-10-27 12:18:21 +0100154 return ioread32(ring->status_page.page_addr + reg);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800155}
156
Chris Wilson311bd682011-01-13 19:06:50 +0000157/**
158 * Reads a dword out of the status page, which is written to from the command
159 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
160 * MI_STORE_DATA_IMM.
161 *
162 * The following dwords have a reserved meaning:
163 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
164 * 0x04: ring 0 head pointer
165 * 0x05: ring 1 head pointer (915-class)
166 * 0x06: ring 2 head pointer (915-class)
167 * 0x10-0x1b: Context status DWords (GM45)
168 * 0x1f: Last written status offset. (GM45)
169 *
170 * The area from dword 0x20 to 0x3ff is available for driver usage.
171 */
172#define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg)
173#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
174#define I915_GEM_HWS_INDEX 0x20
175#define I915_BREADCRUMB_INDEX 0x21
176
Chris Wilson78501ea2010-10-27 12:18:21 +0100177void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700178
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100179int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700180static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
181{
Chris Wilsona94919e2011-07-12 18:03:29 +0100182 return intel_wait_ring_buffer(ring, ring->size - 8);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700183}
184
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100185int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
Chris Wilsone898cd22010-08-04 15:18:14 +0100186
Chris Wilson78501ea2010-10-27 12:18:21 +0100187static inline void intel_ring_emit(struct intel_ring_buffer *ring,
188 u32 data)
Chris Wilsone898cd22010-08-04 15:18:14 +0100189{
Chris Wilson78501ea2010-10-27 12:18:21 +0100190 iowrite32(data, ring->virtual_start + ring->tail);
Chris Wilsone898cd22010-08-04 15:18:14 +0100191 ring->tail += 4;
192}
193
Chris Wilson78501ea2010-10-27 12:18:21 +0100194void intel_ring_advance(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800195
Chris Wilson78501ea2010-10-27 12:18:21 +0100196u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800197
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800198int intel_init_render_ring_buffer(struct drm_device *dev);
199int intel_init_bsd_ring_buffer(struct drm_device *dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100200int intel_init_blt_ring_buffer(struct drm_device *dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800201
Chris Wilson78501ea2010-10-27 12:18:21 +0100202u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
203void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
Daniel Vetter79f321b2010-09-24 21:20:10 +0200204
Chris Wilsona71d8d92012-02-15 11:25:36 +0000205static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
206{
207 return ring->tail;
208}
209
Chris Wilsondb53a302011-02-03 11:57:46 +0000210static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
211{
212 if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
213 ring->trace_irq_seqno = seqno;
214}
215
Chris Wilsone8616b62011-01-20 09:57:11 +0000216/* DRI warts */
217int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
218
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800219#endif /* _INTEL_RINGBUFFER_H_ */