blob: 038876a68d1ae3708c5eb6cbbf81281d92b1816f [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
Tomi Valkeinen8dd24912012-10-10 10:26:45 +030021#include <linux/module.h>
Tomi Valkeinen58f255482011-11-04 09:48:54 +020022#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/jiffies.h>
25
26#include <video/omapdss.h>
27
28#include "dss.h"
29#include "dss_features.h"
30
31/*
32 * We have 4 levels of cache for the dispc settings. First two are in SW and
33 * the latter two in HW.
34 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020035 * set_info()
36 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020037 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020038 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020039 * +--------------------+
40 * v
41 * apply()
42 * v
43 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020044 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020045 * +--------------------+
46 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020047 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020048 * v
49 * +--------------------+
50 * | shadow registers |
51 * +--------------------+
52 * v
53 * VFP or lcd/digit_enable
54 * v
55 * +--------------------+
56 * | registers |
57 * +--------------------+
58 */
59
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020060struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020061
62 bool user_info_dirty;
63 struct omap_overlay_info user_info;
64
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020065 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020066 struct omap_overlay_info info;
67
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020068 bool shadow_info_dirty;
69
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020070 bool extra_info_dirty;
71 bool shadow_extra_info_dirty;
72
73 bool enabled;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020074 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020075
76 /*
77 * True if overlay is to be enabled. Used to check and calculate configs
78 * for the overlay before it is enabled in the HW.
79 */
80 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020081};
82
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020083struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020084
85 bool user_info_dirty;
86 struct omap_overlay_manager_info user_info;
87
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020088 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020089 struct omap_overlay_manager_info info;
90
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020091 bool shadow_info_dirty;
92
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020093 /* If true, GO bit is up and shadow registers cannot be written.
94 * Never true for manual update displays */
95 bool busy;
96
Tomi Valkeinen34861372011-11-18 15:43:29 +020097 /* If true, dispc output is enabled */
98 bool updating;
99
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200100 /* If true, a display is enabled using this manager */
101 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530102
103 bool extra_info_dirty;
104 bool shadow_extra_info_dirty;
105
106 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530107 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200108};
109
110static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200111 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200112 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200113
114 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200115} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200116
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200117/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200118static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200119/* lock for blocking functions */
120static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200121static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200122
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200123static void dss_register_vsync_isr(void);
124
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200125static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
126{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200127 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200128}
129
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200130static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
131{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200132 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200133}
134
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300135static void apply_init_priv(void)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200136{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200137 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530138 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200139 int i;
140
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200141 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200142
143 for (i = 0; i < num_ovls; ++i) {
144 struct ovl_priv_data *op;
145
146 op = &dss_data.ovl_priv_data_array[i];
147
148 op->info.global_alpha = 255;
149
150 switch (i) {
151 case 0:
152 op->info.zorder = 0;
153 break;
154 case 1:
155 op->info.zorder =
156 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
157 break;
158 case 2:
159 op->info.zorder =
160 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
161 break;
162 case 3:
163 op->info.zorder =
164 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
165 break;
166 }
167
168 op->user_info = op->info;
169 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530170
171 /*
172 * Initialize some of the lcd_config fields for TV manager, this lets
173 * us prevent checking if the manager is LCD or TV at some places
174 */
175 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
176
177 mp->lcd_config.video_port_width = 24;
178 mp->lcd_config.clock_info.lck_div = 1;
179 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200180}
181
Archit Taneja75bac5d2012-05-24 15:08:54 +0530182/*
183 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
184 * manager is always auto update, stallmode field for TV manager is false by
185 * default
186 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200187static bool ovl_manual_update(struct omap_overlay *ovl)
188{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530189 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
190
191 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200192}
193
194static bool mgr_manual_update(struct omap_overlay_manager *mgr)
195{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530196 struct mgr_priv_data *mp = get_mgr_priv(mgr);
197
198 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200199}
200
Tomi Valkeinen39518352011-11-17 17:35:28 +0200201static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530202 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200203{
204 struct omap_overlay_info *oi;
205 struct omap_overlay_manager_info *mi;
206 struct omap_overlay *ovl;
207 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
208 struct ovl_priv_data *op;
209 struct mgr_priv_data *mp;
210
211 mp = get_mgr_priv(mgr);
212
Archit Taneja5dd747e2012-05-08 18:19:15 +0530213 if (!mp->enabled)
214 return 0;
215
Tomi Valkeinen39518352011-11-17 17:35:28 +0200216 if (applying && mp->user_info_dirty)
217 mi = &mp->user_info;
218 else
219 mi = &mp->info;
220
221 /* collect the infos to be tested into the array */
222 list_for_each_entry(ovl, &mgr->overlays, list) {
223 op = get_ovl_priv(ovl);
224
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200225 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200226 oi = NULL;
227 else if (applying && op->user_info_dirty)
228 oi = &op->user_info;
229 else
230 oi = &op->info;
231
232 ois[ovl->id] = oi;
233 }
234
Archit Taneja6e543592012-05-23 17:01:35 +0530235 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200236}
237
238/*
239 * check manager and overlay settings using overlay_info from data->info
240 */
Archit Taneja228b2132012-04-27 01:22:28 +0530241static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200242{
Archit Taneja228b2132012-04-27 01:22:28 +0530243 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200244}
245
246/*
247 * check manager and overlay settings using overlay_info from ovl->info if
248 * dirty and from data->info otherwise
249 */
Archit Taneja228b2132012-04-27 01:22:28 +0530250static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200251{
Archit Taneja228b2132012-04-27 01:22:28 +0530252 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200253}
254
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200255static bool need_isr(void)
256{
257 const int num_mgrs = dss_feat_get_num_mgrs();
258 int i;
259
260 for (i = 0; i < num_mgrs; ++i) {
261 struct omap_overlay_manager *mgr;
262 struct mgr_priv_data *mp;
263 struct omap_overlay *ovl;
264
265 mgr = omap_dss_get_overlay_manager(i);
266 mp = get_mgr_priv(mgr);
267
268 if (!mp->enabled)
269 continue;
270
Tomi Valkeinen34861372011-11-18 15:43:29 +0200271 if (mgr_manual_update(mgr)) {
272 /* to catch FRAMEDONE */
273 if (mp->updating)
274 return true;
275 } else {
276 /* to catch GO bit going down */
277 if (mp->busy)
278 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200279
280 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200281 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200282 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200283
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200284 /* to set GO bit */
285 if (mp->shadow_info_dirty)
286 return true;
287
Archit Taneja45324a22012-04-26 19:31:22 +0530288 /*
289 * NOTE: we don't check extra_info flags for disabled
290 * managers, once the manager is enabled, the extra_info
291 * related manager changes will be taken in by HW.
292 */
293
294 /* to write new values to registers */
295 if (mp->extra_info_dirty)
296 return true;
297
298 /* to set GO bit */
299 if (mp->shadow_extra_info_dirty)
300 return true;
301
Tomi Valkeinen34861372011-11-18 15:43:29 +0200302 list_for_each_entry(ovl, &mgr->overlays, list) {
303 struct ovl_priv_data *op;
304
305 op = get_ovl_priv(ovl);
306
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200307 /*
308 * NOTE: we check extra_info flags even for
309 * disabled overlays, as extra_infos need to be
310 * always written.
311 */
312
313 /* to write new values to registers */
314 if (op->extra_info_dirty)
315 return true;
316
317 /* to set GO bit */
318 if (op->shadow_extra_info_dirty)
319 return true;
320
Tomi Valkeinen34861372011-11-18 15:43:29 +0200321 if (!op->enabled)
322 continue;
323
324 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200325 if (op->info_dirty)
326 return true;
327
328 /* to set GO bit */
329 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200330 return true;
331 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200332 }
333 }
334
335 return false;
336}
337
338static bool need_go(struct omap_overlay_manager *mgr)
339{
340 struct omap_overlay *ovl;
341 struct mgr_priv_data *mp;
342 struct ovl_priv_data *op;
343
344 mp = get_mgr_priv(mgr);
345
Archit Taneja45324a22012-04-26 19:31:22 +0530346 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200347 return true;
348
349 list_for_each_entry(ovl, &mgr->overlays, list) {
350 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200351 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200352 return true;
353 }
354
355 return false;
356}
357
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200358/* returns true if an extra_info field is currently being updated */
359static bool extra_info_update_ongoing(void)
360{
Archit Taneja45324a22012-04-26 19:31:22 +0530361 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200362 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200363
Archit Taneja45324a22012-04-26 19:31:22 +0530364 for (i = 0; i < num_mgrs; ++i) {
365 struct omap_overlay_manager *mgr;
366 struct omap_overlay *ovl;
367 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200368
Archit Taneja45324a22012-04-26 19:31:22 +0530369 mgr = omap_dss_get_overlay_manager(i);
370 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200371
372 if (!mp->enabled)
373 continue;
374
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200375 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200376 continue;
377
Archit Taneja45324a22012-04-26 19:31:22 +0530378 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200379 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530380
381 list_for_each_entry(ovl, &mgr->overlays, list) {
382 struct ovl_priv_data *op = get_ovl_priv(ovl);
383
384 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
385 return true;
386 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200387 }
388
389 return false;
390}
391
392/* wait until no extra_info updates are pending */
393static void wait_pending_extra_info_updates(void)
394{
395 bool updating;
396 unsigned long flags;
397 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200398 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200399
400 spin_lock_irqsave(&data_lock, flags);
401
402 updating = extra_info_update_ongoing();
403
404 if (!updating) {
405 spin_unlock_irqrestore(&data_lock, flags);
406 return;
407 }
408
409 init_completion(&extra_updated_completion);
410
411 spin_unlock_irqrestore(&data_lock, flags);
412
413 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200414 r = wait_for_completion_timeout(&extra_updated_completion, t);
415 if (r == 0)
416 DSSWARN("timeout in wait_pending_extra_info_updates\n");
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200417}
418
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300419static inline struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
420{
421 return ovl->manager ?
422 (ovl->manager->output ? ovl->manager->output->device : NULL) :
423 NULL;
424}
425
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300426static inline struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
427{
428 return mgr->output ? mgr->output->device : NULL;
429}
430
431static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
432{
433 unsigned long timeout = msecs_to_jiffies(500);
434 struct omap_dss_device *dssdev = mgr->get_device(mgr);
435 u32 irq;
436 int r;
437
438 r = dispc_runtime_get();
439 if (r)
440 return r;
441
442 if (dssdev->type == OMAP_DISPLAY_TYPE_VENC)
443 irq = DISPC_IRQ_EVSYNC_ODD;
444 else if (dssdev->type == OMAP_DISPLAY_TYPE_HDMI)
445 irq = DISPC_IRQ_EVSYNC_EVEN;
446 else
447 irq = dispc_mgr_get_vsync_irq(mgr->id);
448
449 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
450
451 dispc_runtime_put();
452
453 return r;
454}
455
456static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200457{
458 unsigned long timeout = msecs_to_jiffies(500);
Archit Tanejafc22a842012-06-26 15:36:55 +0530459 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200460 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530461 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200462 int r;
463 int i;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200464
Archit Tanejafc22a842012-06-26 15:36:55 +0530465 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200466
Archit Tanejafc22a842012-06-26 15:36:55 +0530467 if (mgr_manual_update(mgr)) {
468 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200469 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530470 }
471
472 if (!mp->enabled) {
473 spin_unlock_irqrestore(&data_lock, flags);
474 return 0;
475 }
476
477 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200478
Lajos Molnar21e56f72012-02-22 12:23:16 +0530479 r = dispc_runtime_get();
480 if (r)
481 return r;
482
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200483 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200484
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200485 i = 0;
486 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200487 bool shadow_dirty, dirty;
488
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200489 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200490 dirty = mp->info_dirty;
491 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200492 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200493
494 if (!dirty && !shadow_dirty) {
495 r = 0;
496 break;
497 }
498
499 /* 4 iterations is the worst case:
500 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
501 * 2 - first VSYNC, dirty = true
502 * 3 - dirty = false, shadow_dirty = true
503 * 4 - shadow_dirty = false */
504 if (i++ == 3) {
505 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
506 mgr->id);
507 r = 0;
508 break;
509 }
510
511 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
512 if (r == -ERESTARTSYS)
513 break;
514
515 if (r) {
516 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
517 break;
518 }
519 }
520
Lajos Molnar21e56f72012-02-22 12:23:16 +0530521 dispc_runtime_put();
522
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200523 return r;
524}
525
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300526static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200527{
528 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200529 struct ovl_priv_data *op;
Archit Tanejafc22a842012-06-26 15:36:55 +0530530 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200531 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530532 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200533 int r;
534 int i;
535
536 if (!ovl->manager)
537 return 0;
538
Archit Tanejafc22a842012-06-26 15:36:55 +0530539 mp = get_mgr_priv(ovl->manager);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200540
Archit Tanejafc22a842012-06-26 15:36:55 +0530541 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200542
Archit Tanejafc22a842012-06-26 15:36:55 +0530543 if (ovl_manual_update(ovl)) {
544 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200545 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530546 }
547
548 if (!mp->enabled) {
549 spin_unlock_irqrestore(&data_lock, flags);
550 return 0;
551 }
552
553 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200554
Lajos Molnar21e56f72012-02-22 12:23:16 +0530555 r = dispc_runtime_get();
556 if (r)
557 return r;
558
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200559 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200560
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200561 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200562 i = 0;
563 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200564 bool shadow_dirty, dirty;
565
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200566 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200567 dirty = op->info_dirty;
568 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200569 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200570
571 if (!dirty && !shadow_dirty) {
572 r = 0;
573 break;
574 }
575
576 /* 4 iterations is the worst case:
577 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
578 * 2 - first VSYNC, dirty = true
579 * 3 - dirty = false, shadow_dirty = true
580 * 4 - shadow_dirty = false */
581 if (i++ == 3) {
582 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
583 ovl->id);
584 r = 0;
585 break;
586 }
587
588 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
589 if (r == -ERESTARTSYS)
590 break;
591
592 if (r) {
593 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
594 break;
595 }
596 }
597
Lajos Molnar21e56f72012-02-22 12:23:16 +0530598 dispc_runtime_put();
599
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200600 return r;
601}
602
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200603static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200604{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200605 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200606 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530607 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200608 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200609 int r;
610
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530611 DSSDBG("writing ovl %d regs", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200612
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200613 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200614 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200615
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200616 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200617
Archit Taneja81ab95b2012-05-08 15:53:20 +0530618 mp = get_mgr_priv(ovl->manager);
619
Archit Taneja6c6f5102012-06-25 14:58:48 +0530620 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200621
Archit Taneja8ba85302012-09-26 17:00:37 +0530622 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200623 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200624 /*
625 * We can't do much here, as this function can be called from
626 * vsync interrupt.
627 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200628 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200629
630 /* This will leave fifo configurations in a nonoptimal state */
631 op->enabled = false;
632 dispc_ovl_enable(ovl->id, false);
633 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200634 }
635
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200636 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200637 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200638 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200639}
640
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200641static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
642{
643 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200644 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200645
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530646 DSSDBG("writing ovl %d regs extra", ovl->id);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200647
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200648 if (!op->extra_info_dirty)
649 return;
650
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200651 /* note: write also when op->enabled == false, so that the ovl gets
652 * disabled */
653
654 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200655 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200656
Tomi Valkeinen34861372011-11-18 15:43:29 +0200657 mp = get_mgr_priv(ovl->manager);
658
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200659 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200660 if (mp->updating)
661 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200662}
663
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200664static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200665{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200666 struct mgr_priv_data *mp = get_mgr_priv(mgr);
667 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200668
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530669 DSSDBG("writing mgr %d regs", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200670
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200671 if (!mp->enabled)
672 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200673
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200674 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200675
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200676 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200677 list_for_each_entry(ovl, &mgr->overlays, list) {
678 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200679 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200680 }
681
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200682 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200683 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200684
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200685 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200686 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200687 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200688 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200689}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200690
Archit Taneja45324a22012-04-26 19:31:22 +0530691static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
692{
693 struct mgr_priv_data *mp = get_mgr_priv(mgr);
694
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530695 DSSDBG("writing mgr %d regs extra", mgr->id);
Archit Taneja45324a22012-04-26 19:31:22 +0530696
697 if (!mp->extra_info_dirty)
698 return;
699
700 dispc_mgr_set_timings(mgr->id, &mp->timings);
701
Archit Tanejaf476ae92012-06-29 14:37:03 +0530702 /* lcd_config parameters */
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300703 if (dss_mgr_is_lcd(mgr->id))
704 dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530705
Archit Taneja45324a22012-04-26 19:31:22 +0530706 mp->extra_info_dirty = false;
707 if (mp->updating)
708 mp->shadow_extra_info_dirty = true;
709}
710
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200711static void dss_write_regs(void)
712{
713 const int num_mgrs = omap_dss_get_num_overlay_managers();
714 int i;
715
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200716 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200717 struct omap_overlay_manager *mgr;
718 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200719 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200720
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200721 mgr = omap_dss_get_overlay_manager(i);
722 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200723
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200724 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200725 continue;
726
Archit Taneja228b2132012-04-27 01:22:28 +0530727 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200728 if (r) {
729 DSSERR("cannot write registers for manager %s: "
730 "illegal configuration\n", mgr->name);
731 continue;
732 }
733
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200734 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530735 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200736 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200737}
738
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200739static void dss_set_go_bits(void)
740{
741 const int num_mgrs = omap_dss_get_num_overlay_managers();
742 int i;
743
744 for (i = 0; i < num_mgrs; ++i) {
745 struct omap_overlay_manager *mgr;
746 struct mgr_priv_data *mp;
747
748 mgr = omap_dss_get_overlay_manager(i);
749 mp = get_mgr_priv(mgr);
750
751 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
752 continue;
753
754 if (!need_go(mgr))
755 continue;
756
757 mp->busy = true;
758
759 if (!dss_data.irq_enabled && need_isr())
760 dss_register_vsync_isr();
761
762 dispc_mgr_go(mgr->id);
763 }
764
765}
766
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200767static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
768{
769 struct omap_overlay *ovl;
770 struct mgr_priv_data *mp;
771 struct ovl_priv_data *op;
772
773 mp = get_mgr_priv(mgr);
774 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530775 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200776
777 list_for_each_entry(ovl, &mgr->overlays, list) {
778 op = get_ovl_priv(ovl);
779 op->shadow_info_dirty = false;
780 op->shadow_extra_info_dirty = false;
781 }
782}
783
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200784void dss_mgr_start_update(struct omap_overlay_manager *mgr)
785{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200786 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200787 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200788 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200789
790 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200791
Tomi Valkeinen34861372011-11-18 15:43:29 +0200792 WARN_ON(mp->updating);
793
Archit Taneja228b2132012-04-27 01:22:28 +0530794 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200795 if (r) {
796 DSSERR("cannot start manual update: illegal configuration\n");
797 spin_unlock_irqrestore(&data_lock, flags);
798 return;
799 }
800
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200801 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530802 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200803
Tomi Valkeinen34861372011-11-18 15:43:29 +0200804 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200805
Tomi Valkeinen34861372011-11-18 15:43:29 +0200806 if (!dss_data.irq_enabled && need_isr())
807 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200808
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +0300809 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200810
811 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200812}
813
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200814static void dss_apply_irq_handler(void *data, u32 mask);
815
816static void dss_register_vsync_isr(void)
817{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200818 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200819 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200820 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200821
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200822 mask = 0;
823 for (i = 0; i < num_mgrs; ++i)
824 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200825
Tomi Valkeinen34861372011-11-18 15:43:29 +0200826 for (i = 0; i < num_mgrs; ++i)
827 mask |= dispc_mgr_get_framedone_irq(i);
828
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200829 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
830 WARN_ON(r);
831
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200832 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200833}
834
835static void dss_unregister_vsync_isr(void)
836{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200837 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200838 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200839 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200840
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200841 mask = 0;
842 for (i = 0; i < num_mgrs; ++i)
843 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200844
Tomi Valkeinen34861372011-11-18 15:43:29 +0200845 for (i = 0; i < num_mgrs; ++i)
846 mask |= dispc_mgr_get_framedone_irq(i);
847
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200848 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
849 WARN_ON(r);
850
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200851 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200852}
853
Tomi Valkeinen76098932011-11-16 12:03:22 +0200854static void dss_apply_irq_handler(void *data, u32 mask)
855{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200856 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200857 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200858 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200859
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200860 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200861
Tomi Valkeinen76098932011-11-16 12:03:22 +0200862 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200863 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200864 struct omap_overlay_manager *mgr;
865 struct mgr_priv_data *mp;
866
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200867 mgr = omap_dss_get_overlay_manager(i);
868 mp = get_mgr_priv(mgr);
869
Tomi Valkeinen76098932011-11-16 12:03:22 +0200870 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200871 continue;
872
Tomi Valkeinen76098932011-11-16 12:03:22 +0200873 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200874
Tomi Valkeinen76098932011-11-16 12:03:22 +0200875 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200876 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200877 mp->busy = dispc_mgr_go_busy(i);
878
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200879 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200880 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200881 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200882 }
883
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200884 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200885 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200886
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200887 extra_updating = extra_info_update_ongoing();
888 if (!extra_updating)
889 complete_all(&extra_updated_completion);
890
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200891 if (!need_isr())
892 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200893
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200894 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200895}
896
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200897static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200898{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200899 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200900
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200901 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200902
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200903 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200904 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200905
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200906 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200907 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200908 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200909}
910
911static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
912{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200913 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200914
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200915 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200916
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200917 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200918 return;
919
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200920 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200921 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200922 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200923}
924
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300925static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200926{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200927 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200928 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200929 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200930
931 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
932
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200933 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200934
Archit Taneja228b2132012-04-27 01:22:28 +0530935 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200936 if (r) {
937 spin_unlock_irqrestore(&data_lock, flags);
938 DSSERR("failed to apply settings: illegal configuration.\n");
939 return r;
940 }
941
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200942 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200943 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200944 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200945
946 /* Configure manager */
947 omap_dss_mgr_apply_mgr(mgr);
948
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200949 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200950 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200951
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200952 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200953
Tomi Valkeinene70f98a2011-11-16 16:53:44 +0200954 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200955}
956
Tomi Valkeinen841c09c2011-11-16 15:25:53 +0200957static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
958{
959 struct ovl_priv_data *op;
960
961 op = get_ovl_priv(ovl);
962
963 if (op->enabled == enable)
964 return;
965
966 op->enabled = enable;
967 op->extra_info_dirty = true;
968}
969
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200970static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
971 u32 fifo_low, u32 fifo_high)
972{
973 struct ovl_priv_data *op = get_ovl_priv(ovl);
974
975 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
976 return;
977
978 op->fifo_low = fifo_low;
979 op->fifo_high = fifo_high;
980 op->extra_info_dirty = true;
981}
982
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300983static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200984{
985 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200986 u32 fifo_low, fifo_high;
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300987 bool use_fifo_merge = false;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200988
Tomi Valkeinen75ae1182011-11-26 14:36:19 +0200989 if (!op->enabled && !op->enabling)
990 return;
991
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200992 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300993 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200994
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200995 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200996}
997
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300998static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200999{
1000 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001001 struct mgr_priv_data *mp;
1002
1003 mp = get_mgr_priv(mgr);
1004
1005 if (!mp->enabled)
1006 return;
1007
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001008 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001009 dss_ovl_setup_fifo(ovl);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001010}
1011
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001012static void dss_setup_fifos(void)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001013{
1014 const int num_mgrs = omap_dss_get_num_overlay_managers();
1015 struct omap_overlay_manager *mgr;
1016 int i;
1017
1018 for (i = 0; i < num_mgrs; ++i) {
1019 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001020 dss_mgr_setup_fifos(mgr);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001021 }
1022}
1023
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001024int dss_mgr_enable(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001025{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001026 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1027 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001028 int r;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001029
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001030 mutex_lock(&apply_lock);
1031
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001032 if (mp->enabled)
1033 goto out;
1034
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001035 spin_lock_irqsave(&data_lock, flags);
1036
1037 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001038
Archit Taneja228b2132012-04-27 01:22:28 +05301039 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001040 if (r) {
1041 DSSERR("failed to enable manager %d: check_settings failed\n",
1042 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001043 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001044 }
1045
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001046 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001047
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001048 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001049 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001050
Tomi Valkeinen34861372011-11-18 15:43:29 +02001051 if (!mgr_manual_update(mgr))
1052 mp->updating = true;
1053
Tomi Valkeinend7b6b6b2012-08-10 14:17:47 +03001054 if (!dss_data.irq_enabled && need_isr())
1055 dss_register_vsync_isr();
1056
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001057 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001058
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001059 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001060 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001061
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001062out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001063 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001064
1065 return 0;
1066
1067err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001068 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001069 spin_unlock_irqrestore(&data_lock, flags);
1070 mutex_unlock(&apply_lock);
1071 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001072}
1073
1074void dss_mgr_disable(struct omap_overlay_manager *mgr)
1075{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001076 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1077 unsigned long flags;
1078
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001079 mutex_lock(&apply_lock);
1080
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001081 if (!mp->enabled)
1082 goto out;
1083
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001084 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001085 dispc_mgr_disable_sync(mgr->id);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001086
1087 spin_lock_irqsave(&data_lock, flags);
1088
Tomi Valkeinen34861372011-11-18 15:43:29 +02001089 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001090 mp->enabled = false;
1091
1092 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001093
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001094out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001095 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001096}
1097
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001098static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001099 struct omap_overlay_manager_info *info)
1100{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001101 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001102 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001103 int r;
1104
1105 r = dss_mgr_simple_check(mgr, info);
1106 if (r)
1107 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001108
1109 spin_lock_irqsave(&data_lock, flags);
1110
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001111 mp->user_info = *info;
1112 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001113
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001114 spin_unlock_irqrestore(&data_lock, flags);
1115
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001116 return 0;
1117}
1118
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001119static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001120 struct omap_overlay_manager_info *info)
1121{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001122 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001123 unsigned long flags;
1124
1125 spin_lock_irqsave(&data_lock, flags);
1126
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001127 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001128
1129 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001130}
1131
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001132static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
Archit Taneja97f01b32012-09-26 16:42:39 +05301133 struct omap_dss_output *output)
1134{
1135 int r;
1136
1137 mutex_lock(&apply_lock);
1138
1139 if (mgr->output) {
1140 DSSERR("manager %s is already connected to an output\n",
1141 mgr->name);
1142 r = -EINVAL;
1143 goto err;
1144 }
1145
1146 if ((mgr->supported_outputs & output->id) == 0) {
1147 DSSERR("output does not support manager %s\n",
1148 mgr->name);
1149 r = -EINVAL;
1150 goto err;
1151 }
1152
1153 output->manager = mgr;
1154 mgr->output = output;
1155
1156 mutex_unlock(&apply_lock);
1157
1158 return 0;
1159err:
1160 mutex_unlock(&apply_lock);
1161 return r;
1162}
1163
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001164static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
Archit Taneja97f01b32012-09-26 16:42:39 +05301165{
1166 int r;
1167 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1168 unsigned long flags;
1169
1170 mutex_lock(&apply_lock);
1171
1172 if (!mgr->output) {
1173 DSSERR("failed to unset output, output not set\n");
1174 r = -EINVAL;
1175 goto err;
1176 }
1177
1178 spin_lock_irqsave(&data_lock, flags);
1179
1180 if (mp->enabled) {
1181 DSSERR("output can't be unset when manager is enabled\n");
1182 r = -EINVAL;
1183 goto err1;
1184 }
1185
1186 spin_unlock_irqrestore(&data_lock, flags);
1187
1188 mgr->output->manager = NULL;
1189 mgr->output = NULL;
1190
1191 mutex_unlock(&apply_lock);
1192
1193 return 0;
1194err1:
1195 spin_unlock_irqrestore(&data_lock, flags);
1196err:
1197 mutex_unlock(&apply_lock);
1198
1199 return r;
1200}
1201
Archit Taneja45324a22012-04-26 19:31:22 +05301202static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301203 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301204{
1205 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1206
1207 mp->timings = *timings;
1208 mp->extra_info_dirty = true;
1209}
1210
1211void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301212 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301213{
1214 unsigned long flags;
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001215 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +05301216
1217 spin_lock_irqsave(&data_lock, flags);
1218
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001219 if (mp->updating) {
1220 DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1221 mgr->name);
1222 goto out;
1223 }
1224
Archit Taneja45324a22012-04-26 19:31:22 +05301225 dss_apply_mgr_timings(mgr, timings);
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001226out:
Archit Taneja45324a22012-04-26 19:31:22 +05301227 spin_unlock_irqrestore(&data_lock, flags);
Archit Taneja45324a22012-04-26 19:31:22 +05301228}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001229
Archit Tanejaf476ae92012-06-29 14:37:03 +05301230static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1231 const struct dss_lcd_mgr_config *config)
1232{
1233 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1234
1235 mp->lcd_config = *config;
1236 mp->extra_info_dirty = true;
1237}
1238
1239void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
1240 const struct dss_lcd_mgr_config *config)
1241{
1242 unsigned long flags;
1243 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1244
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001245 spin_lock_irqsave(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301246
1247 if (mp->enabled) {
1248 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1249 mgr->name);
1250 goto out;
1251 }
1252
Archit Tanejaf476ae92012-06-29 14:37:03 +05301253 dss_apply_mgr_lcd_config(mgr, config);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301254out:
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001255 spin_unlock_irqrestore(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301256}
1257
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001258static int dss_ovl_set_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001259 struct omap_overlay_info *info)
1260{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001261 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001262 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001263 int r;
1264
1265 r = dss_ovl_simple_check(ovl, info);
1266 if (r)
1267 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001268
1269 spin_lock_irqsave(&data_lock, flags);
1270
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001271 op->user_info = *info;
1272 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001273
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001274 spin_unlock_irqrestore(&data_lock, flags);
1275
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001276 return 0;
1277}
1278
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001279static void dss_ovl_get_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001280 struct omap_overlay_info *info)
1281{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001282 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001283 unsigned long flags;
1284
1285 spin_lock_irqsave(&data_lock, flags);
1286
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001287 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001288
1289 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001290}
1291
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001292static int dss_ovl_set_manager(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001293 struct omap_overlay_manager *mgr)
1294{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001295 struct ovl_priv_data *op = get_ovl_priv(ovl);
1296 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001297 int r;
1298
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001299 if (!mgr)
1300 return -EINVAL;
1301
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001302 mutex_lock(&apply_lock);
1303
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001304 if (ovl->manager) {
1305 DSSERR("overlay '%s' already has a manager '%s'\n",
1306 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001307 r = -EINVAL;
1308 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001309 }
1310
Archit Taneja02b5ff12012-11-07 14:47:22 +05301311 r = dispc_runtime_get();
1312 if (r)
1313 goto err;
1314
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001315 spin_lock_irqsave(&data_lock, flags);
1316
1317 if (op->enabled) {
1318 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001319 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001320 r = -EINVAL;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301321 goto err1;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001322 }
1323
Archit Taneja02b5ff12012-11-07 14:47:22 +05301324 dispc_ovl_set_channel_out(ovl->id, mgr->id);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001325
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001326 ovl->manager = mgr;
1327 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001328
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001329 spin_unlock_irqrestore(&data_lock, flags);
1330
Archit Taneja02b5ff12012-11-07 14:47:22 +05301331 dispc_runtime_put();
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001332
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001333 mutex_unlock(&apply_lock);
1334
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001335 return 0;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301336
1337err1:
1338 dispc_runtime_put();
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001339err:
1340 mutex_unlock(&apply_lock);
1341 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001342}
1343
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001344static int dss_ovl_unset_manager(struct omap_overlay *ovl)
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001345{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001346 struct ovl_priv_data *op = get_ovl_priv(ovl);
1347 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001348 int r;
1349
1350 mutex_lock(&apply_lock);
1351
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001352 if (!ovl->manager) {
1353 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001354 r = -EINVAL;
1355 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001356 }
1357
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001358 spin_lock_irqsave(&data_lock, flags);
1359
1360 if (op->enabled) {
1361 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001362 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001363 r = -EINVAL;
1364 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001365 }
1366
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001367 spin_unlock_irqrestore(&data_lock, flags);
1368
1369 /* wait for pending extra_info updates to ensure the ovl is disabled */
1370 wait_pending_extra_info_updates();
1371
Archit Taneja02b5ff12012-11-07 14:47:22 +05301372 /*
1373 * For a manual update display, there is no guarantee that the overlay
1374 * is really disabled in HW, we may need an extra update from this
1375 * manager before the configurations can go in. Return an error if the
1376 * overlay needed an update from the manager.
1377 *
1378 * TODO: Instead of returning an error, try to do a dummy manager update
1379 * here to disable the overlay in hardware. Use the *GATED fields in
1380 * the DISPC_CONFIG registers to do a dummy update.
1381 */
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001382 spin_lock_irqsave(&data_lock, flags);
1383
Archit Taneja02b5ff12012-11-07 14:47:22 +05301384 if (ovl_manual_update(ovl) && op->extra_info_dirty) {
1385 spin_unlock_irqrestore(&data_lock, flags);
1386 DSSERR("need an update to change the manager\n");
1387 r = -EINVAL;
1388 goto err;
1389 }
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001390
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001391 ovl->manager = NULL;
1392 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001393
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001394 spin_unlock_irqrestore(&data_lock, flags);
1395
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001396 mutex_unlock(&apply_lock);
1397
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001398 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001399err:
1400 mutex_unlock(&apply_lock);
1401 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001402}
1403
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001404static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001405{
1406 struct ovl_priv_data *op = get_ovl_priv(ovl);
1407 unsigned long flags;
1408 bool e;
1409
1410 spin_lock_irqsave(&data_lock, flags);
1411
1412 e = op->enabled;
1413
1414 spin_unlock_irqrestore(&data_lock, flags);
1415
1416 return e;
1417}
1418
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001419static int dss_ovl_enable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001420{
1421 struct ovl_priv_data *op = get_ovl_priv(ovl);
1422 unsigned long flags;
1423 int r;
1424
1425 mutex_lock(&apply_lock);
1426
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001427 if (op->enabled) {
1428 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001429 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001430 }
1431
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301432 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001433 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001434 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001435 }
1436
1437 spin_lock_irqsave(&data_lock, flags);
1438
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001439 op->enabling = true;
1440
Archit Taneja228b2132012-04-27 01:22:28 +05301441 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001442 if (r) {
1443 DSSERR("failed to enable overlay %d: check_settings failed\n",
1444 ovl->id);
1445 goto err2;
1446 }
1447
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001448 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001449
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001450 op->enabling = false;
1451 dss_apply_ovl_enable(ovl, true);
1452
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001453 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001454 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001455
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001456 spin_unlock_irqrestore(&data_lock, flags);
1457
1458 mutex_unlock(&apply_lock);
1459
1460 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001461err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001462 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001463 spin_unlock_irqrestore(&data_lock, flags);
1464err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001465 mutex_unlock(&apply_lock);
1466 return r;
1467}
1468
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001469static int dss_ovl_disable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001470{
1471 struct ovl_priv_data *op = get_ovl_priv(ovl);
1472 unsigned long flags;
1473 int r;
1474
1475 mutex_lock(&apply_lock);
1476
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001477 if (!op->enabled) {
1478 r = 0;
1479 goto err;
1480 }
1481
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301482 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001483 r = -EINVAL;
1484 goto err;
1485 }
1486
1487 spin_lock_irqsave(&data_lock, flags);
1488
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001489 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001490 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001491 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001492
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001493 spin_unlock_irqrestore(&data_lock, flags);
1494
1495 mutex_unlock(&apply_lock);
1496
1497 return 0;
1498
1499err:
1500 mutex_unlock(&apply_lock);
1501 return r;
1502}
1503
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001504static int compat_refcnt;
1505static DEFINE_MUTEX(compat_init_lock);
1506
1507int omapdss_compat_init(void)
1508{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001509 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001510 int i;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001511
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001512 mutex_lock(&compat_init_lock);
1513
1514 if (compat_refcnt++ > 0)
1515 goto out;
1516
1517 apply_init_priv();
1518
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001519 dss_init_overlay_managers(pdev);
1520 dss_init_overlays(pdev);
1521
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001522 for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
1523 struct omap_overlay_manager *mgr;
1524
1525 mgr = omap_dss_get_overlay_manager(i);
1526
1527 mgr->set_output = &dss_mgr_set_output;
1528 mgr->unset_output = &dss_mgr_unset_output;
1529 mgr->apply = &omap_dss_mgr_apply;
1530 mgr->set_manager_info = &dss_mgr_set_info;
1531 mgr->get_manager_info = &dss_mgr_get_info;
1532 mgr->wait_for_go = &dss_mgr_wait_for_go;
1533 mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
1534 mgr->get_device = &dss_mgr_get_device;
1535 }
1536
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001537 for (i = 0; i < omap_dss_get_num_overlays(); i++) {
1538 struct omap_overlay *ovl = omap_dss_get_overlay(i);
1539
1540 ovl->is_enabled = &dss_ovl_is_enabled;
1541 ovl->enable = &dss_ovl_enable;
1542 ovl->disable = &dss_ovl_disable;
1543 ovl->set_manager = &dss_ovl_set_manager;
1544 ovl->unset_manager = &dss_ovl_unset_manager;
1545 ovl->set_overlay_info = &dss_ovl_set_info;
1546 ovl->get_overlay_info = &dss_ovl_get_info;
1547 ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
1548 ovl->get_device = &dss_ovl_get_device;
1549 }
1550
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001551out:
1552 mutex_unlock(&compat_init_lock);
1553
1554 return 0;
1555}
1556EXPORT_SYMBOL(omapdss_compat_init);
1557
1558void omapdss_compat_uninit(void)
1559{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001560 struct platform_device *pdev = dss_get_core_pdev();
1561
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001562 mutex_lock(&compat_init_lock);
1563
1564 if (--compat_refcnt > 0)
1565 goto out;
1566
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001567 dss_uninit_overlay_managers(pdev);
1568 dss_uninit_overlays(pdev);
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001569out:
1570 mutex_unlock(&compat_init_lock);
1571}
1572EXPORT_SYMBOL(omapdss_compat_uninit);