blob: e85ec05238ab312bd35eccaed883e0d3723c8166 [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/jiffies.h>
24
25#include <video/omapdss.h>
26
27#include "dss.h"
28#include "dss_features.h"
29
30/*
31 * We have 4 levels of cache for the dispc settings. First two are in SW and
32 * the latter two in HW.
33 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020034 * set_info()
35 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020036 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020037 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020038 * +--------------------+
39 * v
40 * apply()
41 * v
42 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020043 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020044 * +--------------------+
45 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020046 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020047 * v
48 * +--------------------+
49 * | shadow registers |
50 * +--------------------+
51 * v
52 * VFP or lcd/digit_enable
53 * v
54 * +--------------------+
55 * | registers |
56 * +--------------------+
57 */
58
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020059struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020060
61 bool user_info_dirty;
62 struct omap_overlay_info user_info;
63
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020064 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020065 struct omap_overlay_info info;
66
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020067 bool shadow_info_dirty;
68
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020069 bool extra_info_dirty;
70 bool shadow_extra_info_dirty;
71
72 bool enabled;
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +020073 enum omap_channel channel;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020074 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020075
76 /*
77 * True if overlay is to be enabled. Used to check and calculate configs
78 * for the overlay before it is enabled in the HW.
79 */
80 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020081};
82
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020083struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020084
85 bool user_info_dirty;
86 struct omap_overlay_manager_info user_info;
87
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020088 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020089 struct omap_overlay_manager_info info;
90
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020091 bool shadow_info_dirty;
92
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020093 /* If true, GO bit is up and shadow registers cannot be written.
94 * Never true for manual update displays */
95 bool busy;
96
Tomi Valkeinen34861372011-11-18 15:43:29 +020097 /* If true, dispc output is enabled */
98 bool updating;
99
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200100 /* If true, a display is enabled using this manager */
101 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530102
103 bool extra_info_dirty;
104 bool shadow_extra_info_dirty;
105
106 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530107 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200108};
109
110static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200111 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200112 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200113
114 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200115} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200116
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200117/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200118static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200119/* lock for blocking functions */
120static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200121static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200122
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200123static void dss_register_vsync_isr(void);
124
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200125static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
126{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200127 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200128}
129
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200130static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
131{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200132 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200133}
134
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200135void dss_apply_init(void)
136{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200137 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530138 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200139 int i;
140
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200141 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200142
143 for (i = 0; i < num_ovls; ++i) {
144 struct ovl_priv_data *op;
145
146 op = &dss_data.ovl_priv_data_array[i];
147
148 op->info.global_alpha = 255;
149
150 switch (i) {
151 case 0:
152 op->info.zorder = 0;
153 break;
154 case 1:
155 op->info.zorder =
156 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
157 break;
158 case 2:
159 op->info.zorder =
160 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
161 break;
162 case 3:
163 op->info.zorder =
164 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
165 break;
166 }
167
168 op->user_info = op->info;
169 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530170
171 /*
172 * Initialize some of the lcd_config fields for TV manager, this lets
173 * us prevent checking if the manager is LCD or TV at some places
174 */
175 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
176
177 mp->lcd_config.video_port_width = 24;
178 mp->lcd_config.clock_info.lck_div = 1;
179 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200180}
181
Archit Taneja75bac5d2012-05-24 15:08:54 +0530182/*
183 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
184 * manager is always auto update, stallmode field for TV manager is false by
185 * default
186 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200187static bool ovl_manual_update(struct omap_overlay *ovl)
188{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530189 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
190
191 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200192}
193
194static bool mgr_manual_update(struct omap_overlay_manager *mgr)
195{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530196 struct mgr_priv_data *mp = get_mgr_priv(mgr);
197
198 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200199}
200
Tomi Valkeinen39518352011-11-17 17:35:28 +0200201static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530202 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200203{
204 struct omap_overlay_info *oi;
205 struct omap_overlay_manager_info *mi;
206 struct omap_overlay *ovl;
207 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
208 struct ovl_priv_data *op;
209 struct mgr_priv_data *mp;
210
211 mp = get_mgr_priv(mgr);
212
Archit Taneja5dd747e2012-05-08 18:19:15 +0530213 if (!mp->enabled)
214 return 0;
215
Tomi Valkeinen39518352011-11-17 17:35:28 +0200216 if (applying && mp->user_info_dirty)
217 mi = &mp->user_info;
218 else
219 mi = &mp->info;
220
221 /* collect the infos to be tested into the array */
222 list_for_each_entry(ovl, &mgr->overlays, list) {
223 op = get_ovl_priv(ovl);
224
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200225 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200226 oi = NULL;
227 else if (applying && op->user_info_dirty)
228 oi = &op->user_info;
229 else
230 oi = &op->info;
231
232 ois[ovl->id] = oi;
233 }
234
Archit Taneja6e543592012-05-23 17:01:35 +0530235 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200236}
237
238/*
239 * check manager and overlay settings using overlay_info from data->info
240 */
Archit Taneja228b2132012-04-27 01:22:28 +0530241static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200242{
Archit Taneja228b2132012-04-27 01:22:28 +0530243 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200244}
245
246/*
247 * check manager and overlay settings using overlay_info from ovl->info if
248 * dirty and from data->info otherwise
249 */
Archit Taneja228b2132012-04-27 01:22:28 +0530250static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200251{
Archit Taneja228b2132012-04-27 01:22:28 +0530252 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200253}
254
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200255static bool need_isr(void)
256{
257 const int num_mgrs = dss_feat_get_num_mgrs();
258 int i;
259
260 for (i = 0; i < num_mgrs; ++i) {
261 struct omap_overlay_manager *mgr;
262 struct mgr_priv_data *mp;
263 struct omap_overlay *ovl;
264
265 mgr = omap_dss_get_overlay_manager(i);
266 mp = get_mgr_priv(mgr);
267
268 if (!mp->enabled)
269 continue;
270
Tomi Valkeinen34861372011-11-18 15:43:29 +0200271 if (mgr_manual_update(mgr)) {
272 /* to catch FRAMEDONE */
273 if (mp->updating)
274 return true;
275 } else {
276 /* to catch GO bit going down */
277 if (mp->busy)
278 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200279
280 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200281 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200282 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200283
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200284 /* to set GO bit */
285 if (mp->shadow_info_dirty)
286 return true;
287
Archit Taneja45324a22012-04-26 19:31:22 +0530288 /*
289 * NOTE: we don't check extra_info flags for disabled
290 * managers, once the manager is enabled, the extra_info
291 * related manager changes will be taken in by HW.
292 */
293
294 /* to write new values to registers */
295 if (mp->extra_info_dirty)
296 return true;
297
298 /* to set GO bit */
299 if (mp->shadow_extra_info_dirty)
300 return true;
301
Tomi Valkeinen34861372011-11-18 15:43:29 +0200302 list_for_each_entry(ovl, &mgr->overlays, list) {
303 struct ovl_priv_data *op;
304
305 op = get_ovl_priv(ovl);
306
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200307 /*
308 * NOTE: we check extra_info flags even for
309 * disabled overlays, as extra_infos need to be
310 * always written.
311 */
312
313 /* to write new values to registers */
314 if (op->extra_info_dirty)
315 return true;
316
317 /* to set GO bit */
318 if (op->shadow_extra_info_dirty)
319 return true;
320
Tomi Valkeinen34861372011-11-18 15:43:29 +0200321 if (!op->enabled)
322 continue;
323
324 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200325 if (op->info_dirty)
326 return true;
327
328 /* to set GO bit */
329 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200330 return true;
331 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200332 }
333 }
334
335 return false;
336}
337
338static bool need_go(struct omap_overlay_manager *mgr)
339{
340 struct omap_overlay *ovl;
341 struct mgr_priv_data *mp;
342 struct ovl_priv_data *op;
343
344 mp = get_mgr_priv(mgr);
345
Archit Taneja45324a22012-04-26 19:31:22 +0530346 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200347 return true;
348
349 list_for_each_entry(ovl, &mgr->overlays, list) {
350 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200351 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200352 return true;
353 }
354
355 return false;
356}
357
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200358/* returns true if an extra_info field is currently being updated */
359static bool extra_info_update_ongoing(void)
360{
Archit Taneja45324a22012-04-26 19:31:22 +0530361 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200362 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200363
Archit Taneja45324a22012-04-26 19:31:22 +0530364 for (i = 0; i < num_mgrs; ++i) {
365 struct omap_overlay_manager *mgr;
366 struct omap_overlay *ovl;
367 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200368
Archit Taneja45324a22012-04-26 19:31:22 +0530369 mgr = omap_dss_get_overlay_manager(i);
370 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200371
372 if (!mp->enabled)
373 continue;
374
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200375 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200376 continue;
377
Archit Taneja45324a22012-04-26 19:31:22 +0530378 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200379 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530380
381 list_for_each_entry(ovl, &mgr->overlays, list) {
382 struct ovl_priv_data *op = get_ovl_priv(ovl);
383
384 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
385 return true;
386 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200387 }
388
389 return false;
390}
391
392/* wait until no extra_info updates are pending */
393static void wait_pending_extra_info_updates(void)
394{
395 bool updating;
396 unsigned long flags;
397 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200398 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200399
400 spin_lock_irqsave(&data_lock, flags);
401
402 updating = extra_info_update_ongoing();
403
404 if (!updating) {
405 spin_unlock_irqrestore(&data_lock, flags);
406 return;
407 }
408
409 init_completion(&extra_updated_completion);
410
411 spin_unlock_irqrestore(&data_lock, flags);
412
413 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200414 r = wait_for_completion_timeout(&extra_updated_completion, t);
415 if (r == 0)
416 DSSWARN("timeout in wait_pending_extra_info_updates\n");
417 else if (r < 0)
418 DSSERR("wait_pending_extra_info_updates failed: %d\n", r);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200419}
420
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200421int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
422{
423 unsigned long timeout = msecs_to_jiffies(500);
Archit Tanejafc22a842012-06-26 15:36:55 +0530424 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200425 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530426 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200427 int r;
428 int i;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200429
Archit Tanejafc22a842012-06-26 15:36:55 +0530430 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200431
Archit Tanejafc22a842012-06-26 15:36:55 +0530432 if (mgr_manual_update(mgr)) {
433 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200434 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530435 }
436
437 if (!mp->enabled) {
438 spin_unlock_irqrestore(&data_lock, flags);
439 return 0;
440 }
441
442 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200443
Lajos Molnar21e56f72012-02-22 12:23:16 +0530444 r = dispc_runtime_get();
445 if (r)
446 return r;
447
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200448 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200449
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200450 i = 0;
451 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200452 bool shadow_dirty, dirty;
453
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200454 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200455 dirty = mp->info_dirty;
456 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200457 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200458
459 if (!dirty && !shadow_dirty) {
460 r = 0;
461 break;
462 }
463
464 /* 4 iterations is the worst case:
465 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
466 * 2 - first VSYNC, dirty = true
467 * 3 - dirty = false, shadow_dirty = true
468 * 4 - shadow_dirty = false */
469 if (i++ == 3) {
470 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
471 mgr->id);
472 r = 0;
473 break;
474 }
475
476 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
477 if (r == -ERESTARTSYS)
478 break;
479
480 if (r) {
481 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
482 break;
483 }
484 }
485
Lajos Molnar21e56f72012-02-22 12:23:16 +0530486 dispc_runtime_put();
487
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200488 return r;
489}
490
491int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
492{
493 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200494 struct ovl_priv_data *op;
Archit Tanejafc22a842012-06-26 15:36:55 +0530495 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200496 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530497 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200498 int r;
499 int i;
500
501 if (!ovl->manager)
502 return 0;
503
Archit Tanejafc22a842012-06-26 15:36:55 +0530504 mp = get_mgr_priv(ovl->manager);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200505
Archit Tanejafc22a842012-06-26 15:36:55 +0530506 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200507
Archit Tanejafc22a842012-06-26 15:36:55 +0530508 if (ovl_manual_update(ovl)) {
509 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200510 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530511 }
512
513 if (!mp->enabled) {
514 spin_unlock_irqrestore(&data_lock, flags);
515 return 0;
516 }
517
518 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200519
Lajos Molnar21e56f72012-02-22 12:23:16 +0530520 r = dispc_runtime_get();
521 if (r)
522 return r;
523
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200524 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200525
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200526 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200527 i = 0;
528 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200529 bool shadow_dirty, dirty;
530
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200531 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200532 dirty = op->info_dirty;
533 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200534 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200535
536 if (!dirty && !shadow_dirty) {
537 r = 0;
538 break;
539 }
540
541 /* 4 iterations is the worst case:
542 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
543 * 2 - first VSYNC, dirty = true
544 * 3 - dirty = false, shadow_dirty = true
545 * 4 - shadow_dirty = false */
546 if (i++ == 3) {
547 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
548 ovl->id);
549 r = 0;
550 break;
551 }
552
553 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
554 if (r == -ERESTARTSYS)
555 break;
556
557 if (r) {
558 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
559 break;
560 }
561 }
562
Lajos Molnar21e56f72012-02-22 12:23:16 +0530563 dispc_runtime_put();
564
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200565 return r;
566}
567
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200568static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200569{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200570 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200571 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530572 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200573 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200574 int r;
575
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530576 DSSDBG("writing ovl %d regs", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200577
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200578 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200579 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200580
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200581 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200582
Archit Taneja81ab95b2012-05-08 15:53:20 +0530583 mp = get_mgr_priv(ovl->manager);
584
Archit Taneja6c6f5102012-06-25 14:58:48 +0530585 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200586
Archit Taneja8ba85302012-09-26 17:00:37 +0530587 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200588 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200589 /*
590 * We can't do much here, as this function can be called from
591 * vsync interrupt.
592 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200593 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200594
595 /* This will leave fifo configurations in a nonoptimal state */
596 op->enabled = false;
597 dispc_ovl_enable(ovl->id, false);
598 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200599 }
600
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200601 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200602 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200603 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200604}
605
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200606static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
607{
608 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200609 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200610
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530611 DSSDBG("writing ovl %d regs extra", ovl->id);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200612
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200613 if (!op->extra_info_dirty)
614 return;
615
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200616 /* note: write also when op->enabled == false, so that the ovl gets
617 * disabled */
618
619 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +0200620 dispc_ovl_set_channel_out(ovl->id, op->channel);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200621 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200622
Tomi Valkeinen34861372011-11-18 15:43:29 +0200623 mp = get_mgr_priv(ovl->manager);
624
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200625 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200626 if (mp->updating)
627 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200628}
629
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200630static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200631{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200632 struct mgr_priv_data *mp = get_mgr_priv(mgr);
633 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200634
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530635 DSSDBG("writing mgr %d regs", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200636
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200637 if (!mp->enabled)
638 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200639
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200640 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200641
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200642 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200643 list_for_each_entry(ovl, &mgr->overlays, list) {
644 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200645 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200646 }
647
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200648 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200649 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200650
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200651 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200652 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200653 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200654 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200655}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200656
Archit Taneja45324a22012-04-26 19:31:22 +0530657static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
658{
659 struct mgr_priv_data *mp = get_mgr_priv(mgr);
660
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530661 DSSDBG("writing mgr %d regs extra", mgr->id);
Archit Taneja45324a22012-04-26 19:31:22 +0530662
663 if (!mp->extra_info_dirty)
664 return;
665
666 dispc_mgr_set_timings(mgr->id, &mp->timings);
667
Archit Tanejaf476ae92012-06-29 14:37:03 +0530668 /* lcd_config parameters */
669 if (dss_mgr_is_lcd(mgr->id)) {
670 dispc_mgr_set_io_pad_mode(mp->lcd_config.io_pad_mode);
671
672 dispc_mgr_enable_stallmode(mgr->id, mp->lcd_config.stallmode);
673 dispc_mgr_enable_fifohandcheck(mgr->id,
674 mp->lcd_config.fifohandcheck);
675
676 dispc_mgr_set_clock_div(mgr->id, &mp->lcd_config.clock_info);
677
678 dispc_mgr_set_tft_data_lines(mgr->id,
679 mp->lcd_config.video_port_width);
680
681 dispc_lcd_enable_signal_polarity(mp->lcd_config.lcden_sig_polarity);
682
683 dispc_mgr_set_lcd_type_tft(mgr->id);
684 }
685
Archit Taneja45324a22012-04-26 19:31:22 +0530686 mp->extra_info_dirty = false;
687 if (mp->updating)
688 mp->shadow_extra_info_dirty = true;
689}
690
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200691static void dss_write_regs(void)
692{
693 const int num_mgrs = omap_dss_get_num_overlay_managers();
694 int i;
695
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200696 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200697 struct omap_overlay_manager *mgr;
698 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200699 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200700
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200701 mgr = omap_dss_get_overlay_manager(i);
702 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200703
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200704 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200705 continue;
706
Archit Taneja228b2132012-04-27 01:22:28 +0530707 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200708 if (r) {
709 DSSERR("cannot write registers for manager %s: "
710 "illegal configuration\n", mgr->name);
711 continue;
712 }
713
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200714 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530715 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200716 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200717}
718
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200719static void dss_set_go_bits(void)
720{
721 const int num_mgrs = omap_dss_get_num_overlay_managers();
722 int i;
723
724 for (i = 0; i < num_mgrs; ++i) {
725 struct omap_overlay_manager *mgr;
726 struct mgr_priv_data *mp;
727
728 mgr = omap_dss_get_overlay_manager(i);
729 mp = get_mgr_priv(mgr);
730
731 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
732 continue;
733
734 if (!need_go(mgr))
735 continue;
736
737 mp->busy = true;
738
739 if (!dss_data.irq_enabled && need_isr())
740 dss_register_vsync_isr();
741
742 dispc_mgr_go(mgr->id);
743 }
744
745}
746
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200747static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
748{
749 struct omap_overlay *ovl;
750 struct mgr_priv_data *mp;
751 struct ovl_priv_data *op;
752
753 mp = get_mgr_priv(mgr);
754 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530755 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200756
757 list_for_each_entry(ovl, &mgr->overlays, list) {
758 op = get_ovl_priv(ovl);
759 op->shadow_info_dirty = false;
760 op->shadow_extra_info_dirty = false;
761 }
762}
763
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200764void dss_mgr_start_update(struct omap_overlay_manager *mgr)
765{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200766 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200767 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200768 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200769
770 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200771
Tomi Valkeinen34861372011-11-18 15:43:29 +0200772 WARN_ON(mp->updating);
773
Archit Taneja228b2132012-04-27 01:22:28 +0530774 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200775 if (r) {
776 DSSERR("cannot start manual update: illegal configuration\n");
777 spin_unlock_irqrestore(&data_lock, flags);
778 return;
779 }
780
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200781 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530782 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200783
Tomi Valkeinen34861372011-11-18 15:43:29 +0200784 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200785
Tomi Valkeinen34861372011-11-18 15:43:29 +0200786 if (!dss_data.irq_enabled && need_isr())
787 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200788
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200789 dispc_mgr_enable(mgr->id, true);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200790
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200791 mgr_clear_shadow_dirty(mgr);
792
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200793 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200794}
795
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200796static void dss_apply_irq_handler(void *data, u32 mask);
797
798static void dss_register_vsync_isr(void)
799{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200800 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200801 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200802 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200803
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200804 mask = 0;
805 for (i = 0; i < num_mgrs; ++i)
806 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200807
Tomi Valkeinen34861372011-11-18 15:43:29 +0200808 for (i = 0; i < num_mgrs; ++i)
809 mask |= dispc_mgr_get_framedone_irq(i);
810
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200811 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
812 WARN_ON(r);
813
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200814 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200815}
816
817static void dss_unregister_vsync_isr(void)
818{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200819 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200820 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200821 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200822
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200823 mask = 0;
824 for (i = 0; i < num_mgrs; ++i)
825 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200826
Tomi Valkeinen34861372011-11-18 15:43:29 +0200827 for (i = 0; i < num_mgrs; ++i)
828 mask |= dispc_mgr_get_framedone_irq(i);
829
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200830 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
831 WARN_ON(r);
832
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200833 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200834}
835
Tomi Valkeinen76098932011-11-16 12:03:22 +0200836static void dss_apply_irq_handler(void *data, u32 mask)
837{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200838 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200839 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200840 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200841
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200842 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200843
Tomi Valkeinen76098932011-11-16 12:03:22 +0200844 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200845 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200846 struct omap_overlay_manager *mgr;
847 struct mgr_priv_data *mp;
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200848 bool was_updating;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200849
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200850 mgr = omap_dss_get_overlay_manager(i);
851 mp = get_mgr_priv(mgr);
852
Tomi Valkeinen76098932011-11-16 12:03:22 +0200853 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200854 continue;
855
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200856 was_updating = mp->updating;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200857 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200858
Tomi Valkeinen76098932011-11-16 12:03:22 +0200859 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200860 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200861 mp->busy = dispc_mgr_go_busy(i);
862
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200863 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200864 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200865 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200866 }
867
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200868 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200869 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200870
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200871 extra_updating = extra_info_update_ongoing();
872 if (!extra_updating)
873 complete_all(&extra_updated_completion);
874
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200875 if (!need_isr())
876 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200877
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200878 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200879}
880
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200881static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200882{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200883 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200884
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200885 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200886
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200887 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200888 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200889
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200890 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200891 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200892 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200893}
894
895static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
896{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200897 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200898
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200899 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200900
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200901 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200902 return;
903
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200904 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200905 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200906 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200907}
908
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200909int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
910{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200911 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200912 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200913 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200914
915 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
916
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200917 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200918
Archit Taneja228b2132012-04-27 01:22:28 +0530919 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200920 if (r) {
921 spin_unlock_irqrestore(&data_lock, flags);
922 DSSERR("failed to apply settings: illegal configuration.\n");
923 return r;
924 }
925
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200926 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200927 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200928 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200929
930 /* Configure manager */
931 omap_dss_mgr_apply_mgr(mgr);
932
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200933 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200934 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200935
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200936 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200937
Tomi Valkeinene70f98a2011-11-16 16:53:44 +0200938 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200939}
940
Tomi Valkeinen841c09c2011-11-16 15:25:53 +0200941static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
942{
943 struct ovl_priv_data *op;
944
945 op = get_ovl_priv(ovl);
946
947 if (op->enabled == enable)
948 return;
949
950 op->enabled = enable;
951 op->extra_info_dirty = true;
952}
953
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200954static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
955 u32 fifo_low, u32 fifo_high)
956{
957 struct ovl_priv_data *op = get_ovl_priv(ovl);
958
959 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
960 return;
961
962 op->fifo_low = fifo_low;
963 op->fifo_high = fifo_high;
964 op->extra_info_dirty = true;
965}
966
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300967static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200968{
969 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200970 u32 fifo_low, fifo_high;
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300971 bool use_fifo_merge = false;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200972
Tomi Valkeinen75ae1182011-11-26 14:36:19 +0200973 if (!op->enabled && !op->enabling)
974 return;
975
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200976 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300977 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200978
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200979 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200980}
981
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300982static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200983{
984 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200985 struct mgr_priv_data *mp;
986
987 mp = get_mgr_priv(mgr);
988
989 if (!mp->enabled)
990 return;
991
Tomi Valkeinen75ae1182011-11-26 14:36:19 +0200992 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300993 dss_ovl_setup_fifo(ovl);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +0200994}
995
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +0300996static void dss_setup_fifos(void)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +0200997{
998 const int num_mgrs = omap_dss_get_num_overlay_managers();
999 struct omap_overlay_manager *mgr;
1000 int i;
1001
1002 for (i = 0; i < num_mgrs; ++i) {
1003 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001004 dss_mgr_setup_fifos(mgr);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001005 }
1006}
1007
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001008int dss_mgr_enable(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001009{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001010 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1011 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001012 int r;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001013
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001014 mutex_lock(&apply_lock);
1015
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001016 if (mp->enabled)
1017 goto out;
1018
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001019 spin_lock_irqsave(&data_lock, flags);
1020
1021 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001022
Archit Taneja228b2132012-04-27 01:22:28 +05301023 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001024 if (r) {
1025 DSSERR("failed to enable manager %d: check_settings failed\n",
1026 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001027 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001028 }
1029
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001030 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001031
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001032 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001033 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001034
Tomi Valkeinen34861372011-11-18 15:43:29 +02001035 if (!mgr_manual_update(mgr))
1036 mp->updating = true;
1037
Tomi Valkeinend7b6b6b2012-08-10 14:17:47 +03001038 if (!dss_data.irq_enabled && need_isr())
1039 dss_register_vsync_isr();
1040
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001041 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001042
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001043 if (!mgr_manual_update(mgr))
1044 dispc_mgr_enable(mgr->id, true);
1045
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001046out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001047 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001048
1049 return 0;
1050
1051err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001052 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001053 spin_unlock_irqrestore(&data_lock, flags);
1054 mutex_unlock(&apply_lock);
1055 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001056}
1057
1058void dss_mgr_disable(struct omap_overlay_manager *mgr)
1059{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001060 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1061 unsigned long flags;
1062
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001063 mutex_lock(&apply_lock);
1064
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001065 if (!mp->enabled)
1066 goto out;
1067
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001068 if (!mgr_manual_update(mgr))
1069 dispc_mgr_enable(mgr->id, false);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001070
1071 spin_lock_irqsave(&data_lock, flags);
1072
Tomi Valkeinen34861372011-11-18 15:43:29 +02001073 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001074 mp->enabled = false;
1075
1076 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001077
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001078out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001079 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001080}
1081
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001082int dss_mgr_set_info(struct omap_overlay_manager *mgr,
1083 struct omap_overlay_manager_info *info)
1084{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001085 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001086 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001087 int r;
1088
1089 r = dss_mgr_simple_check(mgr, info);
1090 if (r)
1091 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001092
1093 spin_lock_irqsave(&data_lock, flags);
1094
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001095 mp->user_info = *info;
1096 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001097
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001098 spin_unlock_irqrestore(&data_lock, flags);
1099
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001100 return 0;
1101}
1102
1103void dss_mgr_get_info(struct omap_overlay_manager *mgr,
1104 struct omap_overlay_manager_info *info)
1105{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001106 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001107 unsigned long flags;
1108
1109 spin_lock_irqsave(&data_lock, flags);
1110
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001111 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001112
1113 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001114}
1115
Archit Taneja97f01b32012-09-26 16:42:39 +05301116int dss_mgr_set_output(struct omap_overlay_manager *mgr,
1117 struct omap_dss_output *output)
1118{
1119 int r;
1120
1121 mutex_lock(&apply_lock);
1122
1123 if (mgr->output) {
1124 DSSERR("manager %s is already connected to an output\n",
1125 mgr->name);
1126 r = -EINVAL;
1127 goto err;
1128 }
1129
1130 if ((mgr->supported_outputs & output->id) == 0) {
1131 DSSERR("output does not support manager %s\n",
1132 mgr->name);
1133 r = -EINVAL;
1134 goto err;
1135 }
1136
1137 output->manager = mgr;
1138 mgr->output = output;
1139
1140 mutex_unlock(&apply_lock);
1141
1142 return 0;
1143err:
1144 mutex_unlock(&apply_lock);
1145 return r;
1146}
1147
1148int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
1149{
1150 int r;
1151 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1152 unsigned long flags;
1153
1154 mutex_lock(&apply_lock);
1155
1156 if (!mgr->output) {
1157 DSSERR("failed to unset output, output not set\n");
1158 r = -EINVAL;
1159 goto err;
1160 }
1161
1162 spin_lock_irqsave(&data_lock, flags);
1163
1164 if (mp->enabled) {
1165 DSSERR("output can't be unset when manager is enabled\n");
1166 r = -EINVAL;
1167 goto err1;
1168 }
1169
1170 spin_unlock_irqrestore(&data_lock, flags);
1171
1172 mgr->output->manager = NULL;
1173 mgr->output = NULL;
1174
1175 mutex_unlock(&apply_lock);
1176
1177 return 0;
1178err1:
1179 spin_unlock_irqrestore(&data_lock, flags);
1180err:
1181 mutex_unlock(&apply_lock);
1182
1183 return r;
1184}
1185
Archit Taneja45324a22012-04-26 19:31:22 +05301186static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301187 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301188{
1189 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1190
1191 mp->timings = *timings;
1192 mp->extra_info_dirty = true;
1193}
1194
1195void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301196 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301197{
1198 unsigned long flags;
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001199 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +05301200
1201 spin_lock_irqsave(&data_lock, flags);
1202
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001203 if (mp->updating) {
1204 DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1205 mgr->name);
1206 goto out;
1207 }
1208
Archit Taneja45324a22012-04-26 19:31:22 +05301209 dss_apply_mgr_timings(mgr, timings);
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001210out:
Archit Taneja45324a22012-04-26 19:31:22 +05301211 spin_unlock_irqrestore(&data_lock, flags);
Archit Taneja45324a22012-04-26 19:31:22 +05301212}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001213
Archit Tanejaf476ae92012-06-29 14:37:03 +05301214static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1215 const struct dss_lcd_mgr_config *config)
1216{
1217 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1218
1219 mp->lcd_config = *config;
1220 mp->extra_info_dirty = true;
1221}
1222
1223void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
1224 const struct dss_lcd_mgr_config *config)
1225{
1226 unsigned long flags;
1227 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1228
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001229 spin_lock_irqsave(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301230
1231 if (mp->enabled) {
1232 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1233 mgr->name);
1234 goto out;
1235 }
1236
Archit Tanejaf476ae92012-06-29 14:37:03 +05301237 dss_apply_mgr_lcd_config(mgr, config);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301238out:
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001239 spin_unlock_irqrestore(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301240}
1241
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001242int dss_ovl_set_info(struct omap_overlay *ovl,
1243 struct omap_overlay_info *info)
1244{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001245 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001246 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001247 int r;
1248
1249 r = dss_ovl_simple_check(ovl, info);
1250 if (r)
1251 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001252
1253 spin_lock_irqsave(&data_lock, flags);
1254
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001255 op->user_info = *info;
1256 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001257
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001258 spin_unlock_irqrestore(&data_lock, flags);
1259
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001260 return 0;
1261}
1262
1263void dss_ovl_get_info(struct omap_overlay *ovl,
1264 struct omap_overlay_info *info)
1265{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001266 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001267 unsigned long flags;
1268
1269 spin_lock_irqsave(&data_lock, flags);
1270
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001271 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001272
1273 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001274}
1275
1276int dss_ovl_set_manager(struct omap_overlay *ovl,
1277 struct omap_overlay_manager *mgr)
1278{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001279 struct ovl_priv_data *op = get_ovl_priv(ovl);
1280 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001281 int r;
1282
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001283 if (!mgr)
1284 return -EINVAL;
1285
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001286 mutex_lock(&apply_lock);
1287
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001288 if (ovl->manager) {
1289 DSSERR("overlay '%s' already has a manager '%s'\n",
1290 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001291 r = -EINVAL;
1292 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001293 }
1294
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001295 spin_lock_irqsave(&data_lock, flags);
1296
1297 if (op->enabled) {
1298 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001299 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001300 r = -EINVAL;
1301 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001302 }
1303
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001304 op->channel = mgr->id;
1305 op->extra_info_dirty = true;
1306
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001307 ovl->manager = mgr;
1308 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001309
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001310 spin_unlock_irqrestore(&data_lock, flags);
1311
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001312 /* XXX: When there is an overlay on a DSI manual update display, and
1313 * the overlay is first disabled, then moved to tv, and enabled, we
1314 * seem to get SYNC_LOST_DIGIT error.
1315 *
1316 * Waiting doesn't seem to help, but updating the manual update display
1317 * after disabling the overlay seems to fix this. This hints that the
1318 * overlay is perhaps somehow tied to the LCD output until the output
1319 * is updated.
1320 *
1321 * Userspace workaround for this is to update the LCD after disabling
1322 * the overlay, but before moving the overlay to TV.
1323 */
1324
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001325 mutex_unlock(&apply_lock);
1326
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001327 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001328err:
1329 mutex_unlock(&apply_lock);
1330 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001331}
1332
1333int dss_ovl_unset_manager(struct omap_overlay *ovl)
1334{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001335 struct ovl_priv_data *op = get_ovl_priv(ovl);
1336 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001337 int r;
1338
1339 mutex_lock(&apply_lock);
1340
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001341 if (!ovl->manager) {
1342 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001343 r = -EINVAL;
1344 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001345 }
1346
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001347 spin_lock_irqsave(&data_lock, flags);
1348
1349 if (op->enabled) {
1350 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001351 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001352 r = -EINVAL;
1353 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001354 }
1355
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001356 spin_unlock_irqrestore(&data_lock, flags);
1357
1358 /* wait for pending extra_info updates to ensure the ovl is disabled */
1359 wait_pending_extra_info_updates();
1360
1361 spin_lock_irqsave(&data_lock, flags);
1362
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001363 op->channel = -1;
1364
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001365 ovl->manager = NULL;
1366 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001367
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001368 spin_unlock_irqrestore(&data_lock, flags);
1369
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001370 mutex_unlock(&apply_lock);
1371
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001372 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001373err:
1374 mutex_unlock(&apply_lock);
1375 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001376}
1377
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001378bool dss_ovl_is_enabled(struct omap_overlay *ovl)
1379{
1380 struct ovl_priv_data *op = get_ovl_priv(ovl);
1381 unsigned long flags;
1382 bool e;
1383
1384 spin_lock_irqsave(&data_lock, flags);
1385
1386 e = op->enabled;
1387
1388 spin_unlock_irqrestore(&data_lock, flags);
1389
1390 return e;
1391}
1392
1393int dss_ovl_enable(struct omap_overlay *ovl)
1394{
1395 struct ovl_priv_data *op = get_ovl_priv(ovl);
1396 unsigned long flags;
1397 int r;
1398
1399 mutex_lock(&apply_lock);
1400
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001401 if (op->enabled) {
1402 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001403 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001404 }
1405
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301406 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001407 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001408 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001409 }
1410
1411 spin_lock_irqsave(&data_lock, flags);
1412
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001413 op->enabling = true;
1414
Archit Taneja228b2132012-04-27 01:22:28 +05301415 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001416 if (r) {
1417 DSSERR("failed to enable overlay %d: check_settings failed\n",
1418 ovl->id);
1419 goto err2;
1420 }
1421
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001422 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001423
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001424 op->enabling = false;
1425 dss_apply_ovl_enable(ovl, true);
1426
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001427 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001428 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001429
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001430 spin_unlock_irqrestore(&data_lock, flags);
1431
1432 mutex_unlock(&apply_lock);
1433
1434 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001435err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001436 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001437 spin_unlock_irqrestore(&data_lock, flags);
1438err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001439 mutex_unlock(&apply_lock);
1440 return r;
1441}
1442
1443int dss_ovl_disable(struct omap_overlay *ovl)
1444{
1445 struct ovl_priv_data *op = get_ovl_priv(ovl);
1446 unsigned long flags;
1447 int r;
1448
1449 mutex_lock(&apply_lock);
1450
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001451 if (!op->enabled) {
1452 r = 0;
1453 goto err;
1454 }
1455
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301456 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001457 r = -EINVAL;
1458 goto err;
1459 }
1460
1461 spin_lock_irqsave(&data_lock, flags);
1462
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001463 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001464 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001465 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001466
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001467 spin_unlock_irqrestore(&data_lock, flags);
1468
1469 mutex_unlock(&apply_lock);
1470
1471 return 0;
1472
1473err:
1474 mutex_unlock(&apply_lock);
1475 return r;
1476}
1477