blob: 486c075998f635e34b95d7ce1ea20ee632abfcd2 [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Armen Baloyanbd21eaf2014-04-11 16:54:24 -04003 * Copyright (c) 2003-2014 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Quinn Tran482c9dc2017-03-15 09:48:54 -070028#include <linux/btree.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#include <scsi/scsi.h>
31#include <scsi/scsi_host.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080034#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080035#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Giridhar Malavali6e980162010-03-19 17:03:58 -070037#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070038#include "qla_nx.h"
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -040039#include "qla_nx2.h"
Duane Grigsbye84067d2017-06-21 13:48:43 -070040#include "qla_nvme.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070041#define QLA2XXX_DRIVER_NAME "qla2xxx"
42#define QLA2XXX_APIDEV "ql2xapidev"
Paul Bollef24b6972013-02-08 01:57:55 -050043#define QLA2XXX_MANUFACTURER "QLogic Corporation"
Andrew Vasquezcb630672006-05-17 15:09:45 -070044
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
47 * but that's fine as we don't look at the last 24 ones for
48 * ISP2100 HBAs.
49 */
50#define MAILBOX_REGISTER_COUNT_2100 8
Andrew Vasquez67ddda32012-02-09 11:14:08 -080051#define MAILBOX_REGISTER_COUNT_2200 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define MAILBOX_REGISTER_COUNT 32
53
54#define QLA2200A_RISC_ROM_VER 4
55#define FPM_2300 6
56#define FPM_2310 7
57
58#include "qla_settings.h"
59
Quinn Tran726b8542017-01-19 22:28:00 -080060#define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
61
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070062/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 * Data bit definitions
64 */
65#define BIT_0 0x1
66#define BIT_1 0x2
67#define BIT_2 0x4
68#define BIT_3 0x8
69#define BIT_4 0x10
70#define BIT_5 0x20
71#define BIT_6 0x40
72#define BIT_7 0x80
73#define BIT_8 0x100
74#define BIT_9 0x200
75#define BIT_10 0x400
76#define BIT_11 0x800
77#define BIT_12 0x1000
78#define BIT_13 0x2000
79#define BIT_14 0x4000
80#define BIT_15 0x8000
81#define BIT_16 0x10000
82#define BIT_17 0x20000
83#define BIT_18 0x40000
84#define BIT_19 0x80000
85#define BIT_20 0x100000
86#define BIT_21 0x200000
87#define BIT_22 0x400000
88#define BIT_23 0x800000
89#define BIT_24 0x1000000
90#define BIT_25 0x2000000
91#define BIT_26 0x4000000
92#define BIT_27 0x8000000
93#define BIT_28 0x10000000
94#define BIT_29 0x20000000
95#define BIT_30 0x40000000
96#define BIT_31 0x80000000
97
98#define LSB(x) ((uint8_t)(x))
99#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
100
101#define LSW(x) ((uint16_t)(x))
102#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
103
104#define LSD(x) ((uint32_t)((uint64_t)(x)))
105#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
106
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700107#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109/*
110 * I/O register
111*/
112
113#define RD_REG_BYTE(addr) readb(addr)
114#define RD_REG_WORD(addr) readw(addr)
115#define RD_REG_DWORD(addr) readl(addr)
116#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
117#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
118#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
119#define WRT_REG_BYTE(addr, data) writeb(data,addr)
120#define WRT_REG_WORD(addr, data) writew(data,addr)
121#define WRT_REG_DWORD(addr, data) writel(data,addr)
122
123/*
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400124 * ISP83XX specific remote register addresses
125 */
126#define QLA83XX_LED_PORT0 0x00201320
127#define QLA83XX_LED_PORT1 0x00201328
128#define QLA83XX_IDC_DEV_STATE 0x22102384
129#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
130#define QLA83XX_IDC_MINOR_VERSION 0x22102398
131#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
132#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
133#define QLA83XX_IDC_CONTROL 0x22102390
134#define QLA83XX_IDC_AUDIT 0x22102394
135#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
136#define QLA83XX_DRIVER_LOCKID 0x22102104
137#define QLA83XX_DRIVER_LOCK 0x8111c028
138#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
139#define QLA83XX_FLASH_LOCKID 0x22102100
140#define QLA83XX_FLASH_LOCK 0x8111c010
141#define QLA83XX_FLASH_UNLOCK 0x8111c014
142#define QLA83XX_DEV_PARTINFO1 0x221023e0
143#define QLA83XX_DEV_PARTINFO2 0x221023e4
144#define QLA83XX_FW_HEARTBEAT 0x221020b0
145#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
146#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
147
148/* 83XX: Macros defining 8200 AEN Reason codes */
149#define IDC_DEVICE_STATE_CHANGE BIT_0
150#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
151#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
152#define IDC_HEARTBEAT_FAILURE BIT_3
153
154/* 83XX: Macros defining 8200 AEN Error-levels */
155#define ERR_LEVEL_NON_FATAL 0x1
156#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
157#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
158
159/* 83XX: Macros for IDC Version */
160#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
161#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
162
163/* 83XX: Macros for scheduling dpc tasks */
164#define QLA83XX_NIC_CORE_RESET 0x1
165#define QLA83XX_IDC_STATE_HANDLER 0x2
166#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
167
168/* 83XX: Macros for defining IDC-Control bits */
169#define QLA83XX_IDC_RESET_DISABLED BIT_0
170#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
171
172/* 83XX: Macros for different timeouts */
173#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
174#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
175#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
176
177/* 83XX: Macros for defining class in DEV-Partition Info register */
178#define QLA83XX_CLASS_TYPE_NONE 0x0
179#define QLA83XX_CLASS_TYPE_NIC 0x1
180#define QLA83XX_CLASS_TYPE_FCOE 0x2
181#define QLA83XX_CLASS_TYPE_ISCSI 0x3
182
183/* 83XX: Macros for IDC Lock-Recovery stages */
184#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
185 * lock-recovery
186 */
187#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
188
189/* 83XX: Macros for IDC Audit type */
190#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
191 * dev-state change to NEED-RESET
192 * or NEED-QUIESCENT
193 */
194#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
195 * reset-recovery completion is
196 * second
197 */
Himanshu Madhani2d5a4c32014-09-25 05:16:55 -0400198/* ISP2031: Values for laser on/off */
199#define PORT_0_2031 0x00201340
200#define PORT_1_2031 0x00201350
201#define LASER_ON_2031 0x01800100
202#define LASER_OFF_2031 0x01800180
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400203
204/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800205 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
206 * 133Mhz slot.
207 */
208#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
209#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
210
211/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 * Fibre Channel device definitions.
213 */
214#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
Chad Dupuis642ef982012-02-09 11:15:57 -0800215#define MAX_FIBRE_DEVICES_2100 512
216#define MAX_FIBRE_DEVICES_2400 2048
217#define MAX_FIBRE_DEVICES_LOOP 128
218#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
Chad Dupuis5f16b332012-08-22 14:21:00 -0400219#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700220#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define MAX_HOST_COUNT 16
222
223/*
224 * Host adapter default definitions.
225 */
226#define MAX_BUSES 1 /* We only have one bus today */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define MIN_LUNS 8
228#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700229#define MAX_CMDS_PER_LUN 255
230
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231/*
232 * Fibre Channel device definitions.
233 */
234#define SNS_LAST_LOOP_ID_2100 0xfe
235#define SNS_LAST_LOOP_ID_2300 0x7ff
236
237#define LAST_LOCAL_LOOP_ID 0x7d
238#define SNS_FL_PORT 0x7e
239#define FABRIC_CONTROLLER 0x7f
240#define SIMPLE_NAME_SERVER 0x80
241#define SNS_FIRST_LOOP_ID 0x81
242#define MANAGEMENT_SERVER 0xfe
243#define BROADCAST 0xff
244
Andrew Vasquez3d716442005-07-06 10:30:26 -0700245/*
246 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
247 * valid range of an N-PORT id is 0 through 0x7ef.
248 */
249#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700250#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700251#define NPH_SNS 0x7fc /* FFFFFC */
252#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
253#define NPH_F_PORT 0x7fe /* FFFFFE */
254#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
255
Quinn Tranb98ae0d2017-06-02 09:12:00 -0700256#define NPH_SNS_LID(ha) (IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
257
Andrew Vasquez3d716442005-07-06 10:30:26 -0700258#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
259#include "qla_fw.h"
Quinn Tran726b8542017-01-19 22:28:00 -0800260
261struct name_list_extended {
262 struct get_name_list_extended *l;
263 dma_addr_t ldma;
264 struct list_head fcports; /* protect by sess_list */
265 u32 size;
266 u8 sent;
267};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268/*
269 * Timeout timer counts in seconds
270 */
8482e1182005-04-17 15:04:54 -0500271#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#define LOOP_DOWN_TIMEOUT 60
273#define LOOP_DOWN_TIME 255 /* 240 */
274#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
275
Quinn Trane7b42e32015-12-17 14:57:09 -0500276#define DEFAULT_OUTSTANDING_COMMANDS 4096
Chad Dupuis8d93f552013-01-30 03:34:37 -0500277#define MIN_OUTSTANDING_COMMANDS 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279/* ISP request and response entry counts (37-65535) */
280#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
281#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700282#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Saurav Kashyapf2ea6532014-09-25 06:14:54 -0400283#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
Quinn Trane7b42e32015-12-17 14:57:09 -0500284#define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
286#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700287#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Nicholas Bellinger2d70c102012-05-15 14:34:28 -0400288#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400289#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
Quinn Tran99e1b682017-06-02 09:12:03 -0700290#define FW_DEF_EXCHANGES_CNT 2048
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800292struct req_que;
Alexei Potashnika6ca8872015-07-14 16:00:44 -0400293struct qla_tgt_sess;
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700296 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 */
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800298struct srb_cmd {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 uint32_t request_sense_length;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400301 uint32_t fw_sense_length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700303 void *ctx;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800304};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306/*
307 * SRB flag definitions
308 */
Arun Easibad75002010-05-04 15:01:30 -0700309#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
310#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
311#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
312#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
313#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
314
315/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
316#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Himanshu Madhani6eb54712015-12-17 14:57:00 -0500318struct els_logo_payload {
319 uint8_t opcode;
320 uint8_t rsvd[3];
321 uint8_t s_id[3];
322 uint8_t rsvd1[1];
323 uint8_t wwpn[WWN_SIZE];
324};
325
Quinn Tran726b8542017-01-19 22:28:00 -0800326struct ct_arg {
327 void *iocb;
328 u16 nport_handle;
329 dma_addr_t req_dma;
330 dma_addr_t rsp_dma;
331 u32 req_size;
332 u32 rsp_size;
333 void *req;
334 void *rsp;
335};
336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700338 * SRB extensions.
339 */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700340struct srb_iocb {
341 union {
342 struct {
343 uint16_t flags;
344#define SRB_LOGIN_RETRIED BIT_0
345#define SRB_LOGIN_COND_PLOGI BIT_1
346#define SRB_LOGIN_SKIP_PRLI BIT_2
Duane Grigsbya5d42f42017-06-21 13:48:41 -0700347#define SRB_LOGIN_NVME_PRLI BIT_3
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700348 uint16_t data[2];
Quinn Tran726b8542017-01-19 22:28:00 -0800349 u32 iop[2];
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700350 } logio;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700351 struct {
Himanshu Madhani6eb54712015-12-17 14:57:00 -0500352#define ELS_DCMD_TIMEOUT 20
353#define ELS_DCMD_LOGO 0x5
354 uint32_t flags;
355 uint32_t els_cmd;
356 struct completion comp;
357 struct els_logo_payload *els_logo_pyld;
358 dma_addr_t els_logo_pyld_dma;
359 } els_logo;
360 struct {
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700361 /*
362 * Values for flags field below are as
363 * defined in tsk_mgmt_entry struct
364 * for control_flags field in qla_fw.h.
365 */
Hannes Reinecke9cb78c12014-06-25 15:27:36 +0200366 uint64_t lun;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700367 uint32_t flags;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700368 uint32_t data;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400369 struct completion comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400370 __le16 comp_status;
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700371 } tmf;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400372 struct {
373#define SRB_FXDISC_REQ_DMA_VALID BIT_0
374#define SRB_FXDISC_RESP_DMA_VALID BIT_1
375#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
376#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
377#define FXDISC_TIMEOUT 20
378 uint8_t flags;
379 uint32_t req_len;
380 uint32_t rsp_len;
381 void *req_addr;
382 void *rsp_addr;
383 dma_addr_t req_dma_handle;
384 dma_addr_t rsp_dma_handle;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400385 __le32 adapter_id;
386 __le32 adapter_id_hi;
387 __le16 req_func_type;
388 __le32 req_data;
389 __le32 req_data_extra;
390 __le32 result;
391 __le32 seq_number;
392 __le16 fw_flags;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400393 struct completion fxiocb_comp;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400394 __le32 reserved_0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400395 uint8_t reserved_1;
396 } fxiocb;
397 struct {
398 uint32_t cmd_hndl;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -0400399 __le16 comp_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400400 struct completion comp;
401 } abt;
Quinn Tran726b8542017-01-19 22:28:00 -0800402 struct ct_arg ctarg;
Quinn Tran15f30a52017-03-15 09:48:52 -0700403#define MAX_IOCB_MB_REG 28
404#define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
Quinn Tran726b8542017-01-19 22:28:00 -0800405 struct {
Quinn Tran15f30a52017-03-15 09:48:52 -0700406 __le16 in_mb[MAX_IOCB_MB_REG]; /* from FW */
407 __le16 out_mb[MAX_IOCB_MB_REG]; /* to FW */
Quinn Tran726b8542017-01-19 22:28:00 -0800408 void *out, *in;
409 dma_addr_t out_dma, in_dma;
Quinn Tran15f30a52017-03-15 09:48:52 -0700410 struct completion comp;
411 int rc;
Quinn Tran726b8542017-01-19 22:28:00 -0800412 } mbx;
413 struct {
414 struct imm_ntfy_from_isp *ntfy;
415 } nack;
Duane Grigsby7401bc12017-06-21 13:48:42 -0700416 struct {
417 __le16 comp_status;
418 uint16_t rsp_pyld_len;
419 uint8_t aen_op;
420 void *desc;
421
422 /* These are only used with ls4 requests */
423 int cmd_len;
424 int rsp_len;
425 dma_addr_t cmd_dma;
426 dma_addr_t rsp_dma;
Duane Grigsbye84067d2017-06-21 13:48:43 -0700427 enum nvmefc_fcp_datadir dir;
Duane Grigsby7401bc12017-06-21 13:48:42 -0700428 uint32_t dl;
429 uint32_t timeout_sec;
Duane Grigsbycf19c452017-08-23 15:04:58 -0700430 struct list_head entry;
Duane Grigsby7401bc12017-06-21 13:48:42 -0700431 } nvme;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700432 } u;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700433
Andrew Vasquezac280b62009-08-20 11:06:05 -0700434 struct timer_list timer;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800435 void (*timeout)(void *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700436};
437
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700438/* Values for srb_ctx type */
439#define SRB_LOGIN_CMD 1
440#define SRB_LOGOUT_CMD 2
441#define SRB_ELS_CMD_RPT 3
442#define SRB_ELS_CMD_HST 4
443#define SRB_CT_CMD 5
444#define SRB_ADISC_CMD 6
Madhuranath Iyengar38222632010-05-04 15:01:29 -0700445#define SRB_TM_CMD 7
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800446#define SRB_SCSI_CMD 8
Saurav Kashyapa9b6f722012-08-22 14:21:01 -0400447#define SRB_BIDI_CMD 9
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400448#define SRB_FXIOCB_DCMD 10
449#define SRB_FXIOCB_BCMD 11
450#define SRB_ABT_CMD 12
Himanshu Madhani6eb54712015-12-17 14:57:00 -0500451#define SRB_ELS_DCMD 13
Quinn Tran726b8542017-01-19 22:28:00 -0800452#define SRB_MB_IOCB 14
453#define SRB_CT_PTHRU_CMD 15
454#define SRB_NACK_PLOGI 16
455#define SRB_NACK_PRLI 17
456#define SRB_NACK_LOGO 18
Duane Grigsby7401bc12017-06-21 13:48:42 -0700457#define SRB_NVME_CMD 19
Duane Grigsbye84067d2017-06-21 13:48:43 -0700458#define SRB_NVME_LS 20
Duane Grigsbya5d42f42017-06-21 13:48:41 -0700459#define SRB_PRLI_CMD 21
Andrew Vasquezac280b62009-08-20 11:06:05 -0700460
Quinn Tranc5419e22017-06-13 20:47:16 -0700461enum {
462 TYPE_SRB,
463 TYPE_TGT_CMD,
464};
465
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800466typedef struct srb {
Quinn Tranc5419e22017-06-13 20:47:16 -0700467 /*
468 * Do not move cmd_type field, it needs to
469 * line up with qla_tgt_cmd->cmd_type
470 */
471 uint8_t cmd_type;
472 uint8_t pad[3];
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800473 atomic_t ref_count;
himanshu.madhani@cavium.com6fcd98f2017-07-21 09:32:23 -0700474 wait_queue_head_t nvme_ls_waitq;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800475 struct fc_port *fcport;
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800476 struct scsi_qla_host *vha;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800477 uint32_t handle;
478 uint16_t flags;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800479 uint16_t type;
Quinn Tran15f30a52017-03-15 09:48:52 -0700480 const char *name;
Andrew Vasquez57807902011-11-18 09:03:20 -0800481 int iocbs;
Michael Hernandezd7459522016-12-12 14:40:07 -0800482 struct qla_qpair *qpair;
Quinn Tran726b8542017-01-19 22:28:00 -0800483 u32 gen1; /* scratch */
484 u32 gen2; /* scratch */
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700485 union {
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800486 struct srb_iocb iocb_cmd;
Johannes Thumshirn75cc8cf2016-11-17 10:31:19 +0100487 struct bsg_job *bsg_job;
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800488 struct srb_cmd scmd;
Madhuranath Iyengar49163922010-05-04 15:01:28 -0700489 } u;
Joe Carnuccio25ff6af2017-01-19 22:28:04 -0800490 void (*done)(void *, int);
491 void (*free)(void *);
Giridhar Malavali9ba56b92012-02-09 11:15:36 -0800492} srb_t;
493
494#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
495#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
496#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
497
498#define GET_CMD_SENSE_LEN(sp) \
499 (sp->u.scmd.request_sense_length)
500#define SET_CMD_SENSE_LEN(sp, len) \
501 (sp->u.scmd.request_sense_length = len)
502#define GET_CMD_SENSE_PTR(sp) \
503 (sp->u.scmd.request_sense_ptr)
504#define SET_CMD_SENSE_PTR(sp, ptr) \
505 (sp->u.scmd.request_sense_ptr = ptr)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400506#define GET_FW_SENSE_LEN(sp) \
507 (sp->u.scmd.fw_sense_length)
508#define SET_FW_SENSE_LEN(sp, len) \
509 (sp->u.scmd.fw_sense_length = len)
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800510
511struct msg_echo_lb {
512 dma_addr_t send_dma;
513 dma_addr_t rcv_dma;
514 uint16_t req_sg_cnt;
515 uint16_t rsp_sg_cnt;
516 uint16_t options;
517 uint32_t transfer_size;
Joe Carnuccio1b98b422013-03-28 08:21:26 -0400518 uint32_t iteration_count;
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800519};
520
Andrew Vasquezac280b62009-08-20 11:06:05 -0700521/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 * ISP I/O Register Set structure definitions.
523 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700524struct device_reg_2xxx {
525 uint16_t flash_address; /* Flash BIOS address */
526 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700528 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700529#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
531#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
532
Andrew Vasquez3d716442005-07-06 10:30:26 -0700533 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
535#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
536
Andrew Vasquez3d716442005-07-06 10:30:26 -0700537 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538#define ISR_RISC_INT BIT_3 /* RISC interrupt */
539
Andrew Vasquez3d716442005-07-06 10:30:26 -0700540 uint16_t semaphore; /* Semaphore */
541 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542#define NVR_DESELECT 0
543#define NVR_BUSY BIT_15
544#define NVR_WRT_ENABLE BIT_14 /* Write enable */
545#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
546#define NVR_DATA_IN BIT_3
547#define NVR_DATA_OUT BIT_2
548#define NVR_SELECT BIT_1
549#define NVR_CLOCK BIT_0
550
Ravi Anand45aeaf12006-05-17 15:08:49 -0700551#define NVR_WAIT_CNT 20000
552
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 union {
554 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700555 uint16_t mailbox0;
556 uint16_t mailbox1;
557 uint16_t mailbox2;
558 uint16_t mailbox3;
559 uint16_t mailbox4;
560 uint16_t mailbox5;
561 uint16_t mailbox6;
562 uint16_t mailbox7;
563 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 } __attribute__((packed)) isp2100;
565 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700566 /* Request Queue */
567 uint16_t req_q_in; /* In-Pointer */
568 uint16_t req_q_out; /* Out-Pointer */
569 /* Response Queue */
570 uint16_t rsp_q_in; /* In-Pointer */
571 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700574 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575#define HSR_RISC_INT BIT_15 /* RISC interrupt */
576#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
577
578 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700579 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700580 uint16_t unused_3[17]; /* Gap */
581 uint16_t mailbox0;
582 uint16_t mailbox1;
583 uint16_t mailbox2;
584 uint16_t mailbox3;
585 uint16_t mailbox4;
586 uint16_t mailbox5;
587 uint16_t mailbox6;
588 uint16_t mailbox7;
589 uint16_t mailbox8;
590 uint16_t mailbox9;
591 uint16_t mailbox10;
592 uint16_t mailbox11;
593 uint16_t mailbox12;
594 uint16_t mailbox13;
595 uint16_t mailbox14;
596 uint16_t mailbox15;
597 uint16_t mailbox16;
598 uint16_t mailbox17;
599 uint16_t mailbox18;
600 uint16_t mailbox19;
601 uint16_t mailbox20;
602 uint16_t mailbox21;
603 uint16_t mailbox22;
604 uint16_t mailbox23;
605 uint16_t mailbox24;
606 uint16_t mailbox25;
607 uint16_t mailbox26;
608 uint16_t mailbox27;
609 uint16_t mailbox28;
610 uint16_t mailbox29;
611 uint16_t mailbox30;
612 uint16_t mailbox31;
613 uint16_t fb_cmd;
614 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 } __attribute__((packed)) isp2300;
616 } u;
617
Andrew Vasquez3d716442005-07-06 10:30:26 -0700618 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700619 uint16_t unused_5[0x4]; /* Gap */
620 uint16_t risc_hw;
621 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700622 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700624 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700626 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700628 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
630#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
631 /* HCCR commands */
632#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
633#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
634#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
635#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
636#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
637#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
638#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
639#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
640
641 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700642 uint16_t gpiod; /* GPIO Data register. */
643 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644#define GPIO_LED_MASK 0x00C0
645#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
646#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
647#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
648#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800649#define GPIO_LED_ALL_OFF 0x0000
650#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
651#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
653 union {
654 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700655 uint16_t unused_10[8]; /* Gap */
656 uint16_t mailbox8;
657 uint16_t mailbox9;
658 uint16_t mailbox10;
659 uint16_t mailbox11;
660 uint16_t mailbox12;
661 uint16_t mailbox13;
662 uint16_t mailbox14;
663 uint16_t mailbox15;
664 uint16_t mailbox16;
665 uint16_t mailbox17;
666 uint16_t mailbox18;
667 uint16_t mailbox19;
668 uint16_t mailbox20;
669 uint16_t mailbox21;
670 uint16_t mailbox22;
671 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 } __attribute__((packed)) isp2200;
673 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700674};
675
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800676struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700677 uint32_t req_q_in;
678 uint32_t req_q_out;
679 uint32_t rsp_q_in;
680 uint32_t rsp_q_out;
Arun Easiaa230bc2013-01-30 03:34:39 -0500681 uint32_t atio_q_in;
682 uint32_t atio_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800683};
684
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400685
686struct device_reg_fx00 {
687 uint32_t mailbox0; /* 00 */
688 uint32_t mailbox1; /* 04 */
689 uint32_t mailbox2; /* 08 */
690 uint32_t mailbox3; /* 0C */
691 uint32_t mailbox4; /* 10 */
692 uint32_t mailbox5; /* 14 */
693 uint32_t mailbox6; /* 18 */
694 uint32_t mailbox7; /* 1C */
695 uint32_t mailbox8; /* 20 */
696 uint32_t mailbox9; /* 24 */
697 uint32_t mailbox10; /* 28 */
698 uint32_t mailbox11;
699 uint32_t mailbox12;
700 uint32_t mailbox13;
701 uint32_t mailbox14;
702 uint32_t mailbox15;
703 uint32_t mailbox16;
704 uint32_t mailbox17;
705 uint32_t mailbox18;
706 uint32_t mailbox19;
707 uint32_t mailbox20;
708 uint32_t mailbox21;
709 uint32_t mailbox22;
710 uint32_t mailbox23;
711 uint32_t mailbox24;
712 uint32_t mailbox25;
713 uint32_t mailbox26;
714 uint32_t mailbox27;
715 uint32_t mailbox28;
716 uint32_t mailbox29;
717 uint32_t mailbox30;
718 uint32_t mailbox31;
719 uint32_t aenmailbox0;
720 uint32_t aenmailbox1;
721 uint32_t aenmailbox2;
722 uint32_t aenmailbox3;
723 uint32_t aenmailbox4;
724 uint32_t aenmailbox5;
725 uint32_t aenmailbox6;
726 uint32_t aenmailbox7;
727 /* Request Queue. */
728 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
729 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
730 /* Response Queue. */
731 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
732 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
733 /* Init values shadowed on FW Up Event */
734 uint32_t initval0; /* B0 */
735 uint32_t initval1; /* B4 */
736 uint32_t initval2; /* B8 */
737 uint32_t initval3; /* BC */
738 uint32_t initval4; /* C0 */
739 uint32_t initval5; /* C4 */
740 uint32_t initval6; /* C8 */
741 uint32_t initval7; /* CC */
742 uint32_t fwheartbeat; /* D0 */
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400743 uint32_t pseudoaen; /* D4 */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400744};
745
746
747
Andrew Morton9a168bd2005-07-26 14:11:28 -0700748typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700749 struct device_reg_2xxx isp;
750 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800751 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700752 struct device_reg_82xx isp82;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400753 struct device_reg_fx00 ispfx00;
Chad Dupuisf73cb692014-02-26 04:15:06 -0500754} __iomem device_reg_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756#define ISP_REQ_Q_IN(ha, reg) \
757 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
758 &(reg)->u.isp2100.mailbox4 : \
759 &(reg)->u.isp2300.req_q_in)
760#define ISP_REQ_Q_OUT(ha, reg) \
761 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
762 &(reg)->u.isp2100.mailbox4 : \
763 &(reg)->u.isp2300.req_q_out)
764#define ISP_RSP_Q_IN(ha, reg) \
765 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
766 &(reg)->u.isp2100.mailbox5 : \
767 &(reg)->u.isp2300.rsp_q_in)
768#define ISP_RSP_Q_OUT(ha, reg) \
769 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
770 &(reg)->u.isp2100.mailbox5 : \
771 &(reg)->u.isp2300.rsp_q_out)
772
Arun Easiaa230bc2013-01-30 03:34:39 -0500773#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
774#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776#define MAILBOX_REG(ha, reg, num) \
777 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
778 (num < 8 ? \
779 &(reg)->u.isp2100.mailbox0 + (num) : \
780 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
781 &(reg)->u.isp2300.mailbox0 + (num))
782#define RD_MAILBOX_REG(ha, reg, num) \
783 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
784#define WRT_MAILBOX_REG(ha, reg, num, data) \
785 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
786
787#define FB_CMD_REG(ha, reg) \
788 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
789 &(reg)->fb_cmd_2100 : \
790 &(reg)->u.isp2300.fb_cmd)
791#define RD_FB_CMD_REG(ha, reg) \
792 RD_REG_WORD(FB_CMD_REG(ha, reg))
793#define WRT_FB_CMD_REG(ha, reg, data) \
794 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
795
796typedef struct {
797 uint32_t out_mb; /* outbound from driver */
798 uint32_t in_mb; /* Incoming from RISC */
799 uint16_t mb[MAILBOX_REGISTER_COUNT];
800 long buf_size;
801 void *bufp;
802 uint32_t tov;
803 uint8_t flags;
804#define MBX_DMA_IN BIT_0
805#define MBX_DMA_OUT BIT_1
806#define IOCTL_CMD BIT_2
807} mbx_cmd_t;
808
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400809struct mbx_cmd_32 {
810 uint32_t out_mb; /* outbound from driver */
811 uint32_t in_mb; /* Incoming from RISC */
812 uint32_t mb[MAILBOX_REGISTER_COUNT];
813 long buf_size;
814 void *bufp;
815 uint32_t tov;
816 uint8_t flags;
817#define MBX_DMA_IN BIT_0
818#define MBX_DMA_OUT BIT_1
819#define IOCTL_CMD BIT_2
820};
821
822
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823#define MBX_TOV_SECONDS 30
824
825/*
826 * ISP product identification definitions in mailboxes after reset.
827 */
828#define PROD_ID_1 0x4953
829#define PROD_ID_2 0x0000
830#define PROD_ID_2a 0x5020
831#define PROD_ID_3 0x2020
832
833/*
834 * ISP mailbox Self-Test status codes
835 */
836#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
837#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
838#define MBS_BUSY 4 /* Busy. */
839
840/*
841 * ISP mailbox command complete status codes
842 */
843#define MBS_COMMAND_COMPLETE 0x4000
844#define MBS_INVALID_COMMAND 0x4001
845#define MBS_HOST_INTERFACE_ERROR 0x4002
846#define MBS_TEST_FAILED 0x4003
847#define MBS_COMMAND_ERROR 0x4005
848#define MBS_COMMAND_PARAMETER_ERROR 0x4006
849#define MBS_PORT_ID_USED 0x4007
850#define MBS_LOOP_ID_USED 0x4008
851#define MBS_ALL_IDS_IN_USE 0x4009
852#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700853#define MBS_LINK_DOWN_ERROR 0x400B
854#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
856/*
857 * ISP mailbox asynchronous event status codes
858 */
859#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
860#define MBA_RESET 0x8001 /* Reset Detected. */
861#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
862#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
863#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
864#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
865#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
866 /* occurred. */
867#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
868#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
869#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
870#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
871#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
872#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
873#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
874#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
875#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
876#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
877#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
878#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
879#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
880#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
881#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
882#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
883 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700884#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
886#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
887#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
888#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
889#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
890#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
891#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
892#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
893#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
894#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
895#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
896#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
897#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400898#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
899#define MBA_FW_STARTING 0x8051 /* Firmware starting */
900#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
901#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
902#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
Joe Carnuccioa29b3dd2016-07-06 11:14:19 -0400903#define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */
Joe Carnucciob5a340d2014-09-25 05:16:48 -0400904#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
Sawan Chandak92d44082017-08-23 15:05:16 -0700905#define MBA_TRANS_INSERT 0x8130 /* Transceiver Insertion */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400906#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
907#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
908 Notification */
909#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
Armen Baloyanb6511d92013-08-27 01:37:31 -0400910#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
Armen Baloyan0f8cdff52014-02-26 04:14:57 -0500911#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
Santosh Vernekar7d613ac2012-08-22 14:21:03 -0400912/* 83XX FCoE specific */
913#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
914
Arun Easifafbda92012-08-22 14:21:16 -0400915/* Interrupt type codes */
916#define INTR_ROM_MB_SUCCESS 0x1
917#define INTR_ROM_MB_FAILED 0x2
918#define INTR_MB_SUCCESS 0x10
919#define INTR_MB_FAILED 0x11
920#define INTR_ASYNC_EVENT 0x12
921#define INTR_RSP_QUE_UPDATE 0x13
922#define INTR_RSP_QUE_UPDATE_83XX 0x14
923#define INTR_ATIO_QUE_UPDATE 0x1C
924#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
925
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800926/* ISP mailbox loopback echo diagnostic error code */
927#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928/*
929 * Firmware options 1, 2, 3.
930 */
931#define FO1_AE_ON_LIPF8 BIT_0
932#define FO1_AE_ALL_LIP_RESET BIT_1
933#define FO1_CTIO_RETRY BIT_3
934#define FO1_DISABLE_LIP_F7_SW BIT_4
935#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700936#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
938#define FO1_SET_EMPHASIS_SWING BIT_8
939#define FO1_AE_AUTO_BYPASS BIT_9
940#define FO1_ENABLE_PURE_IOCB BIT_10
941#define FO1_AE_PLOGI_RJT BIT_11
942#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
943#define FO1_AE_QUEUE_FULL BIT_13
944
945#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
946#define FO2_REV_LOOPBACK BIT_1
947
948#define FO3_ENABLE_EMERG_IOCB BIT_0
949#define FO3_AE_RND_ERROR BIT_1
950
Andrew Vasquez3d716442005-07-06 10:30:26 -0700951/* 24XX additional firmware options */
952#define ADD_FO_COUNT 3
953#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
954#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
955
956#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
957
958#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960/*
961 * ISP mailbox commands
962 */
963#define MBC_LOAD_RAM 1 /* Load RAM. */
964#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
966#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
967#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
968#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
969#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
970#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
971#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
972#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
973#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
974#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
975#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700976#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
978#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
979#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
980#define MBC_RESET 0x18 /* Reset. */
981#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
Duane Grigsbydeeae7a2017-07-21 09:32:25 -0700982#define MBC_GET_SET_ZIO_THRESHOLD 0x21 /* Get/SET ZIO THRESHOLD. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
984#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
985#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
986#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -0500987#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
989#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
990#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
991#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
992#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
993#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
994#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
995#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
996#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
Giridhar Malavali6246b8a2012-02-09 11:15:34 -0800997#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
999#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
Andrew Vasquezaf11f642012-02-09 11:15:43 -08001000#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
1002#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
Joe Carnuccio90687a12013-02-08 01:57:59 -05001003#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
1004#define MBC_DATA_RATE 0x5d /* Data Rate */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
1006#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
1007 /* Initialization Procedure */
1008#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
1009#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
1010#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
1011#define MBC_TARGET_RESET 0x66 /* Target Reset. */
1012#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
1013#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
1014#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
1015#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
1016#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
1017#define MBC_LIP_RESET 0x6c /* LIP reset. */
1018#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
1019 /* commandd. */
1020#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
1021#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
1022#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
1023#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
1024#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
1025#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
1026#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
1027#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
1028#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
1029#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
1030#define MBC_LUN_RESET 0x7E /* Send LUN reset */
1031
Andrew Vasquez3d716442005-07-06 10:30:26 -07001032/*
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001033 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1034 * should be defined with MBC_MR_*
1035 */
1036#define MBC_MR_DRV_SHUTDOWN 0x6A
1037
1038/*
Andrew Vasquez3d716442005-07-06 10:30:26 -07001039 * ISP24xx mailbox commands
1040 */
Joe Carnucciodb64e932013-10-30 03:38:18 -04001041#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
1042#define MBC_READ_SERDES 0x4 /* Read serdes word. */
Chad Dupuisf73cb692014-02-26 04:15:06 -05001043#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001044#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
1045#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001046#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001047#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07001048#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001049#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -07001050#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -07001051#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001052#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
Joe Carnucciob5a340d2014-09-25 05:16:48 -04001053#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001054#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
1055#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
1056#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
1057#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
1058#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
1059#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
Joe Carnuccio61e1b262013-02-08 01:57:48 -05001060#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001061#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
Chad Dupuis8fcd6b82012-08-22 14:21:06 -04001062#define MBC_PORT_RESET 0x120 /* Port Reset */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07001063#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
1064#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001065
Madhuranath Iyengarb1d469892010-09-03 15:20:54 -07001066/*
1067 * ISP81xx mailbox commands
1068 */
1069#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
1070
Joe Carnuccioe8887c52014-04-11 16:54:17 -04001071/*
1072 * ISP8044 mailbox commands
1073 */
1074#define MBC_SET_GET_ETH_SERDES_REG 0x150
1075#define HCS_WRITE_SERDES 0x3
1076#define HCS_READ_SERDES 0x4
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078/* Firmware return data sizes */
1079#define FCAL_MAP_SIZE 128
1080
1081/* Mailbox bit definitions for out_mb and in_mb */
1082#define MBX_31 BIT_31
1083#define MBX_30 BIT_30
1084#define MBX_29 BIT_29
1085#define MBX_28 BIT_28
1086#define MBX_27 BIT_27
1087#define MBX_26 BIT_26
1088#define MBX_25 BIT_25
1089#define MBX_24 BIT_24
1090#define MBX_23 BIT_23
1091#define MBX_22 BIT_22
1092#define MBX_21 BIT_21
1093#define MBX_20 BIT_20
1094#define MBX_19 BIT_19
1095#define MBX_18 BIT_18
1096#define MBX_17 BIT_17
1097#define MBX_16 BIT_16
1098#define MBX_15 BIT_15
1099#define MBX_14 BIT_14
1100#define MBX_13 BIT_13
1101#define MBX_12 BIT_12
1102#define MBX_11 BIT_11
1103#define MBX_10 BIT_10
1104#define MBX_9 BIT_9
1105#define MBX_8 BIT_8
1106#define MBX_7 BIT_7
1107#define MBX_6 BIT_6
1108#define MBX_5 BIT_5
1109#define MBX_4 BIT_4
1110#define MBX_3 BIT_3
1111#define MBX_2 BIT_2
1112#define MBX_1 BIT_1
1113#define MBX_0 BIT_0
1114
Duane Grigsbya5d42f42017-06-21 13:48:41 -07001115#define RNID_TYPE_PORT_LOGIN 0x7
Joe Carnuccioc46e65c2013-08-27 01:37:35 -04001116#define RNID_TYPE_SET_VERSION 0x9
Joe Carnucciofe52f6e2013-02-08 01:58:03 -05001117#define RNID_TYPE_ASIC_TEMP 0xC
Joe Carnuccio3a117112013-02-08 01:58:00 -05001118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119/*
1120 * Firmware state codes from get firmware state mailbox command
1121 */
1122#define FSTATE_CONFIG_WAIT 0
1123#define FSTATE_WAIT_AL_PA 1
1124#define FSTATE_WAIT_LOGIN 2
1125#define FSTATE_READY 3
1126#define FSTATE_LOSS_OF_SYNC 4
1127#define FSTATE_ERROR 5
1128#define FSTATE_REINIT 6
1129#define FSTATE_NON_PART 7
1130
1131#define FSTATE_CONFIG_CORRECT 0
1132#define FSTATE_P2P_RCV_LIP 1
1133#define FSTATE_P2P_CHOOSE_LOOP 2
1134#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1135#define FSTATE_FATAL_ERROR 4
1136#define FSTATE_LOOP_BACK_CONN 5
1137
Sawan Chandak4243c112016-01-27 12:03:31 -05001138#define QLA27XX_IMG_STATUS_VER_MAJOR 0x01
1139#define QLA27XX_IMG_STATUS_VER_MINOR 0x00
1140#define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE
1141#define QLA27XX_PRIMARY_IMAGE 1
1142#define QLA27XX_SECONDARY_IMAGE 2
1143
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144/*
1145 * Port Database structure definition
1146 * Little endian except where noted.
1147 */
1148#define PORT_DATABASE_SIZE 128 /* bytes */
1149typedef struct {
1150 uint8_t options;
1151 uint8_t control;
1152 uint8_t master_state;
1153 uint8_t slave_state;
1154 uint8_t reserved[2];
1155 uint8_t hard_address;
1156 uint8_t reserved_1;
1157 uint8_t port_id[4];
1158 uint8_t node_name[WWN_SIZE];
1159 uint8_t port_name[WWN_SIZE];
1160 uint16_t execution_throttle;
1161 uint16_t execution_count;
1162 uint8_t reset_count;
1163 uint8_t reserved_2;
1164 uint16_t resource_allocation;
1165 uint16_t current_allocation;
1166 uint16_t queue_head;
1167 uint16_t queue_tail;
1168 uint16_t transmit_execution_list_next;
1169 uint16_t transmit_execution_list_previous;
1170 uint16_t common_features;
1171 uint16_t total_concurrent_sequences;
1172 uint16_t RO_by_information_category;
1173 uint8_t recipient;
1174 uint8_t initiator;
1175 uint16_t receive_data_size;
1176 uint16_t concurrent_sequences;
1177 uint16_t open_sequences_per_exchange;
1178 uint16_t lun_abort_flags;
1179 uint16_t lun_stop_flags;
1180 uint16_t stop_queue_head;
1181 uint16_t stop_queue_tail;
1182 uint16_t port_retry_timer;
1183 uint16_t next_sequence_id;
1184 uint16_t frame_count;
1185 uint16_t PRLI_payload_length;
1186 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1187 /* Bits 15-0 of word 0 */
1188 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1189 /* Bits 15-0 of word 3 */
1190 uint16_t loop_id;
1191 uint16_t extended_lun_info_list_pointer;
1192 uint16_t extended_lun_stop_list_pointer;
1193} port_database_t;
1194
1195/*
1196 * Port database slave/master states
1197 */
1198#define PD_STATE_DISCOVERY 0
1199#define PD_STATE_WAIT_DISCOVERY_ACK 1
1200#define PD_STATE_PORT_LOGIN 2
1201#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1202#define PD_STATE_PROCESS_LOGIN 4
1203#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1204#define PD_STATE_PORT_LOGGED_IN 6
1205#define PD_STATE_PORT_UNAVAILABLE 7
1206#define PD_STATE_PROCESS_LOGOUT 8
1207#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1208#define PD_STATE_PORT_LOGOUT 10
1209#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1210
1211
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -07001212#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1213#define QLA_ZIO_DISABLED 0
1214#define QLA_ZIO_DEFAULT_TIMER 2
1215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216/*
1217 * ISP Initialization Control Block.
1218 * Little endian except where noted.
1219 */
1220#define ICB_VERSION 1
1221typedef struct {
1222 uint8_t version;
1223 uint8_t reserved_1;
1224
1225 /*
1226 * LSB BIT 0 = Enable Hard Loop Id
1227 * LSB BIT 1 = Enable Fairness
1228 * LSB BIT 2 = Enable Full-Duplex
1229 * LSB BIT 3 = Enable Fast Posting
1230 * LSB BIT 4 = Enable Target Mode
1231 * LSB BIT 5 = Disable Initiator Mode
1232 * LSB BIT 6 = Enable ADISC
1233 * LSB BIT 7 = Enable Target Inquiry Data
1234 *
1235 * MSB BIT 0 = Enable PDBC Notify
1236 * MSB BIT 1 = Non Participating LIP
1237 * MSB BIT 2 = Descending Loop ID Search
1238 * MSB BIT 3 = Acquire Loop ID in LIPA
1239 * MSB BIT 4 = Stop PortQ on Full Status
1240 * MSB BIT 5 = Full Login after LIP
1241 * MSB BIT 6 = Node Name Option
1242 * MSB BIT 7 = Ext IFWCB enable bit
1243 */
1244 uint8_t firmware_options[2];
1245
1246 uint16_t frame_payload_size;
1247 uint16_t max_iocb_allocation;
1248 uint16_t execution_throttle;
1249 uint8_t retry_count;
1250 uint8_t retry_delay; /* unused */
1251 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1252 uint16_t hard_address;
1253 uint8_t inquiry_data;
1254 uint8_t login_timeout;
1255 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1256
1257 uint16_t request_q_outpointer;
1258 uint16_t response_q_inpointer;
1259 uint16_t request_q_length;
1260 uint16_t response_q_length;
1261 uint32_t request_q_address[2];
1262 uint32_t response_q_address[2];
1263
1264 uint16_t lun_enables;
1265 uint8_t command_resource_count;
1266 uint8_t immediate_notify_resource_count;
1267 uint16_t timeout;
1268 uint8_t reserved_2[2];
1269
1270 /*
1271 * LSB BIT 0 = Timer Operation mode bit 0
1272 * LSB BIT 1 = Timer Operation mode bit 1
1273 * LSB BIT 2 = Timer Operation mode bit 2
1274 * LSB BIT 3 = Timer Operation mode bit 3
1275 * LSB BIT 4 = Init Config Mode bit 0
1276 * LSB BIT 5 = Init Config Mode bit 1
1277 * LSB BIT 6 = Init Config Mode bit 2
1278 * LSB BIT 7 = Enable Non part on LIHA failure
1279 *
1280 * MSB BIT 0 = Enable class 2
1281 * MSB BIT 1 = Enable ACK0
1282 * MSB BIT 2 =
1283 * MSB BIT 3 =
1284 * MSB BIT 4 = FC Tape Enable
1285 * MSB BIT 5 = Enable FC Confirm
1286 * MSB BIT 6 = Enable command queuing in target mode
1287 * MSB BIT 7 = No Logo On Link Down
1288 */
1289 uint8_t add_firmware_options[2];
1290
1291 uint8_t response_accumulation_timer;
1292 uint8_t interrupt_delay_timer;
1293
1294 /*
1295 * LSB BIT 0 = Enable Read xfr_rdy
1296 * LSB BIT 1 = Soft ID only
1297 * LSB BIT 2 =
1298 * LSB BIT 3 =
1299 * LSB BIT 4 = FCP RSP Payload [0]
1300 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1301 * LSB BIT 6 = Enable Out-of-Order frame handling
1302 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1303 *
1304 * MSB BIT 0 = Sbus enable - 2300
1305 * MSB BIT 1 =
1306 * MSB BIT 2 =
1307 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001308 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 * MSB BIT 5 = enable 50 ohm termination
1310 * MSB BIT 6 = Data Rate (2300 only)
1311 * MSB BIT 7 = Data Rate (2300 only)
1312 */
1313 uint8_t special_options[2];
1314
1315 uint8_t reserved_3[26];
1316} init_cb_t;
1317
1318/*
1319 * Get Link Status mailbox command return buffer.
1320 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001321#define GLSO_SEND_RPS BIT_0
1322#define GLSO_USE_DID BIT_3
1323
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001324struct link_statistics {
1325 uint32_t link_fail_cnt;
1326 uint32_t loss_sync_cnt;
1327 uint32_t loss_sig_cnt;
1328 uint32_t prim_seq_err_cnt;
1329 uint32_t inval_xmit_word_cnt;
1330 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -07001331 uint32_t lip_cnt;
Harish Zunjarrao243de672016-01-27 12:03:33 -05001332 uint32_t link_up_cnt;
1333 uint32_t link_down_loop_init_tmo;
1334 uint32_t link_down_los;
1335 uint32_t link_down_loss_rcv_clk;
1336 uint32_t reserved0[5];
1337 uint32_t port_cfg_chg;
1338 uint32_t reserved1[11];
1339 uint32_t rsp_q_full;
1340 uint32_t atio_q_full;
1341 uint32_t drop_ae;
1342 uint32_t els_proto_err;
1343 uint32_t reserved2;
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001344 uint32_t tx_frames;
1345 uint32_t rx_frames;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04001346 uint32_t discarded_frames;
1347 uint32_t dropped_frames;
Harish Zunjarrao243de672016-01-27 12:03:33 -05001348 uint32_t reserved3;
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001349 uint32_t nos_rcvd;
Harish Zunjarrao243de672016-01-27 12:03:33 -05001350 uint32_t reserved4[4];
1351 uint32_t tx_prjt;
1352 uint32_t rcv_exfail;
1353 uint32_t rcv_abts;
1354 uint32_t seq_frm_miss;
1355 uint32_t corr_err;
1356 uint32_t mb_rqst;
1357 uint32_t nport_full;
1358 uint32_t eofa;
1359 uint32_t reserved5;
1360 uint32_t fpm_recv_word_cnt_lo;
1361 uint32_t fpm_recv_word_cnt_hi;
1362 uint32_t fpm_disc_word_cnt_lo;
1363 uint32_t fpm_disc_word_cnt_hi;
1364 uint32_t fpm_xmit_word_cnt_lo;
1365 uint32_t fpm_xmit_word_cnt_hi;
1366 uint32_t reserved6[70];
Andrew Vasquez43ef0582008-01-17 09:02:08 -08001367};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
1369/*
1370 * NVRAM Command values.
1371 */
1372#define NV_START_BIT BIT_2
1373#define NV_WRITE_OP (BIT_26+BIT_24)
1374#define NV_READ_OP (BIT_26+BIT_25)
1375#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1376#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1377#define NV_DELAY_COUNT 10
1378
1379/*
1380 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1381 */
1382typedef struct {
1383 /*
1384 * NVRAM header
1385 */
1386 uint8_t id[4];
1387 uint8_t nvram_version;
1388 uint8_t reserved_0;
1389
1390 /*
1391 * NVRAM RISC parameter block
1392 */
1393 uint8_t parameter_block_version;
1394 uint8_t reserved_1;
1395
1396 /*
1397 * LSB BIT 0 = Enable Hard Loop Id
1398 * LSB BIT 1 = Enable Fairness
1399 * LSB BIT 2 = Enable Full-Duplex
1400 * LSB BIT 3 = Enable Fast Posting
1401 * LSB BIT 4 = Enable Target Mode
1402 * LSB BIT 5 = Disable Initiator Mode
1403 * LSB BIT 6 = Enable ADISC
1404 * LSB BIT 7 = Enable Target Inquiry Data
1405 *
1406 * MSB BIT 0 = Enable PDBC Notify
1407 * MSB BIT 1 = Non Participating LIP
1408 * MSB BIT 2 = Descending Loop ID Search
1409 * MSB BIT 3 = Acquire Loop ID in LIPA
1410 * MSB BIT 4 = Stop PortQ on Full Status
1411 * MSB BIT 5 = Full Login after LIP
1412 * MSB BIT 6 = Node Name Option
1413 * MSB BIT 7 = Ext IFWCB enable bit
1414 */
1415 uint8_t firmware_options[2];
1416
1417 uint16_t frame_payload_size;
1418 uint16_t max_iocb_allocation;
1419 uint16_t execution_throttle;
1420 uint8_t retry_count;
1421 uint8_t retry_delay; /* unused */
1422 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1423 uint16_t hard_address;
1424 uint8_t inquiry_data;
1425 uint8_t login_timeout;
1426 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1427
1428 /*
1429 * LSB BIT 0 = Timer Operation mode bit 0
1430 * LSB BIT 1 = Timer Operation mode bit 1
1431 * LSB BIT 2 = Timer Operation mode bit 2
1432 * LSB BIT 3 = Timer Operation mode bit 3
1433 * LSB BIT 4 = Init Config Mode bit 0
1434 * LSB BIT 5 = Init Config Mode bit 1
1435 * LSB BIT 6 = Init Config Mode bit 2
1436 * LSB BIT 7 = Enable Non part on LIHA failure
1437 *
1438 * MSB BIT 0 = Enable class 2
1439 * MSB BIT 1 = Enable ACK0
1440 * MSB BIT 2 =
1441 * MSB BIT 3 =
1442 * MSB BIT 4 = FC Tape Enable
1443 * MSB BIT 5 = Enable FC Confirm
1444 * MSB BIT 6 = Enable command queuing in target mode
1445 * MSB BIT 7 = No Logo On Link Down
1446 */
1447 uint8_t add_firmware_options[2];
1448
1449 uint8_t response_accumulation_timer;
1450 uint8_t interrupt_delay_timer;
1451
1452 /*
1453 * LSB BIT 0 = Enable Read xfr_rdy
1454 * LSB BIT 1 = Soft ID only
1455 * LSB BIT 2 =
1456 * LSB BIT 3 =
1457 * LSB BIT 4 = FCP RSP Payload [0]
1458 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1459 * LSB BIT 6 = Enable Out-of-Order frame handling
1460 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1461 *
1462 * MSB BIT 0 = Sbus enable - 2300
1463 * MSB BIT 1 =
1464 * MSB BIT 2 =
1465 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001466 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 * MSB BIT 5 = enable 50 ohm termination
1468 * MSB BIT 6 = Data Rate (2300 only)
1469 * MSB BIT 7 = Data Rate (2300 only)
1470 */
1471 uint8_t special_options[2];
1472
1473 /* Reserved for expanded RISC parameter block */
1474 uint8_t reserved_2[22];
1475
1476 /*
1477 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1478 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1479 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1480 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1481 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1482 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1483 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1484 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001485 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1487 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1488 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1489 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1490 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1491 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1492 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1493 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1494 *
1495 * LSB BIT 0 = Output Swing 1G bit 0
1496 * LSB BIT 1 = Output Swing 1G bit 1
1497 * LSB BIT 2 = Output Swing 1G bit 2
1498 * LSB BIT 3 = Output Emphasis 1G bit 0
1499 * LSB BIT 4 = Output Emphasis 1G bit 1
1500 * LSB BIT 5 = Output Swing 2G bit 0
1501 * LSB BIT 6 = Output Swing 2G bit 1
1502 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001503 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 * MSB BIT 0 = Output Emphasis 2G bit 0
1505 * MSB BIT 1 = Output Emphasis 2G bit 1
1506 * MSB BIT 2 = Output Enable
1507 * MSB BIT 3 =
1508 * MSB BIT 4 =
1509 * MSB BIT 5 =
1510 * MSB BIT 6 =
1511 * MSB BIT 7 =
1512 */
1513 uint8_t seriallink_options[4];
1514
1515 /*
1516 * NVRAM host parameter block
1517 *
1518 * LSB BIT 0 = Enable spinup delay
1519 * LSB BIT 1 = Disable BIOS
1520 * LSB BIT 2 = Enable Memory Map BIOS
1521 * LSB BIT 3 = Enable Selectable Boot
1522 * LSB BIT 4 = Disable RISC code load
1523 * LSB BIT 5 = Set cache line size 1
1524 * LSB BIT 6 = PCI Parity Disable
1525 * LSB BIT 7 = Enable extended logging
1526 *
1527 * MSB BIT 0 = Enable 64bit addressing
1528 * MSB BIT 1 = Enable lip reset
1529 * MSB BIT 2 = Enable lip full login
1530 * MSB BIT 3 = Enable target reset
1531 * MSB BIT 4 = Enable database storage
1532 * MSB BIT 5 = Enable cache flush read
1533 * MSB BIT 6 = Enable database load
1534 * MSB BIT 7 = Enable alternate WWN
1535 */
1536 uint8_t host_p[2];
1537
1538 uint8_t boot_node_name[WWN_SIZE];
1539 uint8_t boot_lun_number;
1540 uint8_t reset_delay;
1541 uint8_t port_down_retry_count;
1542 uint8_t boot_id_number;
1543 uint16_t max_luns_per_target;
1544 uint8_t fcode_boot_port_name[WWN_SIZE];
1545 uint8_t alternate_port_name[WWN_SIZE];
1546 uint8_t alternate_node_name[WWN_SIZE];
1547
1548 /*
1549 * BIT 0 = Selective Login
1550 * BIT 1 = Alt-Boot Enable
1551 * BIT 2 =
1552 * BIT 3 = Boot Order List
1553 * BIT 4 =
1554 * BIT 5 = Selective LUN
1555 * BIT 6 =
1556 * BIT 7 = unused
1557 */
1558 uint8_t efi_parameters;
1559
1560 uint8_t link_down_timeout;
1561
Andrew Vasquezcca53352005-08-26 19:08:30 -07001562 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
1564 uint8_t alt1_boot_node_name[WWN_SIZE];
1565 uint16_t alt1_boot_lun_number;
1566 uint8_t alt2_boot_node_name[WWN_SIZE];
1567 uint16_t alt2_boot_lun_number;
1568 uint8_t alt3_boot_node_name[WWN_SIZE];
1569 uint16_t alt3_boot_lun_number;
1570 uint8_t alt4_boot_node_name[WWN_SIZE];
1571 uint16_t alt4_boot_lun_number;
1572 uint8_t alt5_boot_node_name[WWN_SIZE];
1573 uint16_t alt5_boot_lun_number;
1574 uint8_t alt6_boot_node_name[WWN_SIZE];
1575 uint16_t alt6_boot_lun_number;
1576 uint8_t alt7_boot_node_name[WWN_SIZE];
1577 uint16_t alt7_boot_lun_number;
1578
1579 uint8_t reserved_3[2];
1580
1581 /* Offset 200-215 : Model Number */
1582 uint8_t model_number[16];
1583
1584 /* OEM related items */
1585 uint8_t oem_specific[16];
1586
1587 /*
1588 * NVRAM Adapter Features offset 232-239
1589 *
1590 * LSB BIT 0 = External GBIC
1591 * LSB BIT 1 = Risc RAM parity
1592 * LSB BIT 2 = Buffer Plus Module
1593 * LSB BIT 3 = Multi Chip Adapter
1594 * LSB BIT 4 = Internal connector
1595 * LSB BIT 5 =
1596 * LSB BIT 6 =
1597 * LSB BIT 7 =
1598 *
1599 * MSB BIT 0 =
1600 * MSB BIT 1 =
1601 * MSB BIT 2 =
1602 * MSB BIT 3 =
1603 * MSB BIT 4 =
1604 * MSB BIT 5 =
1605 * MSB BIT 6 =
1606 * MSB BIT 7 =
1607 */
1608 uint8_t adapter_features[2];
1609
1610 uint8_t reserved_4[16];
1611
1612 /* Subsystem vendor ID for ISP2200 */
1613 uint16_t subsystem_vendor_id_2200;
1614
1615 /* Subsystem device ID for ISP2200 */
1616 uint16_t subsystem_device_id_2200;
1617
1618 uint8_t reserved_5;
1619 uint8_t checksum;
1620} nvram_t;
1621
1622/*
1623 * ISP queue - response queue entry definition.
1624 */
1625typedef struct {
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001626 uint8_t entry_type; /* Entry type. */
1627 uint8_t entry_count; /* Entry count. */
1628 uint8_t sys_define; /* System defined. */
1629 uint8_t entry_status; /* Entry Status. */
1630 uint32_t handle; /* System defined handle */
1631 uint8_t data[52];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 uint32_t signature;
1633#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1634} response_t;
1635
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001636/*
1637 * ISP queue - ATIO queue entry definition.
1638 */
1639struct atio {
1640 uint8_t entry_type; /* Entry type. */
1641 uint8_t entry_count; /* Entry count. */
Quinn Tran5f355092016-12-23 18:06:11 -08001642 __le16 attr_n_length;
1643 uint8_t data[56];
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04001644 uint32_t signature;
1645#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1646};
1647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648typedef union {
1649 uint16_t extended;
1650 struct {
1651 uint8_t reserved;
1652 uint8_t standard;
1653 } id;
1654} target_id_t;
1655
1656#define SET_TARGET_ID(ha, to, from) \
1657do { \
1658 if (HAS_EXTENDED_IDS(ha)) \
1659 to.extended = cpu_to_le16(from); \
1660 else \
1661 to.id.standard = (uint8_t)from; \
1662} while (0)
1663
1664/*
1665 * ISP queue - command entry structure definition.
1666 */
1667#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668typedef struct {
1669 uint8_t entry_type; /* Entry type. */
1670 uint8_t entry_count; /* Entry count. */
1671 uint8_t sys_define; /* System defined. */
1672 uint8_t entry_status; /* Entry Status. */
1673 uint32_t handle; /* System handle. */
1674 target_id_t target; /* SCSI ID */
1675 uint16_t lun; /* SCSI LUN */
1676 uint16_t control_flags; /* Control flags. */
1677#define CF_WRITE BIT_6
1678#define CF_READ BIT_5
1679#define CF_SIMPLE_TAG BIT_3
1680#define CF_ORDERED_TAG BIT_2
1681#define CF_HEAD_TAG BIT_1
1682 uint16_t reserved_1;
1683 uint16_t timeout; /* Command timeout. */
1684 uint16_t dseg_count; /* Data segment count. */
1685 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1686 uint32_t byte_count; /* Total byte count. */
1687 uint32_t dseg_0_address; /* Data segment 0 address. */
1688 uint32_t dseg_0_length; /* Data segment 0 length. */
1689 uint32_t dseg_1_address; /* Data segment 1 address. */
1690 uint32_t dseg_1_length; /* Data segment 1 length. */
1691 uint32_t dseg_2_address; /* Data segment 2 address. */
1692 uint32_t dseg_2_length; /* Data segment 2 length. */
1693} cmd_entry_t;
1694
1695/*
1696 * ISP queue - 64-Bit addressing, command entry structure definition.
1697 */
1698#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1699typedef struct {
1700 uint8_t entry_type; /* Entry type. */
1701 uint8_t entry_count; /* Entry count. */
1702 uint8_t sys_define; /* System defined. */
1703 uint8_t entry_status; /* Entry Status. */
1704 uint32_t handle; /* System handle. */
1705 target_id_t target; /* SCSI ID */
1706 uint16_t lun; /* SCSI LUN */
1707 uint16_t control_flags; /* Control flags. */
1708 uint16_t reserved_1;
1709 uint16_t timeout; /* Command timeout. */
1710 uint16_t dseg_count; /* Data segment count. */
1711 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1712 uint32_t byte_count; /* Total byte count. */
1713 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1714 uint32_t dseg_0_length; /* Data segment 0 length. */
1715 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1716 uint32_t dseg_1_length; /* Data segment 1 length. */
1717} cmd_a64_entry_t, request_t;
1718
1719/*
1720 * ISP queue - continuation entry structure definition.
1721 */
1722#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1723typedef struct {
1724 uint8_t entry_type; /* Entry type. */
1725 uint8_t entry_count; /* Entry count. */
1726 uint8_t sys_define; /* System defined. */
1727 uint8_t entry_status; /* Entry Status. */
1728 uint32_t reserved;
1729 uint32_t dseg_0_address; /* Data segment 0 address. */
1730 uint32_t dseg_0_length; /* Data segment 0 length. */
1731 uint32_t dseg_1_address; /* Data segment 1 address. */
1732 uint32_t dseg_1_length; /* Data segment 1 length. */
1733 uint32_t dseg_2_address; /* Data segment 2 address. */
1734 uint32_t dseg_2_length; /* Data segment 2 length. */
1735 uint32_t dseg_3_address; /* Data segment 3 address. */
1736 uint32_t dseg_3_length; /* Data segment 3 length. */
1737 uint32_t dseg_4_address; /* Data segment 4 address. */
1738 uint32_t dseg_4_length; /* Data segment 4 length. */
1739 uint32_t dseg_5_address; /* Data segment 5 address. */
1740 uint32_t dseg_5_length; /* Data segment 5 length. */
1741 uint32_t dseg_6_address; /* Data segment 6 address. */
1742 uint32_t dseg_6_length; /* Data segment 6 length. */
1743} cont_entry_t;
1744
1745/*
1746 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1747 */
1748#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1749typedef struct {
1750 uint8_t entry_type; /* Entry type. */
1751 uint8_t entry_count; /* Entry count. */
1752 uint8_t sys_define; /* System defined. */
1753 uint8_t entry_status; /* Entry Status. */
1754 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1755 uint32_t dseg_0_length; /* Data segment 0 length. */
1756 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1757 uint32_t dseg_1_length; /* Data segment 1 length. */
1758 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1759 uint32_t dseg_2_length; /* Data segment 2 length. */
1760 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1761 uint32_t dseg_3_length; /* Data segment 3 length. */
1762 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1763 uint32_t dseg_4_length; /* Data segment 4 length. */
1764} cont_a64_entry_t;
1765
Arun Easibad75002010-05-04 15:01:30 -07001766#define PO_MODE_DIF_INSERT 0
Arun Easi9e522cd2012-08-22 14:21:31 -04001767#define PO_MODE_DIF_REMOVE 1
1768#define PO_MODE_DIF_PASS 2
1769#define PO_MODE_DIF_REPLACE 3
1770#define PO_MODE_DIF_TCP_CKSUM 6
Arun Easibad75002010-05-04 15:01:30 -07001771#define PO_ENABLE_INCR_GUARD_SEED BIT_3
Arun Easibad75002010-05-04 15:01:30 -07001772#define PO_DISABLE_GUARD_CHECK BIT_4
Quinn Tranf83adb62014-04-11 16:54:43 -04001773#define PO_DISABLE_INCR_REF_TAG BIT_5
1774#define PO_DIS_HEADER_MODE BIT_7
1775#define PO_ENABLE_DIF_BUNDLING BIT_8
1776#define PO_DIS_FRAME_MODE BIT_9
1777#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1778#define PO_DIS_VALD_APP_REF_ESC BIT_11
1779
1780#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1781#define PO_DIS_REF_TAG_REPL BIT_13
1782#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1783#define PO_DIS_REF_TAG_VALD BIT_15
1784
Arun Easibad75002010-05-04 15:01:30 -07001785/*
1786 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1787 */
1788struct crc_context {
1789 uint32_t handle; /* System handle. */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001790 __le32 ref_tag;
1791 __le16 app_tag;
Arun Easibad75002010-05-04 15:01:30 -07001792 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1793 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001794 __le16 guard_seed; /* Initial Guard Seed */
1795 __le16 prot_opts; /* Requested Data Protection Mode */
1796 __le16 blk_size; /* Data size in bytes */
Arun Easibad75002010-05-04 15:01:30 -07001797 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1798 * only) */
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001799 __le32 byte_count; /* Total byte count/ total data
Arun Easibad75002010-05-04 15:01:30 -07001800 * transfer count */
1801 union {
1802 struct {
1803 uint32_t reserved_1;
1804 uint16_t reserved_2;
1805 uint16_t reserved_3;
1806 uint32_t reserved_4;
1807 uint32_t data_address[2];
1808 uint32_t data_length;
1809 uint32_t reserved_5[2];
1810 uint32_t reserved_6;
1811 } nobundling;
1812 struct {
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001813 __le32 dif_byte_count; /* Total DIF byte
Arun Easibad75002010-05-04 15:01:30 -07001814 * count */
1815 uint16_t reserved_1;
Quinn Tranc7ee3bd2014-06-02 07:02:16 -04001816 __le16 dseg_count; /* Data segment count */
Arun Easibad75002010-05-04 15:01:30 -07001817 uint32_t reserved_2;
1818 uint32_t data_address[2];
1819 uint32_t data_length;
1820 uint32_t dif_address[2];
1821 uint32_t dif_length; /* Data segment 0
1822 * length */
1823 } bundling;
1824 } u;
1825
1826 struct fcp_cmnd fcp_cmnd;
1827 dma_addr_t crc_ctx_dma;
1828 /* List of DMA context transfers */
1829 struct list_head dsd_list;
1830
1831 /* This structure should not exceed 512 bytes */
1832};
1833
1834#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1835#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1836
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837/*
1838 * ISP queue - status entry structure definition.
1839 */
1840#define STATUS_TYPE 0x03 /* Status entry. */
1841typedef struct {
1842 uint8_t entry_type; /* Entry type. */
1843 uint8_t entry_count; /* Entry count. */
1844 uint8_t sys_define; /* System defined. */
1845 uint8_t entry_status; /* Entry Status. */
1846 uint32_t handle; /* System handle. */
1847 uint16_t scsi_status; /* SCSI status. */
1848 uint16_t comp_status; /* Completion status. */
1849 uint16_t state_flags; /* State flags. */
1850 uint16_t status_flags; /* Status flags. */
1851 uint16_t rsp_info_len; /* Response Info Length. */
1852 uint16_t req_sense_length; /* Request sense data length. */
1853 uint32_t residual_length; /* Residual transfer length. */
1854 uint8_t rsp_info[8]; /* FCP response information. */
1855 uint8_t req_sense_data[32]; /* Request sense data. */
1856} sts_entry_t;
1857
1858/*
1859 * Status entry entry status
1860 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001861#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1863#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1864#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1865#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1866#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001867#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1868 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1869#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1870 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
1872/*
1873 * Status entry SCSI status bit definitions.
1874 */
1875#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1876#define SS_RESIDUAL_UNDER BIT_11
1877#define SS_RESIDUAL_OVER BIT_10
1878#define SS_SENSE_LEN_VALID BIT_9
1879#define SS_RESPONSE_INFO_LEN_VALID BIT_8
Quinn Trandf2e32c2017-01-19 22:27:53 -08001880#define SS_SCSI_STATUS_BYTE 0xff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881
1882#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1883#define SS_BUSY_CONDITION BIT_3
1884#define SS_CONDITION_MET BIT_2
1885#define SS_CHECK_CONDITION BIT_1
1886
1887/*
1888 * Status entry completion status
1889 */
1890#define CS_COMPLETE 0x0 /* No errors */
1891#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1892#define CS_DMA 0x2 /* A DMA direction error. */
1893#define CS_TRANSPORT 0x3 /* Transport error. */
1894#define CS_RESET 0x4 /* SCSI bus reset occurred */
1895#define CS_ABORTED 0x5 /* System aborted command. */
1896#define CS_TIMEOUT 0x6 /* Timeout error. */
1897#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
Arun Easibad75002010-05-04 15:01:30 -07001898#define CS_DIF_ERROR 0xC /* DIF error detected */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899
1900#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1901#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1902#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1903 /* (selection timeout) */
1904#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1905#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1906#define CS_PORT_BUSY 0x2B /* Port Busy */
1907#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
Chad Dupuisf934c9d2014-04-11 16:54:31 -04001908#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1909 failure */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1911#define CS_UNKNOWN 0x81 /* Driver defined */
1912#define CS_RETRY 0x82 /* Driver defined */
1913#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1914
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04001915#define CS_BIDIR_RD_OVERRUN 0x700
1916#define CS_BIDIR_RD_WR_OVERRUN 0x707
1917#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1918#define CS_BIDIR_RD_UNDERRUN 0x1500
1919#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1920#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1921#define CS_BIDIR_DMA 0x200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922/*
1923 * Status entry status flags
1924 */
1925#define SF_ABTS_TERMINATED BIT_10
1926#define SF_LOGOUT_SENT BIT_13
1927
1928/*
1929 * ISP queue - status continuation entry structure definition.
1930 */
1931#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1932typedef struct {
1933 uint8_t entry_type; /* Entry type. */
1934 uint8_t entry_count; /* Entry count. */
1935 uint8_t sys_define; /* System defined. */
1936 uint8_t entry_status; /* Entry Status. */
1937 uint8_t data[60]; /* data */
1938} sts_cont_entry_t;
1939
1940/*
1941 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1942 * structure definition.
1943 */
1944#define STATUS_TYPE_21 0x21 /* Status entry. */
1945typedef struct {
1946 uint8_t entry_type; /* Entry type. */
1947 uint8_t entry_count; /* Entry count. */
1948 uint8_t handle_count; /* Handle count. */
1949 uint8_t entry_status; /* Entry Status. */
1950 uint32_t handle[15]; /* System handles. */
1951} sts21_entry_t;
1952
1953/*
1954 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1955 * structure definition.
1956 */
1957#define STATUS_TYPE_22 0x22 /* Status entry. */
1958typedef struct {
1959 uint8_t entry_type; /* Entry type. */
1960 uint8_t entry_count; /* Entry count. */
1961 uint8_t handle_count; /* Handle count. */
1962 uint8_t entry_status; /* Entry Status. */
1963 uint16_t handle[30]; /* System handles. */
1964} sts22_entry_t;
1965
1966/*
1967 * ISP queue - marker entry structure definition.
1968 */
1969#define MARKER_TYPE 0x04 /* Marker entry. */
1970typedef struct {
1971 uint8_t entry_type; /* Entry type. */
1972 uint8_t entry_count; /* Entry count. */
1973 uint8_t handle_count; /* Handle count. */
1974 uint8_t entry_status; /* Entry Status. */
1975 uint32_t sys_define_2; /* System defined. */
1976 target_id_t target; /* SCSI ID */
1977 uint8_t modifier; /* Modifier (7-0). */
1978#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1979#define MK_SYNC_ID 1 /* Synchronize ID */
1980#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1981#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1982 /* clear port changed, */
1983 /* use sequence number. */
1984 uint8_t reserved_1;
1985 uint16_t sequence_number; /* Sequence number of event */
1986 uint16_t lun; /* SCSI LUN */
1987 uint8_t reserved_2[48];
1988} mrk_entry_t;
1989
1990/*
1991 * ISP queue - Management Server entry structure definition.
1992 */
1993#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1994typedef struct {
1995 uint8_t entry_type; /* Entry type. */
1996 uint8_t entry_count; /* Entry count. */
1997 uint8_t handle_count; /* Handle count. */
1998 uint8_t entry_status; /* Entry Status. */
1999 uint32_t handle1; /* System handle. */
2000 target_id_t loop_id;
2001 uint16_t status;
2002 uint16_t control_flags; /* Control flags. */
2003 uint16_t reserved2;
2004 uint16_t timeout;
2005 uint16_t cmd_dsd_count;
2006 uint16_t total_dsd_count;
2007 uint8_t type;
2008 uint8_t r_ctl;
2009 uint16_t rx_id;
2010 uint16_t reserved3;
2011 uint32_t handle2;
2012 uint32_t rsp_bytecount;
2013 uint32_t req_bytecount;
2014 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
2015 uint32_t dseg_req_length; /* Data segment 0 length. */
2016 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
2017 uint32_t dseg_rsp_length; /* Data segment 1 length. */
2018} ms_iocb_entry_t;
2019
2020
2021/*
2022 * ISP queue - Mailbox Command entry structure definition.
2023 */
2024#define MBX_IOCB_TYPE 0x39
2025struct mbx_entry {
2026 uint8_t entry_type;
2027 uint8_t entry_count;
2028 uint8_t sys_define1;
2029 /* Use sys_define1 for source type */
2030#define SOURCE_SCSI 0x00
2031#define SOURCE_IP 0x01
2032#define SOURCE_VI 0x02
2033#define SOURCE_SCTP 0x03
2034#define SOURCE_MP 0x04
2035#define SOURCE_MPIOCTL 0x05
2036#define SOURCE_ASYNC_IOCB 0x07
2037
2038 uint8_t entry_status;
2039
2040 uint32_t handle;
2041 target_id_t loop_id;
2042
2043 uint16_t status;
2044 uint16_t state_flags;
2045 uint16_t status_flags;
2046
2047 uint32_t sys_define2[2];
2048
2049 uint16_t mb0;
2050 uint16_t mb1;
2051 uint16_t mb2;
2052 uint16_t mb3;
2053 uint16_t mb6;
2054 uint16_t mb7;
2055 uint16_t mb9;
2056 uint16_t mb10;
2057 uint32_t reserved_2[2];
2058 uint8_t node_name[WWN_SIZE];
2059 uint8_t port_name[WWN_SIZE];
2060};
2061
Quinn Tran5d964832017-01-19 22:27:59 -08002062#ifndef IMMED_NOTIFY_TYPE
2063#define IMMED_NOTIFY_TYPE 0x0D /* Immediate notify entry. */
2064/*
2065 * ISP queue - immediate notify entry structure definition.
2066 * This is sent by the ISP to the Target driver.
2067 * This IOCB would have report of events sent by the
2068 * initiator, that needs to be handled by the target
2069 * driver immediately.
2070 */
2071struct imm_ntfy_from_isp {
2072 uint8_t entry_type; /* Entry type. */
2073 uint8_t entry_count; /* Entry count. */
2074 uint8_t sys_define; /* System defined. */
2075 uint8_t entry_status; /* Entry Status. */
2076 union {
2077 struct {
2078 uint32_t sys_define_2; /* System defined. */
2079 target_id_t target;
2080 uint16_t lun;
2081 uint8_t target_id;
2082 uint8_t reserved_1;
2083 uint16_t status_modifier;
2084 uint16_t status;
2085 uint16_t task_flags;
2086 uint16_t seq_id;
2087 uint16_t srr_rx_id;
2088 uint32_t srr_rel_offs;
2089 uint16_t srr_ui;
2090#define SRR_IU_DATA_IN 0x1
2091#define SRR_IU_DATA_OUT 0x5
2092#define SRR_IU_STATUS 0x7
2093 uint16_t srr_ox_id;
2094 uint8_t reserved_2[28];
2095 } isp2x;
2096 struct {
2097 uint32_t reserved;
2098 uint16_t nport_handle;
2099 uint16_t reserved_2;
2100 uint16_t flags;
2101#define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1
2102#define NOTIFY24XX_FLAGS_PUREX_IOCB BIT_0
2103 uint16_t srr_rx_id;
2104 uint16_t status;
2105 uint8_t status_subcode;
2106 uint8_t fw_handle;
2107 uint32_t exchange_address;
2108 uint32_t srr_rel_offs;
2109 uint16_t srr_ui;
2110 uint16_t srr_ox_id;
2111 union {
2112 struct {
2113 uint8_t node_name[8];
2114 } plogi; /* PLOGI/ADISC/PDISC */
2115 struct {
2116 /* PRLI word 3 bit 0-15 */
2117 uint16_t wd3_lo;
2118 uint8_t resv0[6];
2119 } prli;
2120 struct {
2121 uint8_t port_id[3];
2122 uint8_t resv1;
2123 uint16_t nport_handle;
2124 uint16_t resv2;
2125 } req_els;
2126 } u;
2127 uint8_t port_name[8];
2128 uint8_t resv3[3];
2129 uint8_t vp_index;
2130 uint32_t reserved_5;
2131 uint8_t port_id[3];
2132 uint8_t reserved_6;
2133 } isp24;
2134 } u;
2135 uint16_t reserved_7;
2136 uint16_t ox_id;
2137} __packed;
2138#endif
2139
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140/*
2141 * ISP request and response queue entry sizes
2142 */
2143#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
2144#define REQUEST_ENTRY_SIZE (sizeof(request_t))
2145
2146
2147/*
2148 * 24 bit port ID type definition.
2149 */
2150typedef union {
2151 uint32_t b24 : 24;
2152
2153 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07002154#ifdef __BIG_ENDIAN
2155 uint8_t domain;
2156 uint8_t area;
2157 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04002158#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 uint8_t al_pa;
2160 uint8_t area;
2161 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07002162#else
2163#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
2164#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 uint8_t rsvd_1;
2166 } b;
2167} port_id_t;
2168#define INVALID_PORT_ID 0xFFFFFF
2169
2170/*
2171 * Switch info gathering structure.
2172 */
2173typedef struct {
2174 port_id_t d_id;
2175 uint8_t node_name[WWN_SIZE];
2176 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002177 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002178 uint16_t fp_speed;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002179 uint8_t fc4_type;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002180 uint8_t fc4f_nvme; /* nvme fc4 feature bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181} sw_info_t;
2182
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002183/* FCP-4 types */
2184#define FC4_TYPE_FCP_SCSI 0x08
2185#define FC4_TYPE_OTHER 0x0
2186#define FC4_TYPE_UNKNOWN 0xff
2187
Quinn Tran726b8542017-01-19 22:28:00 -08002188/* mailbox command 4G & above */
2189struct mbx_24xx_entry {
2190 uint8_t entry_type;
2191 uint8_t entry_count;
2192 uint8_t sys_define1;
2193 uint8_t entry_status;
2194 uint32_t handle;
2195 uint16_t mb[28];
2196};
2197
2198#define IOCB_SIZE 64
2199
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 * Fibre channel port type.
2202 */
Quinn Tran5d964832017-01-19 22:27:59 -08002203typedef enum {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 FCT_UNKNOWN,
2205 FCT_RSCN,
2206 FCT_SWITCH,
2207 FCT_BROADCAST,
2208 FCT_INITIATOR,
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002209 FCT_TARGET,
2210 FCT_NVME
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211} fc_port_type_t;
2212
Quinn Tran726b8542017-01-19 22:28:00 -08002213enum qla_sess_deletion {
2214 QLA_SESS_DELETION_NONE = 0,
2215 QLA_SESS_DELETION_IN_PROGRESS,
2216 QLA_SESS_DELETED,
2217};
2218
Quinn Tran5d964832017-01-19 22:27:59 -08002219enum qlt_plogi_link_t {
2220 QLT_PLOGI_LINK_SAME_WWN,
2221 QLT_PLOGI_LINK_CONFLICT,
2222 QLT_PLOGI_LINK_MAX
2223};
2224
2225struct qlt_plogi_ack_t {
2226 struct list_head list;
2227 struct imm_ntfy_from_isp iocb;
2228 port_id_t id;
2229 int ref_count;
Quinn Tran726b8542017-01-19 22:28:00 -08002230 void *fcport;
2231};
2232
2233struct ct_sns_desc {
2234 struct ct_sns_pkt *ct_sns;
2235 dma_addr_t ct_sns_dma;
2236};
2237
2238enum discovery_state {
2239 DSC_DELETED,
2240 DSC_GID_PN,
2241 DSC_GNL,
2242 DSC_LOGIN_PEND,
2243 DSC_LOGIN_FAILED,
2244 DSC_GPDB,
2245 DSC_GPSC,
2246 DSC_UPD_FCPORT,
2247 DSC_LOGIN_COMPLETE,
2248 DSC_DELETE_PEND,
2249};
2250
2251enum login_state { /* FW control Target side */
2252 DSC_LS_LLIOCB_SENT = 2,
2253 DSC_LS_PLOGI_PEND,
2254 DSC_LS_PLOGI_COMP,
2255 DSC_LS_PRLI_PEND,
2256 DSC_LS_PRLI_COMP,
2257 DSC_LS_PORT_UNAVAIL,
2258 DSC_LS_PRLO_PEND = 9,
2259 DSC_LS_LOGO_PEND,
2260};
2261
2262enum fcport_mgt_event {
2263 FCME_RELOGIN = 1,
2264 FCME_RSCN,
2265 FCME_GIDPN_DONE,
2266 FCME_PLOGI_DONE, /* Initiator side sent LLIOCB */
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002267 FCME_PRLI_DONE,
Quinn Tran726b8542017-01-19 22:28:00 -08002268 FCME_GNL_DONE,
2269 FCME_GPSC_DONE,
2270 FCME_GPDB_DONE,
2271 FCME_GPNID_DONE,
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002272 FCME_GFFID_DONE,
Quinn Tran726b8542017-01-19 22:28:00 -08002273 FCME_DELETE_DONE,
Quinn Tran5d964832017-01-19 22:27:59 -08002274};
2275
Quinn Tran41dc5292017-01-19 22:28:03 -08002276enum rscn_addr_format {
2277 RSCN_PORT_ADDR,
2278 RSCN_AREA_ADDR,
2279 RSCN_DOM_ADDR,
2280 RSCN_FAB_ADDR,
2281};
2282
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283/*
2284 * Fibre channel port structure.
2285 */
2286typedef struct fc_port {
2287 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002288 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
2290 uint8_t node_name[WWN_SIZE];
2291 uint8_t port_name[WWN_SIZE];
2292 port_id_t d_id;
2293 uint16_t loop_id;
2294 uint16_t old_loop_id;
2295
Quinn Tran5d964832017-01-19 22:27:59 -08002296 unsigned int conf_compl_supported:1;
2297 unsigned int deleted:2;
2298 unsigned int local:1;
2299 unsigned int logout_on_delete:1;
Quinn Tran726b8542017-01-19 22:28:00 -08002300 unsigned int logo_ack_needed:1;
Quinn Tran5d964832017-01-19 22:27:59 -08002301 unsigned int keep_nport_handle:1;
2302 unsigned int send_els_logo:1;
Quinn Tran726b8542017-01-19 22:28:00 -08002303 unsigned int login_pause:1;
2304 unsigned int login_succ:1;
Quinn Tran5d964832017-01-19 22:27:59 -08002305
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002306 struct work_struct nvme_del_work;
himanshu.madhani@cavium.com5621b0d2017-07-21 09:32:26 -07002307 struct completion nvme_del_done;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002308 uint32_t nvme_prli_service_param;
2309#define NVME_PRLI_SP_CONF BIT_7
2310#define NVME_PRLI_SP_INITIATOR BIT_5
2311#define NVME_PRLI_SP_TARGET BIT_4
2312#define NVME_PRLI_SP_DISCOVERY BIT_3
2313 uint8_t nvme_flag;
2314#define NVME_FLAG_REGISTERED 4
2315
Quinn Tran726b8542017-01-19 22:28:00 -08002316 struct fc_port *conflict;
Quinn Tran5d964832017-01-19 22:27:59 -08002317 unsigned char logout_completed;
2318 int generation;
2319
2320 struct se_session *se_sess;
2321 struct kref sess_kref;
2322 struct qla_tgt *tgt;
2323 unsigned long expires;
2324 struct list_head del_list_entry;
2325 struct work_struct free_work;
2326
2327 struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2328
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002329 uint16_t tgt_id;
2330 uint16_t old_tgt_id;
2331
Sarang Radke09ff7012010-03-19 17:03:59 -07002332 uint8_t fcp_prio;
2333
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002334 uint8_t fabric_port_name[WWN_SIZE];
2335 uint16_t fp_speed;
2336
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 fc_port_type_t port_type;
2338
2339 atomic_t state;
2340 uint32_t flags;
2341
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342 int login_retry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08002344 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07002345 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07002346
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002347 uint8_t fc4_type;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002348 uint8_t fc4f_nvme;
Arun Easib3b02e62012-02-09 11:15:39 -08002349 uint8_t scan_state;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002350
2351 unsigned long last_queue_full;
2352 unsigned long last_ramp_up;
2353
2354 uint16_t port_id;
Chad Dupuise05fe292014-09-25 05:16:59 -04002355
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002356 struct nvme_fc_remote_port *nvme_remote_port;
2357
Chad Dupuise05fe292014-09-25 05:16:59 -04002358 unsigned long retry_delay_timestamp;
Alexei Potashnika6ca8872015-07-14 16:00:44 -04002359 struct qla_tgt_sess *tgt_session;
Quinn Tran726b8542017-01-19 22:28:00 -08002360 struct ct_sns_desc ct_desc;
2361 enum discovery_state disc_state;
2362 enum login_state fw_login_state;
Quinn Tran5b334692017-03-15 09:48:48 -07002363 unsigned long plogi_nack_done_deadline;
2364
Quinn Tran726b8542017-01-19 22:28:00 -08002365 u32 login_gen, last_login_gen;
2366 u32 rscn_gen, last_rscn_gen;
2367 u32 chip_reset;
2368 struct list_head gnl_entry;
2369 struct work_struct del_work;
2370 u8 iocb[IOCB_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371} fc_port_t;
2372
Quinn Tran726b8542017-01-19 22:28:00 -08002373#define QLA_FCPORT_SCAN 1
2374#define QLA_FCPORT_FOUND 2
2375
2376struct event_arg {
2377 enum fcport_mgt_event event;
2378 fc_port_t *fcport;
2379 srb_t *sp;
2380 port_id_t id;
2381 u16 data[2], rc;
2382 u8 port_name[WWN_SIZE];
2383 u32 iop[2];
2384};
2385
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002386#include "qla_mr.h"
2387
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388/*
2389 * Fibre channel port/lun states.
2390 */
2391#define FCS_UNCONFIGURED 1
2392#define FCS_DEVICE_DEAD 2
2393#define FCS_DEVICE_LOST 3
2394#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395
Chad Dupuisec426e12011-03-30 11:46:32 -07002396static const char * const port_state_str[] = {
2397 "Unknown",
2398 "UNCONFIGURED",
2399 "DEAD",
2400 "LOST",
2401 "ONLINE"
2402};
2403
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404/*
2405 * FC port flags.
2406 */
2407#define FCF_FABRIC_DEVICE BIT_0
2408#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08002409#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002410#define FCF_ASYNC_SENT BIT_3
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04002411#define FCF_CONF_COMP_SUPPORTED BIT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
2413/* No loop ID flag. */
2414#define FC_NO_LOOP_ID 0x1000
2415
2416/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 * FC-CT interface
2418 *
2419 * NOTE: All structures are big-endian in form.
2420 */
2421
2422#define CT_REJECT_RESPONSE 0x8001
2423#define CT_ACCEPT_RESPONSE 0x8002
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002424#define CT_REASON_INVALID_COMMAND_CODE 0x01
2425#define CT_REASON_CANNOT_PERFORM 0x09
2426#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2427#define CT_EXPL_ALREADY_REGISTERED 0x10
2428#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2429#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2430#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2431#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2432#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2433#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2434#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2435#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2436#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2437#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2438#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
2440#define NS_N_PORT_TYPE 0x01
2441#define NS_NL_PORT_TYPE 0x02
2442#define NS_NX_PORT_TYPE 0x7F
2443
2444#define GA_NXT_CMD 0x100
2445#define GA_NXT_REQ_SIZE (16 + 4)
2446#define GA_NXT_RSP_SIZE (16 + 620)
2447
2448#define GID_PT_CMD 0x1A1
2449#define GID_PT_REQ_SIZE (16 + 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450
2451#define GPN_ID_CMD 0x112
2452#define GPN_ID_REQ_SIZE (16 + 4)
2453#define GPN_ID_RSP_SIZE (16 + 8)
2454
2455#define GNN_ID_CMD 0x113
2456#define GNN_ID_REQ_SIZE (16 + 4)
2457#define GNN_ID_RSP_SIZE (16 + 8)
2458
2459#define GFT_ID_CMD 0x117
2460#define GFT_ID_REQ_SIZE (16 + 4)
2461#define GFT_ID_RSP_SIZE (16 + 32)
2462
Quinn Tran726b8542017-01-19 22:28:00 -08002463#define GID_PN_CMD 0x121
2464#define GID_PN_REQ_SIZE (16 + 8)
2465#define GID_PN_RSP_SIZE (16 + 4)
2466
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467#define RFT_ID_CMD 0x217
2468#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2469#define RFT_ID_RSP_SIZE 16
2470
2471#define RFF_ID_CMD 0x21F
2472#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2473#define RFF_ID_RSP_SIZE 16
2474
2475#define RNN_ID_CMD 0x213
2476#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2477#define RNN_ID_RSP_SIZE 16
2478
2479#define RSNN_NN_CMD 0x239
2480#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2481#define RSNN_NN_RSP_SIZE 16
2482
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002483#define GFPN_ID_CMD 0x11C
2484#define GFPN_ID_REQ_SIZE (16 + 4)
2485#define GFPN_ID_RSP_SIZE (16 + 8)
2486
2487#define GPSC_CMD 0x127
2488#define GPSC_REQ_SIZE (16 + 8)
2489#define GPSC_RSP_SIZE (16 + 2 + 2)
2490
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002491#define GFF_ID_CMD 0x011F
2492#define GFF_ID_REQ_SIZE (16 + 4)
2493#define GFF_ID_RSP_SIZE (16 + 128)
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002494
Andrew Vasquezcca53352005-08-26 19:08:30 -07002495/*
2496 * HBA attribute types.
2497 */
2498#define FDMI_HBA_ATTR_COUNT 9
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002499#define FDMIV2_HBA_ATTR_COUNT 17
2500#define FDMI_HBA_NODE_NAME 0x1
2501#define FDMI_HBA_MANUFACTURER 0x2
2502#define FDMI_HBA_SERIAL_NUMBER 0x3
2503#define FDMI_HBA_MODEL 0x4
2504#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2505#define FDMI_HBA_HARDWARE_VERSION 0x6
2506#define FDMI_HBA_DRIVER_VERSION 0x7
2507#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2508#define FDMI_HBA_FIRMWARE_VERSION 0x9
Andrew Vasquezcca53352005-08-26 19:08:30 -07002509#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2510#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002511#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2512#define FDMI_HBA_VENDOR_ID 0xd
2513#define FDMI_HBA_NUM_PORTS 0xe
2514#define FDMI_HBA_FABRIC_NAME 0xf
2515#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2516#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
Andrew Vasquezcca53352005-08-26 19:08:30 -07002517
2518struct ct_fdmi_hba_attr {
2519 uint16_t type;
2520 uint16_t len;
2521 union {
2522 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002523 uint8_t manufacturer[64];
2524 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002525 uint8_t model[16+1];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002526 uint8_t model_desc[80];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002527 uint8_t hw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002528 uint8_t driver_version[32];
2529 uint8_t orom_version[16];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002530 uint8_t fw_version[32];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002531 uint8_t os_version[128];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002532 uint32_t max_ct_len;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002533 } a;
2534};
2535
2536struct ct_fdmi_hba_attributes {
2537 uint32_t count;
2538 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2539};
2540
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002541struct ct_fdmiv2_hba_attr {
2542 uint16_t type;
2543 uint16_t len;
2544 union {
2545 uint8_t node_name[WWN_SIZE];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002546 uint8_t manufacturer[64];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002547 uint8_t serial_num[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002548 uint8_t model[16+1];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002549 uint8_t model_desc[80];
2550 uint8_t hw_version[16];
2551 uint8_t driver_version[32];
2552 uint8_t orom_version[16];
2553 uint8_t fw_version[32];
2554 uint8_t os_version[128];
2555 uint32_t max_ct_len;
2556 uint8_t sym_name[256];
2557 uint32_t vendor_id;
2558 uint32_t num_ports;
2559 uint8_t fabric_name[WWN_SIZE];
2560 uint8_t bios_name[32];
Colin Ian King577419f2016-12-29 22:20:38 +00002561 uint8_t vendor_identifier[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002562 } a;
2563};
2564
2565struct ct_fdmiv2_hba_attributes {
2566 uint32_t count;
2567 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2568};
2569
Andrew Vasquezcca53352005-08-26 19:08:30 -07002570/*
2571 * Port attribute types.
2572 */
Andrew Vasquez8a85e172007-09-20 14:07:41 -07002573#define FDMI_PORT_ATTR_COUNT 6
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002574#define FDMIV2_PORT_ATTR_COUNT 16
2575#define FDMI_PORT_FC4_TYPES 0x1
2576#define FDMI_PORT_SUPPORT_SPEED 0x2
2577#define FDMI_PORT_CURRENT_SPEED 0x3
2578#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2579#define FDMI_PORT_OS_DEVICE_NAME 0x5
2580#define FDMI_PORT_HOST_NAME 0x6
2581#define FDMI_PORT_NODE_NAME 0x7
2582#define FDMI_PORT_NAME 0x8
2583#define FDMI_PORT_SYM_NAME 0x9
2584#define FDMI_PORT_TYPE 0xa
2585#define FDMI_PORT_SUPP_COS 0xb
2586#define FDMI_PORT_FABRIC_NAME 0xc
2587#define FDMI_PORT_FC4_TYPE 0xd
2588#define FDMI_PORT_STATE 0x101
2589#define FDMI_PORT_COUNT 0x102
2590#define FDMI_PORT_ID 0x103
Andrew Vasquezcca53352005-08-26 19:08:30 -07002591
Andrew Vasquez58815692007-07-19 15:05:58 -07002592#define FDMI_PORT_SPEED_1GB 0x1
2593#define FDMI_PORT_SPEED_2GB 0x2
2594#define FDMI_PORT_SPEED_10GB 0x4
2595#define FDMI_PORT_SPEED_4GB 0x8
2596#define FDMI_PORT_SPEED_8GB 0x10
2597#define FDMI_PORT_SPEED_16GB 0x20
Chad Dupuisf73cb692014-02-26 04:15:06 -05002598#define FDMI_PORT_SPEED_32GB 0x40
Andrew Vasquez58815692007-07-19 15:05:58 -07002599#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2600
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002601#define FC_CLASS_2 0x04
2602#define FC_CLASS_3 0x08
2603#define FC_CLASS_2_3 0x0C
2604
2605struct ct_fdmiv2_port_attr {
2606 uint16_t type;
2607 uint16_t len;
2608 union {
2609 uint8_t fc4_types[32];
2610 uint32_t sup_speed;
2611 uint32_t cur_speed;
2612 uint32_t max_frame_size;
2613 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002614 uint8_t host_name[256];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002615 uint8_t node_name[WWN_SIZE];
2616 uint8_t port_name[WWN_SIZE];
2617 uint8_t port_sym_name[128];
2618 uint32_t port_type;
2619 uint32_t port_supported_cos;
2620 uint8_t fabric_name[WWN_SIZE];
2621 uint8_t port_fc4_type[32];
2622 uint32_t port_state;
2623 uint32_t num_ports;
2624 uint32_t port_id;
2625 } a;
2626};
2627
2628/*
2629 * Port Attribute Block.
2630 */
2631struct ct_fdmiv2_port_attributes {
2632 uint32_t count;
2633 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2634};
2635
Andrew Vasquezcca53352005-08-26 19:08:30 -07002636struct ct_fdmi_port_attr {
2637 uint16_t type;
2638 uint16_t len;
2639 union {
2640 uint8_t fc4_types[32];
2641 uint32_t sup_speed;
2642 uint32_t cur_speed;
2643 uint32_t max_frame_size;
2644 uint8_t os_dev_name[32];
Himanshu Madhanidd83cb22015-04-09 14:59:55 -04002645 uint8_t host_name[256];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002646 } a;
2647};
2648
Andrew Vasquezcca53352005-08-26 19:08:30 -07002649struct ct_fdmi_port_attributes {
2650 uint32_t count;
2651 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2652};
2653
2654/* FDMI definitions. */
2655#define GRHL_CMD 0x100
2656#define GHAT_CMD 0x101
2657#define GRPL_CMD 0x102
2658#define GPAT_CMD 0x110
2659
2660#define RHBA_CMD 0x200
2661#define RHBA_RSP_SIZE 16
2662
2663#define RHAT_CMD 0x201
2664#define RPRT_CMD 0x210
2665
2666#define RPA_CMD 0x211
2667#define RPA_RSP_SIZE 16
2668
2669#define DHBA_CMD 0x300
2670#define DHBA_REQ_SIZE (16 + 8)
2671#define DHBA_RSP_SIZE 16
2672
2673#define DHAT_CMD 0x301
2674#define DPRT_CMD 0x310
2675#define DPA_CMD 0x311
2676
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677/* CT command header -- request/response common fields */
2678struct ct_cmd_hdr {
2679 uint8_t revision;
2680 uint8_t in_id[3];
2681 uint8_t gs_type;
2682 uint8_t gs_subtype;
2683 uint8_t options;
2684 uint8_t reserved;
2685};
2686
2687/* CT command request */
2688struct ct_sns_req {
2689 struct ct_cmd_hdr header;
2690 uint16_t command;
2691 uint16_t max_rsp_size;
2692 uint8_t fragment_id;
2693 uint8_t reserved[3];
2694
2695 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002696 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697 struct {
2698 uint8_t reserved;
2699 uint8_t port_id[3];
2700 } port_id;
2701
2702 struct {
2703 uint8_t port_type;
2704 uint8_t domain;
2705 uint8_t area;
2706 uint8_t reserved;
2707 } gid_pt;
2708
2709 struct {
2710 uint8_t reserved;
2711 uint8_t port_id[3];
2712 uint8_t fc4_types[32];
2713 } rft_id;
2714
2715 struct {
2716 uint8_t reserved;
2717 uint8_t port_id[3];
2718 uint16_t reserved2;
2719 uint8_t fc4_feature;
2720 uint8_t fc4_type;
2721 } rff_id;
2722
2723 struct {
2724 uint8_t reserved;
2725 uint8_t port_id[3];
2726 uint8_t node_name[8];
2727 } rnn_id;
2728
2729 struct {
2730 uint8_t node_name[8];
2731 uint8_t name_len;
2732 uint8_t sym_node_name[255];
2733 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002734
2735 struct {
Colin Ian King577419f2016-12-29 22:20:38 +00002736 uint8_t hba_identifier[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002737 } ghat;
2738
2739 struct {
2740 uint8_t hba_identifier[8];
2741 uint32_t entry_count;
2742 uint8_t port_name[8];
2743 struct ct_fdmi_hba_attributes attrs;
2744 } rhba;
2745
2746 struct {
2747 uint8_t hba_identifier[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002748 uint32_t entry_count;
2749 uint8_t port_name[8];
2750 struct ct_fdmiv2_hba_attributes attrs;
2751 } rhba2;
2752
2753 struct {
2754 uint8_t hba_identifier[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002755 struct ct_fdmi_hba_attributes attrs;
2756 } rhat;
2757
2758 struct {
2759 uint8_t port_name[8];
2760 struct ct_fdmi_port_attributes attrs;
2761 } rpa;
2762
2763 struct {
2764 uint8_t port_name[8];
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04002765 struct ct_fdmiv2_port_attributes attrs;
2766 } rpa2;
2767
2768 struct {
2769 uint8_t port_name[8];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002770 } dhba;
2771
2772 struct {
2773 uint8_t port_name[8];
2774 } dhat;
2775
2776 struct {
2777 uint8_t port_name[8];
2778 } dprt;
2779
2780 struct {
2781 uint8_t port_name[8];
2782 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002783
2784 struct {
2785 uint8_t port_name[8];
2786 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002787
2788 struct {
2789 uint8_t reserved;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07002790 uint8_t port_id[3];
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002791 } gff_id;
Quinn Tran726b8542017-01-19 22:28:00 -08002792
2793 struct {
2794 uint8_t port_name[8];
2795 } gid_pn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796 } req;
2797};
2798
2799/* CT command response header */
2800struct ct_rsp_hdr {
2801 struct ct_cmd_hdr header;
2802 uint16_t response;
2803 uint16_t residual;
2804 uint8_t fragment_id;
2805 uint8_t reason_code;
2806 uint8_t explanation_code;
2807 uint8_t vendor_unique;
2808};
2809
2810struct ct_sns_gid_pt_data {
2811 uint8_t control_byte;
2812 uint8_t port_id[3];
2813};
2814
2815struct ct_sns_rsp {
2816 struct ct_rsp_hdr header;
2817
2818 union {
2819 struct {
2820 uint8_t port_type;
2821 uint8_t port_id[3];
2822 uint8_t port_name[8];
2823 uint8_t sym_port_name_len;
2824 uint8_t sym_port_name[255];
2825 uint8_t node_name[8];
2826 uint8_t sym_node_name_len;
2827 uint8_t sym_node_name[255];
2828 uint8_t init_proc_assoc[8];
2829 uint8_t node_ip_addr[16];
2830 uint8_t class_of_service[4];
2831 uint8_t fc4_types[32];
2832 uint8_t ip_address[16];
2833 uint8_t fabric_port_name[8];
2834 uint8_t reserved;
2835 uint8_t hard_address[3];
2836 } ga_nxt;
2837
2838 struct {
Chad Dupuis642ef982012-02-09 11:15:57 -08002839 /* Assume the largest number of targets for the union */
2840 struct ct_sns_gid_pt_data
2841 entries[MAX_FIBRE_DEVICES_MAX];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842 } gid_pt;
2843
2844 struct {
2845 uint8_t port_name[8];
2846 } gpn_id;
2847
2848 struct {
2849 uint8_t node_name[8];
2850 } gnn_id;
2851
2852 struct {
2853 uint8_t fc4_types[32];
2854 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07002855
2856 struct {
2857 uint32_t entry_count;
2858 uint8_t port_name[8];
2859 struct ct_fdmi_hba_attributes attrs;
2860 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002861
2862 struct {
2863 uint8_t port_name[8];
2864 } gfpn_id;
2865
2866 struct {
2867 uint16_t speeds;
2868 uint16_t speed;
2869 } gpsc;
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002870
2871#define GFF_FCP_SCSI_OFFSET 7
Duane Grigsbyd3bae932017-06-21 13:48:44 -07002872#define GFF_NVME_OFFSET 23 /* type = 28h */
Chad Dupuise8c72ba2010-07-23 15:28:25 +05002873 struct {
2874 uint8_t fc4_features[128];
2875 } gff_id;
Quinn Tran726b8542017-01-19 22:28:00 -08002876 struct {
2877 uint8_t reserved;
2878 uint8_t port_id[3];
2879 } gid_pn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880 } rsp;
2881};
2882
2883struct ct_sns_pkt {
2884 union {
2885 struct ct_sns_req req;
2886 struct ct_sns_rsp rsp;
2887 } p;
2888};
2889
2890/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002891 * SNS command structures -- for 2200 compatibility.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 */
2893#define RFT_ID_SNS_SCMD_LEN 22
2894#define RFT_ID_SNS_CMD_SIZE 60
2895#define RFT_ID_SNS_DATA_SIZE 16
2896
2897#define RNN_ID_SNS_SCMD_LEN 10
2898#define RNN_ID_SNS_CMD_SIZE 36
2899#define RNN_ID_SNS_DATA_SIZE 16
2900
2901#define GA_NXT_SNS_SCMD_LEN 6
2902#define GA_NXT_SNS_CMD_SIZE 28
2903#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2904
2905#define GID_PT_SNS_SCMD_LEN 6
2906#define GID_PT_SNS_CMD_SIZE 28
Chad Dupuis642ef982012-02-09 11:15:57 -08002907/*
2908 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2909 * adapters.
2910 */
2911#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912
2913#define GPN_ID_SNS_SCMD_LEN 6
2914#define GPN_ID_SNS_CMD_SIZE 28
2915#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2916
2917#define GNN_ID_SNS_SCMD_LEN 6
2918#define GNN_ID_SNS_CMD_SIZE 28
2919#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2920
2921struct sns_cmd_pkt {
2922 union {
2923 struct {
2924 uint16_t buffer_length;
2925 uint16_t reserved_1;
2926 uint32_t buffer_address[2];
2927 uint16_t subcommand_length;
2928 uint16_t reserved_2;
2929 uint16_t subcommand;
2930 uint16_t size;
2931 uint32_t reserved_3;
2932 uint8_t param[36];
2933 } cmd;
2934
2935 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2936 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2937 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2938 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2939 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2940 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2941 } p;
2942};
2943
Andrew Vasquez54333832005-11-09 15:49:04 -08002944struct fw_blob {
2945 char *name;
2946 uint32_t segs[4];
2947 const struct firmware *fw;
2948};
2949
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950/* Return data from MBC_GET_ID_LIST call. */
2951struct gid_list_info {
2952 uint8_t al_pa;
2953 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002954 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2956 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002957 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002959
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002960/* NPIV */
2961typedef struct vport_info {
2962 uint8_t port_name[WWN_SIZE];
2963 uint8_t node_name[WWN_SIZE];
2964 int vp_id;
2965 uint16_t loop_id;
2966 unsigned long host_no;
2967 uint8_t port_id[3];
2968 int loop_state;
2969} vport_info_t;
2970
2971typedef struct vport_params {
2972 uint8_t port_name[WWN_SIZE];
2973 uint8_t node_name[WWN_SIZE];
2974 uint32_t options;
2975#define VP_OPTS_RETRY_ENABLE BIT_0
2976#define VP_OPTS_VP_DISABLE BIT_1
2977} vport_params_t;
2978
2979/* NPIV - return codes of VP create and modify */
2980#define VP_RET_CODE_OK 0
2981#define VP_RET_CODE_FATAL 1
2982#define VP_RET_CODE_WRONG_ID 2
2983#define VP_RET_CODE_WWPN 3
2984#define VP_RET_CODE_RESOURCES 4
2985#define VP_RET_CODE_NO_MEM 5
2986#define VP_RET_CODE_NOT_FOUND 6
2987
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002988struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002989struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002991 * ISP operations
2992 */
2993struct isp_operations {
2994
2995 int (*pci_config) (struct scsi_qla_host *);
2996 void (*reset_chip) (struct scsi_qla_host *);
2997 int (*chip_diag) (struct scsi_qla_host *);
2998 void (*config_rings) (struct scsi_qla_host *);
2999 void (*reset_adapter) (struct scsi_qla_host *);
3000 int (*nvram_config) (struct scsi_qla_host *);
3001 void (*update_fw_options) (struct scsi_qla_host *);
3002 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3003
3004 char * (*pci_info_str) (struct scsi_qla_host *, char *);
Himanshu Madhanidf57cab2014-09-25 05:16:46 -04003005 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003006
David Howells7d12e782006-10-05 14:55:46 +01003007 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003008 void (*enable_intrs) (struct qla_hw_data *);
3009 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003010
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003011 int (*abort_command) (srb_t *);
Hannes Reinecke9cb78c12014-06-25 15:27:36 +02003012 int (*target_reset) (struct fc_port *, uint64_t, int);
3013 int (*lun_reset) (struct fc_port *, uint64_t, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003014 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3015 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07003016 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3017 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003018
3019 uint16_t (*calc_req_entries) (uint16_t);
3020 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Quinn Tran726b8542017-01-19 22:28:00 -08003021 void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3022 void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
Andrew Vasquezcca53352005-08-26 19:08:30 -07003023 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003024
Quinn Tran726b8542017-01-19 22:28:00 -08003025 uint8_t *(*read_nvram) (struct scsi_qla_host *, uint8_t *,
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003026 uint32_t, uint32_t);
3027 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
3028 uint32_t);
3029
3030 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08003031
3032 int (*beacon_on) (struct scsi_qla_host *);
3033 int (*beacon_off) (struct scsi_qla_host *);
3034 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003035
3036 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
3037 uint32_t, uint32_t);
3038 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
3039 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08003040
3041 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003042 int (*start_scsi) (srb_t *);
Michael Hernandezd7459522016-12-12 14:40:07 -08003043 int (*start_scsi_mq) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07003044 int (*abort_isp) (struct scsi_qla_host *);
Giridhar Malavali706f4572011-11-18 09:03:16 -08003045 int (*iospace_config)(struct qla_hw_data*);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003046 int (*initialize_adapter)(struct scsi_qla_host *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003047};
3048
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003049/* MSI-X Support *************************************************************/
3050
3051#define QLA_MSIX_CHIP_REV_24XX 3
3052#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3053#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
3054
Christoph Hellwig17e5fc52017-01-11 17:55:45 +01003055#define QLA_BASE_VECTORS 2 /* default + RSP */
Michael Hernandezd7459522016-12-12 14:40:07 -08003056#define QLA_MSIX_RSP_Q 0x01
Quinn Tran093df732016-12-12 14:40:09 -08003057#define QLA_ATIO_VECTOR 0x02
3058#define QLA_MSIX_QPAIR_MULTIQ_RSP_Q 0x03
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003059
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003060#define QLA_MIDX_DEFAULT 0
3061#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003062#define QLA_PCI_MSIX_CONTROL 0xa2
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003063#define QLA_83XX_PCI_MSIX_CONTROL 0x92
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003064
3065struct scsi_qla_host;
3066
Quinn Trancdb898c2015-12-17 14:57:05 -05003067
3068#define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3069
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003070struct qla_msix_entry {
3071 int have_irq;
Michael Hernandezd7459522016-12-12 14:40:07 -08003072 int in_use;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003073 uint32_t vector;
3074 uint16_t entry;
Michael Hernandezd7459522016-12-12 14:40:07 -08003075 char name[30];
Michael Hernandez4fa18342016-12-12 14:40:06 -08003076 void *handle;
Quinn Trancdb898c2015-12-17 14:57:05 -05003077 int cpuid;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003078};
3079
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003080#define WATCH_INTERVAL 1 /* number of seconds */
3081
Andrew Vasquez0971de72008-04-03 13:13:18 -07003082/* Work events. */
3083enum qla_work_type {
3084 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08003085 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07003086 QLA_EVT_ASYNC_LOGIN,
Andrew Vasquezac280b62009-08-20 11:06:05 -07003087 QLA_EVT_ASYNC_LOGOUT,
3088 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07003089 QLA_EVT_ASYNC_ADISC,
3090 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07003091 QLA_EVT_UEVENT,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003092 QLA_EVT_AENFX,
Quinn Tran726b8542017-01-19 22:28:00 -08003093 QLA_EVT_GIDPN,
3094 QLA_EVT_GPNID,
3095 QLA_EVT_GPNID_DONE,
3096 QLA_EVT_NEW_SESS,
3097 QLA_EVT_GPDB,
Duane Grigsbya5d42f42017-06-21 13:48:41 -07003098 QLA_EVT_PRLI,
Quinn Tran726b8542017-01-19 22:28:00 -08003099 QLA_EVT_GPSC,
3100 QLA_EVT_UPD_FCPORT,
3101 QLA_EVT_GNL,
3102 QLA_EVT_NACK,
Andrew Vasquez0971de72008-04-03 13:13:18 -07003103};
3104
3105
3106struct qla_work_evt {
3107 struct list_head list;
3108 enum qla_work_type type;
3109 u32 flags;
3110#define QLA_EVT_FLAG_FREE 0x1
3111
3112 union {
3113 struct {
3114 enum fc_host_event_code code;
3115 u32 data;
3116 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08003117 struct {
3118#define QLA_IDC_ACK_REGS 7
3119 uint16_t mb[QLA_IDC_ACK_REGS];
3120 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07003121 struct {
3122 struct fc_port *fcport;
3123#define QLA_LOGIO_LOGIN_RETRIED BIT_0
3124 u16 data[2];
3125 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07003126 struct {
3127 u32 code;
3128#define QLA_UEVENT_CODE_FW_DUMP 0
3129 } uevent;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003130 struct {
3131 uint32_t evtcode;
3132 uint32_t mbx[8];
3133 uint32_t count;
3134 } aenfx;
3135 struct {
3136 srb_t *sp;
3137 } iosb;
Quinn Tran726b8542017-01-19 22:28:00 -08003138 struct {
3139 port_id_t id;
3140 } gpnid;
3141 struct {
3142 port_id_t id;
3143 u8 port_name[8];
3144 void *pla;
3145 } new_sess;
3146 struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3147 fc_port_t *fcport;
3148 u8 opt;
3149 } fcport;
3150 struct {
3151 fc_port_t *fcport;
3152 u8 iocb[IOCB_SIZE];
3153 int type;
3154 } nack;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003155 } u;
Andrew Vasquez0971de72008-04-03 13:13:18 -07003156};
3157
Harihara Kadayam4d4df192008-04-03 13:13:26 -07003158struct qla_chip_state_84xx {
3159 struct list_head list;
3160 struct kref kref;
3161
3162 void *bus;
3163 spinlock_t access_lock;
3164 struct mutex fw_update_mutex;
3165 uint32_t fw_update;
3166 uint32_t op_fw_version;
3167 uint32_t op_fw_size;
3168 uint32_t op_fw_seq_size;
3169 uint32_t diag_fw_version;
3170 uint32_t gold_fw_version;
3171};
3172
Anil Gurumurthy54b99932017-03-15 09:48:50 -07003173struct qla_dif_statistics {
3174 uint64_t dif_input_bytes;
3175 uint64_t dif_output_bytes;
3176 uint64_t dif_input_requests;
3177 uint64_t dif_output_requests;
3178 uint32_t dif_guard_err;
3179 uint32_t dif_ref_tag_err;
3180 uint32_t dif_app_tag_err;
3181};
3182
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07003183struct qla_statistics {
3184 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07003185 uint64_t input_bytes;
3186 uint64_t output_bytes;
Joe Carnucciofabbb8d2013-08-27 01:37:40 -04003187 uint64_t input_requests;
3188 uint64_t output_requests;
3189 uint32_t control_requests;
3190
3191 uint64_t jiffies_at_last_reset;
Quinn Tran33e79972014-09-25 06:14:55 -04003192 uint32_t stat_max_pend_cmds;
3193 uint32_t stat_max_qfull_cmds_alloc;
3194 uint32_t stat_max_qfull_cmds_dropped;
Anil Gurumurthy54b99932017-03-15 09:48:50 -07003195
3196 struct qla_dif_statistics qla_dif_stats;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07003197};
3198
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003199struct bidi_statistics {
3200 unsigned long long io_count;
3201 unsigned long long transfer_bytes;
3202};
3203
Quinn Tranbe251522017-03-15 09:48:49 -07003204struct qla_tc_param {
3205 struct scsi_qla_host *vha;
3206 uint32_t blk_sz;
3207 uint32_t bufflen;
3208 struct scatterlist *sg;
3209 struct scatterlist *prot_sg;
3210 struct crc_context *ctx;
3211 uint8_t *ctx_dsd_alloced;
3212};
3213
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003214/* Multi queue support */
3215#define MBC_INITIALIZE_MULTIQ 0x1f
3216#define QLA_QUE_PAGE 0X1000
3217#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003218#define QLA_MAX_QUEUES 256
3219#define ISP_QUE_REG(ha, id) \
Chad Dupuisf73cb692014-02-26 04:15:06 -05003220 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
Andrew Vasquezda9b1d52013-08-27 01:37:30 -04003221 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3222 ((void __iomem *)ha->iobase))
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003223#define QLA_REQ_QUE_ID(tag) \
3224 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3225#define QLA_DEFAULT_QUE_QOS 5
3226#define QLA_PRECONFIG_VPORTS 32
3227#define QLA_MAX_VPORTS_QLA24XX 128
3228#define QLA_MAX_VPORTS_QLA25XX 256
Quinn Tran82de8022017-06-13 20:47:17 -07003229
Quinn Tran60a9ead2017-06-13 20:47:28 -07003230struct qla_tgt_counters {
3231 uint64_t qla_core_sbt_cmd;
3232 uint64_t core_qla_que_buf;
3233 uint64_t qla_core_ret_ctio;
3234 uint64_t core_qla_snd_status;
3235 uint64_t qla_core_ret_sta_ctio;
3236 uint64_t core_qla_free_cmd;
3237 uint64_t num_q_full_sent;
3238 uint64_t num_alloc_iocb_failed;
3239 uint64_t num_term_xchg_sent;
3240};
3241
Quinn Tran82de8022017-06-13 20:47:17 -07003242struct qla_qpair;
3243
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003244/* Response queue data structure */
3245struct rsp_que {
3246 dma_addr_t dma;
3247 response_t *ring;
3248 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07003249 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
3250 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003251 uint16_t ring_index;
3252 uint16_t out_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04003253 uint16_t *in_ptr; /* queue shadow in index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003254 uint16_t length;
3255 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003256 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003257 uint16_t id;
3258 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003259 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003260 struct qla_msix_entry *msix;
3261 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003262 srb_t *status_srb; /* status continuation entry */
Quinn Tran82de8022017-06-13 20:47:17 -07003263 struct qla_qpair *qpair;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003264
3265 dma_addr_t dma_fx00;
3266 response_t *ring_fx00;
3267 uint16_t length_fx00;
3268 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003269};
3270
3271/* Request queue data structure */
3272struct req_que {
3273 dma_addr_t dma;
3274 request_t *ring;
3275 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07003276 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
3277 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003278 uint16_t ring_index;
3279 uint16_t in_ptr;
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04003280 uint16_t *out_ptr; /* queue shadow out index */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003281 uint16_t cnt;
3282 uint16_t length;
3283 uint16_t options;
3284 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003285 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003286 uint16_t qos;
3287 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003288 struct rsp_que *rsp;
Chad Dupuis8d93f552013-01-30 03:34:37 -05003289 srb_t **outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003290 uint32_t current_outstanding_cmd;
Chad Dupuis8d93f552013-01-30 03:34:37 -05003291 uint16_t num_outstanding_cmds;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003292 int max_q_depth;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003293
3294 dma_addr_t dma_fx00;
3295 request_t *ring_fx00;
3296 uint16_t length_fx00;
3297 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003298};
3299
Michael Hernandezd7459522016-12-12 14:40:07 -08003300/*Queue pair data structure */
3301struct qla_qpair {
3302 spinlock_t qp_lock;
3303 atomic_t ref_count;
Quinn Trane326d222017-06-13 20:47:18 -07003304 uint32_t lun_cnt;
Quinn Tran82de8022017-06-13 20:47:17 -07003305 /*
3306 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3307 * legacy code. For other Qpair(s), it will point at qp_lock.
3308 */
3309 spinlock_t *qp_lock_ptr;
3310 struct scsi_qla_host *vha;
Quinn Tran7c3f8fd2017-06-13 20:47:22 -07003311 u32 chip_reset;
Quinn Tran82de8022017-06-13 20:47:17 -07003312
Michael Hernandezd7459522016-12-12 14:40:07 -08003313 /* distill these fields down to 'online=0/1'
3314 * ha->flags.eeh_busy
3315 * ha->flags.pci_channel_io_perm_failure
3316 * base_vha->loop_state
3317 */
3318 uint32_t online:1;
3319 /* move vha->flags.difdix_supported here */
3320 uint32_t difdix_supported:1;
3321 uint32_t delete_in_progress:1;
Quinn Tran4b60c822017-06-13 20:47:21 -07003322 uint32_t fw_started:1;
Quinn Tran7c3f8fd2017-06-13 20:47:22 -07003323 uint32_t enable_class_2:1;
3324 uint32_t enable_explicit_conf:1;
Quinn Tranaf7bb382017-06-13 20:47:23 -07003325 uint32_t use_shadow_reg:1;
Michael Hernandezd7459522016-12-12 14:40:07 -08003326
3327 uint16_t id; /* qp number used with FW */
Michael Hernandezd7459522016-12-12 14:40:07 -08003328 uint16_t vp_idx; /* vport ID */
Michael Hernandezd7459522016-12-12 14:40:07 -08003329 mempool_t *srb_mempool;
3330
Quinn Tran8abfa9e2017-06-13 20:47:24 -07003331 struct pci_dev *pdev;
3332 void (*reqq_start_iocbs)(struct qla_qpair *);
3333
Michael Hernandezd7459522016-12-12 14:40:07 -08003334 /* to do: New driver: move queues to here instead of pointers */
3335 struct req_que *req;
3336 struct rsp_que *rsp;
3337 struct atio_que *atio;
3338 struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3339 struct qla_hw_data *hw;
3340 struct work_struct q_work;
3341 struct list_head qp_list_elem; /* vha->qp_list */
Quinn Trane326d222017-06-13 20:47:18 -07003342 struct list_head hints_list;
Duane Grigsbycf19c452017-08-23 15:04:58 -07003343 struct list_head nvme_done_list;
Quinn Tran82de8022017-06-13 20:47:17 -07003344 uint16_t cpuid;
Quinn Tran60a9ead2017-06-13 20:47:28 -07003345 struct qla_tgt_counters tgt_counters;
Michael Hernandezd7459522016-12-12 14:40:07 -08003346};
3347
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003348/* Place holder for FW buffer parameters */
3349struct qlfc_fw {
3350 void *fw_buf;
3351 dma_addr_t fw_dma;
3352 uint32_t len;
3353};
3354
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08003355struct scsi_qlt_host {
3356 void *target_lport_ptr;
3357 struct mutex tgt_mutex;
3358 struct mutex tgt_host_action_mutex;
3359 struct qla_tgt *qla_tgt;
3360};
3361
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003362struct qlt_hw_data {
3363 /* Protected by hw lock */
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003364 uint32_t node_name_set:1;
3365
3366 dma_addr_t atio_dma; /* Physical address. */
3367 struct atio *atio_ring; /* Base virtual address */
3368 struct atio *atio_ring_ptr; /* Current address. */
3369 uint16_t atio_ring_index; /* Current index. */
3370 uint16_t atio_q_length;
Arun Easiaa230bc2013-01-30 03:34:39 -05003371 uint32_t __iomem *atio_q_in;
3372 uint32_t __iomem *atio_q_out;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003373
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003374 struct qla_tgt_func_tmpl *tgt_ops;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003375 struct qla_tgt_vp_map *tgt_vp_map;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003376
3377 int saved_set;
3378 uint16_t saved_exchange_count;
3379 uint32_t saved_firmware_options_1;
3380 uint32_t saved_firmware_options_2;
3381 uint32_t saved_firmware_options_3;
3382 uint8_t saved_firmware_options[2];
3383 uint8_t saved_add_firmware_options[2];
3384
3385 uint8_t tgt_node_name[WWN_SIZE];
Quinn Tran33e79972014-09-25 06:14:55 -04003386
Quinn Tran36c78452016-02-04 11:45:18 -05003387 struct dentry *dfs_tgt_sess;
Himanshu Madhanic4234372017-03-15 09:48:53 -07003388 struct dentry *dfs_tgt_port_database;
Quinn Tran09620ee2017-06-13 20:47:20 -07003389 struct dentry *dfs_naqp;
Himanshu Madhanic4234372017-03-15 09:48:53 -07003390
Quinn Tran33e79972014-09-25 06:14:55 -04003391 struct list_head q_full_list;
3392 uint32_t num_pend_cmds;
3393 uint32_t num_qfull_cmds_alloc;
3394 uint32_t num_qfull_cmds_dropped;
3395 spinlock_t q_full_lock;
3396 uint32_t leak_exchg_thresh_hold;
Quinn Tran75601512015-12-17 14:57:04 -05003397 spinlock_t sess_lock;
Quinn Tran09620ee2017-06-13 20:47:20 -07003398 int num_act_qpairs;
3399#define DEFAULT_NAQP 2
Quinn Tran2f424b92015-12-17 14:57:07 -05003400 spinlock_t atio_lock ____cacheline_aligned;
Quinn Tran482c9dc2017-03-15 09:48:54 -07003401 struct btree_head32 host_map;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003402};
3403
Quinn Tran33e79972014-09-25 06:14:55 -04003404#define MAX_QFULL_CMDS_ALLOC 8192
3405#define Q_FULL_THRESH_HOLD_PERCENT 90
3406#define Q_FULL_THRESH_HOLD(ha) \
Quinn Tran03e8c682015-12-17 14:56:59 -05003407 ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
Quinn Tran33e79972014-09-25 06:14:55 -04003408
3409#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
3410
Quinn Tranec7193e2017-03-15 09:48:55 -07003411#define QLA_EARLY_LINKUP(_ha) \
3412 ((_ha->flags.n2n_ae || _ha->flags.lip_ae) && \
3413 _ha->flags.fw_started && !_ha->flags.fw_init_done)
3414
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003415/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003416 * Qlogic host adapter specific data structure.
3417*/
3418struct qla_hw_data {
3419 struct pci_dev *pdev;
3420 /* SRB cache. */
3421#define SRB_MIN_REQ 128
3422 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423
3424 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425 uint32_t mbox_int :1;
3426 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 uint32_t disable_risc_code_load :1;
3428 uint32_t enable_64bit_addressing :1;
3429 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003431 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003432 uint32_t enable_led_scheme :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003433
Andrew Vasquez3d716442005-07-06 10:30:26 -07003434 uint32_t msi_enabled :1;
3435 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07003436 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08003437 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003438 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08003439 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003440 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07003441 uint32_t fac_supported :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003442
Lalit Chandivade2533cf62009-03-24 09:08:07 -07003443 uint32_t chip_reset_done :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003444 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08003445 uint32_t eeh_busy :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08003446 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07003447 uint32_t fcp_prio_enabled :1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003448 uint32_t isp82xx_fw_hung:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003449 uint32_t nic_core_hung:1;
Giridhar Malavali71905752011-02-23 15:27:10 -08003450
3451 uint32_t quiesce_owner:1;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003452 uint32_t nic_core_reset_hdlr_active:1;
3453 uint32_t nic_core_reset_owner:1;
Giridhar Malavalib6d0d9d2012-05-15 14:34:25 -04003454 uint32_t isp82xx_no_md_cap:1;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04003455 uint32_t host_shutting_down:1;
Chad Dupuisbf5b8ad2012-08-22 14:21:24 -04003456 uint32_t idc_compl_status:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003457 uint32_t mr_reset_hdlr_active:1;
3458 uint32_t mr_intr_valid:1;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003459
Joe Carnuccio40f38622016-07-06 11:14:28 -04003460 uint32_t dport_enabled:1;
Himanshu Madhani2486c622014-09-25 05:17:00 -04003461 uint32_t fawwpn_enabled:1;
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003462 uint32_t exlogins_enabled:1;
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003463 uint32_t exchoffld_enabled:1;
Quinn Tran15f30a52017-03-15 09:48:52 -07003464
Quinn Tranec7193e2017-03-15 09:48:55 -07003465 uint32_t lip_ae:1;
3466 uint32_t n2n_ae:1;
Quinn Tran15f30a52017-03-15 09:48:52 -07003467 uint32_t fw_started:1;
Quinn Tranec7193e2017-03-15 09:48:55 -07003468 uint32_t fw_init_done:1;
Quinn Trane4e3a2c2017-08-23 15:05:07 -07003469
3470 uint32_t detected_lr_sfp:1;
3471 uint32_t using_lr_setting:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003472 } flags;
3473
Joe Carnuccio1f4c7c32017-08-23 15:05:17 -07003474 uint16_t long_range_distance; /* 32G & above */
Quinn Trane4e3a2c2017-08-23 15:05:07 -07003475#define LR_DISTANCE_5K 1
3476#define LR_DISTANCE_10K 0
3477
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003478 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003479 * acquire it before doing any IO to the card, eg with RD_REG*() and
3480 * WRT_REG*() for the duration of your entire commandtransaction.
3481 *
3482 * This spinlock is of lower priority than the io request lock.
3483 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003484
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003485 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07003486 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11003487 int mem_only;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003488 device_reg_t *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08003489 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003490
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003491#define MIN_IOBASE_LEN 0x100
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003492 dma_addr_t bar0_hdl;
3493
3494 void __iomem *cregbase;
3495 dma_addr_t bar2_hdl;
3496#define BAR0_LEN_FX00 (1024 * 1024)
3497#define BAR2_LEN_FX00 (128 * 1024)
3498
3499 uint32_t rqstq_intr_code;
3500 uint32_t mbx_intr_code;
3501 uint32_t req_que_len;
3502 uint32_t rsp_que_len;
3503 uint32_t req_que_off;
3504 uint32_t rsp_que_off;
3505
3506 /* Multi queue data structs */
Chad Dupuisf73cb692014-02-26 04:15:06 -05003507 device_reg_t *mqiobase;
3508 device_reg_t *msixbase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003509 uint16_t msix_count;
3510 uint8_t mqenable;
3511 struct req_que **req_q_map;
3512 struct rsp_que **rsp_q_map;
Michael Hernandezd7459522016-12-12 14:40:07 -08003513 struct qla_qpair **queue_pair_map;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003514 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3515 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Michael Hernandezd7459522016-12-12 14:40:07 -08003516 unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3517 / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07003518 uint8_t max_req_queues;
3519 uint8_t max_rsp_queues;
Michael Hernandezd7459522016-12-12 14:40:07 -08003520 uint8_t max_qpairs;
Sawan Chandakb95b9452017-05-24 18:06:20 -07003521 uint8_t num_qpairs;
Michael Hernandezd7459522016-12-12 14:40:07 -08003522 struct qla_qpair *base_qpair;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003523 struct qla_npiv_entry *npiv_info;
3524 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003525
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003526 uint16_t switch_cap;
3527#define FLOGI_SEQ_DEL BIT_8
3528#define FLOGI_MID_SUPPORT BIT_10
3529#define FLOGI_VSAN_SUPPORT BIT_12
3530#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07003531
3532 uint8_t port_no; /* Physical port of adapter */
Quinn Tranead03852017-01-19 22:28:01 -08003533 uint8_t exch_starvation;
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07003534
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003535 /* Timeout timers. */
3536 uint8_t loop_down_abort_time; /* port down timer */
3537 atomic_t loop_down_timer; /* loop down timer */
3538 uint8_t link_down_timeout; /* link down timeout */
3539 uint16_t max_loop_id;
Chad Dupuis642ef982012-02-09 11:15:57 -08003540 uint16_t max_fibre_devices; /* Maximum number of targets */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003541
Linus Torvalds1da177e2005-04-16 15:20:36 -07003542 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003543 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544
Andrew Vasquezd8b45212006-10-02 12:00:43 -07003545#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003546#define PORT_SPEED_1GB 0x00
3547#define PORT_SPEED_2GB 0x01
3548#define PORT_SPEED_4GB 0x03
3549#define PORT_SPEED_8GB 0x04
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003550#define PORT_SPEED_16GB 0x05
Chad Dupuisf73cb692014-02-26 04:15:06 -05003551#define PORT_SPEED_32GB 0x06
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003552#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003553 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554
3555 uint8_t current_topology;
3556 uint8_t prev_topology;
3557#define ISP_CFG_NL 1
3558#define ISP_CFG_N 2
3559#define ISP_CFG_FL 4
3560#define ISP_CFG_F 8
3561
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003562 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563#define LOOP 0
3564#define P2P 1
3565#define LOOP_P2P 2
3566#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07003567 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003568 uint32_t isp_abort_cnt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003569#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3570#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003571#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003572#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3573#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
Chad Dupuisf73cb692014-02-26 04:15:06 -05003574#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003575#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
Sawan Chandak2b489922015-08-04 13:38:03 -04003576#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003577
Joe Carnuccio9e052e22016-07-06 11:14:31 -04003578 uint32_t isp_type;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003579#define DT_ISP2100 BIT_0
3580#define DT_ISP2200 BIT_1
3581#define DT_ISP2300 BIT_2
3582#define DT_ISP2312 BIT_3
3583#define DT_ISP2322 BIT_4
3584#define DT_ISP6312 BIT_5
3585#define DT_ISP6322 BIT_6
3586#define DT_ISP2422 BIT_7
3587#define DT_ISP2432 BIT_8
3588#define DT_ISP5422 BIT_9
3589#define DT_ISP5432 BIT_10
3590#define DT_ISP2532 BIT_11
3591#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003592#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07003593#define DT_ISP8021 BIT_14
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003594#define DT_ISP2031 BIT_15
3595#define DT_ISP8031 BIT_16
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003596#define DT_ISPFX00 BIT_17
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003597#define DT_ISP8044 BIT_18
Chad Dupuisf73cb692014-02-26 04:15:06 -05003598#define DT_ISP2071 BIT_19
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003599#define DT_ISP2271 BIT_20
Sawan Chandak2b489922015-08-04 13:38:03 -04003600#define DT_ISP2261 BIT_21
3601#define DT_ISP_LAST (DT_ISP2261 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003602
Joe Carnuccio9e052e22016-07-06 11:14:31 -04003603 uint32_t device_type;
Arun Easie02587d2011-08-16 11:29:23 -07003604#define DT_T10_PI BIT_25
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003605#define DT_IIDMA BIT_26
3606#define DT_FWI2 BIT_27
3607#define DT_ZIO_SUPPORTED BIT_28
3608#define DT_OEM_001 BIT_29
3609#define DT_ISP2200A BIT_30
3610#define DT_EXTENDED_IDS BIT_31
Joe Carnuccio9e052e22016-07-06 11:14:31 -04003611
3612#define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003613#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3614#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3615#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3616#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3617#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3618#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3619#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3620#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3621#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3622#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3623#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3624#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3625#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003626#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003627#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07003628#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003629#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003630#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3631#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003632#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003633#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
Joe Carnuccio2c5bbbb2014-04-11 16:54:13 -04003634#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
Sawan Chandak2b489922015-08-04 13:38:03 -04003635#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003636
3637#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3638 IS_QLA6312(ha) || IS_QLA6322(ha))
3639#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3640#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3641#define IS_QLA25XX(ha) (IS_QLA2532(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003642#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003643#define IS_QLA84XX(ha) (IS_QLA8432(ha))
Sawan Chandak2b489922015-08-04 13:38:03 -04003644#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003645#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3646 IS_QLA84XX(ha))
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003647#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003648 IS_QLA8031(ha) || IS_QLA8044(ha))
3649#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003650#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07003651 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003652 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
Chad Dupuisf73cb692014-02-26 04:15:06 -05003653 IS_QLA8044(ha) || IS_QLA27XX(ha))
Himanshu Madhanifd564b52015-04-09 15:00:04 -04003654#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3655 IS_QLA27XX(ha))
Giridhar Malavalib77ed252014-02-26 04:15:12 -05003656#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003657#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3658 IS_QLA27XX(ha))
3659#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3660 IS_QLA27XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07003661#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003662
Arun Easie02587d2011-08-16 11:29:23 -07003663#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003664#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3665#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3666#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3667#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3668#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003669#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
Chad Dupuisf73cb692014-02-26 04:15:06 -05003670#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3671 IS_QLA27XX(ha))
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003672#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
Saurav Kashyap81178772012-08-22 14:21:04 -04003673/* Bit 21 of fw_attributes decides the MCTP capabilities */
3674#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3675 ((ha)->fw_attributes_ext[0] & BIT_0))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003676#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3677#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003678#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003679#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi9e522cd2012-08-22 14:21:31 -04003680#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3681 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
Himanshu Madhanib20f02e2015-06-10 11:05:18 -04003682#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Arun Easi33c36c02013-01-30 03:34:41 -05003683#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
Joe Carnuccio7c6300e2014-04-11 16:54:37 -04003684#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
Himanshu Madhani25232cc2014-09-25 05:16:54 -04003685#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Saurav Kashyapd6b9b422015-08-04 13:37:55 -04003686#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
Quinn Tran99e1b682017-06-02 09:12:03 -07003687#define IS_EXCHG_OFFLD_CAPABLE(ha) \
3688 (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
3689#define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
3690 (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003691
3692 /* HBA serial number */
3693 uint8_t serial0;
3694 uint8_t serial1;
3695 uint8_t serial2;
3696
3697 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003698#define MAX_NVRAM_SIZE 4096
3699#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07003700 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003701 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003702 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08003703 uint16_t vpd_size;
3704 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07003705 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003706
3707 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003708 uint8_t retry_count;
3709 uint8_t login_timeout;
3710 uint16_t r_a_tov;
3711 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003712 uint8_t mbx_count;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003713 uint8_t aen_mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003714
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003715 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716 /* SNS command interfaces. */
3717 ms_iocb_entry_t *ms_iocb;
3718 dma_addr_t ms_iocb_dma;
3719 struct ct_sns_pkt *ct_sns;
3720 dma_addr_t ct_sns_dma;
3721 /* SNS command interfaces for 2200. */
3722 struct sns_cmd_pkt *sns_cmd;
3723 dma_addr_t sns_cmd_dma;
3724
Quinn Trane4e3a2c2017-08-23 15:05:07 -07003725#define SFP_DEV_SIZE 512
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003726#define SFP_BLOCK_SIZE 64
3727 void *sfp_data;
3728 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07003729
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003730#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07003731 void *xgmac_data;
3732 dma_addr_t xgmac_data_dma;
3733
Giridhar Malavalib5d03292009-10-13 15:16:48 -07003734#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07003735 void *dcbx_tlv;
3736 dma_addr_t dcbx_tlv_dma;
3737
Christoph Hellwig39a11242006-02-14 18:46:22 +01003738 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739 uint8_t dpc_active; /* DPC routine is active */
3740
Linus Torvalds1da177e2005-04-16 15:20:36 -07003741 dma_addr_t gid_list_dma;
3742 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07003743 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003744
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07003745 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003746#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07003747 struct dma_pool *s_dma_pool;
3748
3749 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07003750 init_cb_t *init_cb;
3751 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07003752 dma_addr_t ex_init_cb_dma;
3753 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07003755 void *async_pd;
3756 dma_addr_t async_pd_dma;
3757
Himanshu Madhanib0d6cab2015-12-17 14:56:56 -05003758#define ENABLE_EXTENDED_LOGIN BIT_7
3759
3760 /* Extended Logins */
3761 void *exlogin_buf;
3762 dma_addr_t exlogin_buf_dma;
3763 int exlogin_size;
3764
Himanshu Madhani2f56a7f2015-12-17 14:56:57 -05003765#define ENABLE_EXCHANGE_OFFLD BIT_2
3766
3767 /* Exchange Offload */
3768 void *exchoffld_buf;
3769 dma_addr_t exchoffld_buf_dma;
3770 int exchoffld_size;
3771 int exchoffld_count;
3772
Andrew Vasquez7a677352012-02-09 11:15:56 -08003773 void *swl;
3774
Linus Torvalds1da177e2005-04-16 15:20:36 -07003775 /* These are used by mailbox operations. */
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003776 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3777 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3778 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003779
3780 mbx_cmd_t *mcp;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003781 struct mbx_cmd_32 *mcp32;
3782
Linus Torvalds1da177e2005-04-16 15:20:36 -07003783 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003784#define MBX_INTERRUPT 1
3785#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07003786#define MBX_UPDATE_FLASH_ACTIVE 3
3787
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003788 struct mutex vport_lock; /* Virtual port synchronization */
Arun Easifeafb7b2010-09-03 14:57:00 -07003789 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
Michael Hernandezd7459522016-12-12 14:40:07 -08003790 struct mutex mq_lock; /* multi-queue synchronization */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003791 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08003792 struct completion mbx_intr_comp; /* Used for completion notification */
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003793 struct completion dcbx_comp; /* For set port config notification */
Chad Dupuisf356bef2013-02-08 01:58:04 -05003794 struct completion lb_portup_comp; /* Used to wait for link up during
3795 * loopback */
3796#define DCBX_COMP_TIMEOUT 20
3797#define LB_PORTUP_COMP_TIMEOUT 10
3798
Sarang Radke23f2ebd2010-05-28 15:08:21 -07003799 int notify_dcbx_comp;
Chad Dupuisf356bef2013-02-08 01:58:04 -05003800 int notify_lb_portup_comp;
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04003801 struct mutex selflogin_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003802
Linus Torvalds1da177e2005-04-16 15:20:36 -07003803 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804 uint16_t fw_major_version;
3805 uint16_t fw_minor_version;
3806 uint16_t fw_subminor_version;
3807 uint16_t fw_attributes;
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08003808 uint16_t fw_attributes_h;
3809 uint16_t fw_attributes_ext[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003810 uint32_t fw_memory_size;
3811 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07003812 uint32_t fw_srisc_address;
3813#define RISC_START_ADDRESS_2100 0x1000
3814#define RISC_START_ADDRESS_2300 0x800
3815#define RISC_START_ADDRESS_2400 0x100000
Quinn Tran03e8c682015-12-17 14:56:59 -05003816
3817 uint16_t orig_fw_tgt_xcb_count;
3818 uint16_t cur_fw_tgt_xcb_count;
3819 uint16_t orig_fw_xcb_count;
3820 uint16_t cur_fw_xcb_count;
3821 uint16_t orig_fw_iocb_count;
3822 uint16_t cur_fw_iocb_count;
3823 uint16_t fw_max_fcf_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824
Chad Dupuisf73cb692014-02-26 04:15:06 -05003825 uint32_t fw_shared_ram_start;
3826 uint32_t fw_shared_ram_end;
Joe Carnuccioad1ef172016-07-06 11:14:18 -04003827 uint32_t fw_ddr_ram_start;
3828 uint32_t fw_ddr_ram_end;
Chad Dupuisf73cb692014-02-26 04:15:06 -05003829
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003830 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003831 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07003832 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003833
Andrew Vasquez55a96152009-03-24 09:08:03 -07003834 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003835 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07003836 uint8_t phy_version[3];
Sawan Chandak03aa8682015-08-04 13:37:59 -04003837 uint8_t pep_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003838
Chad Dupuisf73cb692014-02-26 04:15:06 -05003839 /* Firmware dump template */
3840 void *fw_dump_template;
3841 uint32_t fw_dump_template_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003842 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003843 struct qla2xxx_fw_dump *fw_dump;
3844 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07003845 int fw_dumped;
Hiral Patel61f098d2014-04-11 16:54:21 -04003846 unsigned long fw_dump_cap_flags;
3847#define RISC_PAUSE_CMPL 0
3848#define DMA_SHUTDOWN_CMPL 1
3849#define ISP_RESET_CMPL 2
3850#define RISC_RDY_AFT_RESET 3
3851#define RISC_SRAM_DUMP_CMPL 4
3852#define RISC_EXT_MEM_DUMP_CMPL 5
Himanshu Madhanid14e72f2015-04-09 15:00:03 -04003853#define ISP_MBX_RDY 6
3854#define ISP_SOFT_RESET_CMPL 7
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855 int fw_dump_reading;
Saurav Kashyapedaa5c72014-04-11 16:54:14 -04003856 int prev_minidump_failed;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07003857 dma_addr_t eft_dma;
3858 void *eft;
Saurav Kashyap81178772012-08-22 14:21:04 -04003859/* Current size of mctp dump is 0x086064 bytes */
3860#define MCTP_DUMP_SIZE 0x086064
3861 dma_addr_t mctp_dump_dma;
3862 void *mctp_dump;
3863 int mctp_dumped;
3864 int mctp_dump_reading;
Andrew Vasquezbb99de62009-01-05 11:18:08 -08003865 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003866 struct dentry *dfs_dir;
3867 struct dentry *dfs_fce;
Himanshu Madhanice1025c2015-12-17 14:56:58 -05003868 struct dentry *dfs_tgt_counters;
Quinn Tran03e8c682015-12-17 14:56:59 -05003869 struct dentry *dfs_fw_resource_cnt;
Himanshu Madhanice1025c2015-12-17 14:56:58 -05003870
Andrew Vasquezdf613b92008-01-17 09:02:17 -08003871 dma_addr_t fce_dma;
3872 void *fce;
3873 uint32_t fce_bufs;
3874 uint16_t fce_mb[8];
3875 uint64_t fce_wr, fce_rd;
3876 struct mutex fce_mutex;
3877
Andrew Vasquez3d716442005-07-06 10:30:26 -07003878 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003879 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003880
3881 uint16_t product_id[4];
3882
3883 uint8_t model_number[16+1];
3884#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07003885 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07003886 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003887
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003888 /* Option ROM information. */
3889 char *optrom_buffer;
3890 uint32_t optrom_size;
3891 int optrom_state;
3892#define QLA_SWAITING 0
3893#define QLA_SREADING 1
3894#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07003895 uint32_t optrom_region_start;
3896 uint32_t optrom_region_size;
Chad Dupuis7a8ab9c2014-02-26 04:14:56 -05003897 struct mutex optrom_mutex;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08003898
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003899/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08003900#define ROM_CODE_TYPE_BIOS 0
3901#define ROM_CODE_TYPE_FCODE 1
3902#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003903 uint8_t bios_revision[2];
3904 uint8_t efi_revision[2];
3905 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08003906 uint32_t fw_revision[4];
3907
Madhuranath Iyengar0f2d9622010-07-23 15:28:26 +05003908 uint32_t gold_fw_version[4];
3909
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08003910 /* Offsets for flash/nvram access (set to ~0 if not used). */
3911 uint32_t flash_conf_off;
3912 uint32_t flash_data_off;
3913 uint32_t nvram_conf_off;
3914 uint32_t nvram_data_off;
3915
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003916 uint32_t fdt_wrt_disable;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003917 uint32_t fdt_wrt_enable;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003918 uint32_t fdt_erase_cmd;
3919 uint32_t fdt_block_size;
3920 uint32_t fdt_unprotect_sec_cmd;
3921 uint32_t fdt_protect_sec_cmd;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04003922 uint32_t fdt_wrt_sts_reg_cmd;
Andrew Vasquez7d232c72008-04-03 13:13:22 -07003923
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003924 uint32_t flt_region_flt;
3925 uint32_t flt_region_fdt;
3926 uint32_t flt_region_boot;
Sawan Chandak4243c112016-01-27 12:03:31 -05003927 uint32_t flt_region_boot_sec;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003928 uint32_t flt_region_fw;
Sawan Chandak4243c112016-01-27 12:03:31 -05003929 uint32_t flt_region_fw_sec;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003930 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07003931 uint32_t flt_region_vpd;
Sawan Chandak4243c112016-01-27 12:03:31 -05003932 uint32_t flt_region_vpd_sec;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07003933 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003934 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07003935 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07003936 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003937 uint32_t flt_region_bootload;
Sawan Chandak4243c112016-01-27 12:03:31 -05003938 uint32_t flt_region_img_status_pri;
3939 uint32_t flt_region_img_status_sec;
3940 uint8_t active_image;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07003941
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003943 uint16_t beacon_blink_led;
3944 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08003945#define QLA_LED_GRN_ON 0x01
3946#define QLA_LED_YLW_ON 0x02
3947#define QLA_LED_ABR_ON 0x04
3948#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3949 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003950 uint16_t zio_mode;
3951 uint16_t zio_timer;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08003952
Anirban Chakraborty73208df2008-12-09 16:45:39 -08003953 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07003954
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003955 struct list_head vp_list; /* list of VP */
3956 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3957 sizeof(unsigned long)];
3958 uint16_t num_vhosts; /* number of vports created */
3959 uint16_t num_vsans; /* number of vsan created */
3960 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3961 int cur_vport_count;
3962
3963 struct qla_chip_state_84xx *cs84xx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08003964 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07003965 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08003966 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07003967
3968 /* FCP_CMND priority support */
3969 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003970
3971 struct dma_pool *dl_dma_pool;
3972#define DSD_LIST_DMA_POOL_SIZE 512
3973
3974 struct dma_pool *fcp_cmnd_dma_pool;
3975 mempool_t *ctx_mempool;
3976#define FCP_CMND_DMA_POOL_SIZE 512
3977
Bart Van Assche8dfa4b5a2015-07-09 07:24:50 -07003978 void __iomem *nx_pcibase; /* Base I/O address */
3979 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
3980 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
Giridhar Malavalia9083012010-04-12 17:59:55 -07003981
3982 uint32_t crb_win;
3983 uint32_t curr_window;
3984 uint32_t ddr_mn_window;
3985 unsigned long mn_win_crb;
3986 unsigned long ms_win_crb;
3987 int qdr_sn_window;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04003988 uint32_t fcoe_dev_init_timeout;
3989 uint32_t fcoe_reset_timeout;
Giridhar Malavalia9083012010-04-12 17:59:55 -07003990 rwlock_t hw_lock;
3991 uint16_t portnum; /* port number */
3992 int link_width;
3993 struct fw_blob *hablob;
3994 struct qla82xx_legacy_intr_set nx_legacy_intr;
3995
3996 uint16_t gbl_dsd_inuse;
3997 uint16_t gbl_dsd_avail;
3998 struct list_head gbl_dsd_list;
3999#define NUM_DSD_CHAIN 4096
Harish Zunjarrao9c2b2972010-05-28 15:08:23 -07004000
4001 uint8_t fw_type;
4002 __le32 file_prd_off; /* File firmware product offset */
Giridhar Malavali08de2842011-08-16 11:31:44 -07004003
4004 uint32_t md_template_size;
4005 void *md_tmplt_hdr;
4006 dma_addr_t md_tmplt_hdr_dma;
4007 void *md_dump;
4008 uint32_t md_dump_size;
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004009
Chad Dupuis5f16b332012-08-22 14:21:00 -04004010 void *loop_id_map;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04004011
4012 /* QLA83XX IDC specific fields */
4013 uint32_t idc_audit_ts;
Santosh Vernekar454073c2013-08-27 01:37:48 -04004014 uint32_t idc_extend_tmo;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04004015
4016 /* DPC low-priority workqueue */
4017 struct workqueue_struct *dpc_lp_wq;
4018 struct work_struct idc_aen;
4019 /* DPC high-priority workqueue */
4020 struct workqueue_struct *dpc_hp_wq;
4021 struct work_struct nic_core_reset;
4022 struct work_struct idc_state_handler;
4023 struct work_struct nic_core_unrecoverable;
Chad Dupuisf3ddac12013-10-30 03:38:16 -04004024 struct work_struct board_disable;
Santosh Vernekar7d613ac2012-08-22 14:21:03 -04004025
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04004026 struct mr_data_fx00 mr;
4027
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004028 struct qlt_hw_data tgt;
Chad Dupuisa1b23c52014-02-26 04:15:12 -05004029 int allow_cna_fw_dump;
Joe Carnuccio1f4c7c32017-08-23 15:05:17 -07004030 uint32_t fw_ability_mask;
Sawan Chandak92d44082017-08-23 15:05:16 -07004031 uint16_t min_link_speed;
4032 uint16_t max_speed_sup;
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07004033
4034 atomic_t nvme_active_aen_cnt;
4035 uint16_t nvme_last_rptd_aen; /* Last recorded aen count */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004036};
4037
Joe Carnuccio1f4c7c32017-08-23 15:05:17 -07004038#define FW_ABILITY_MAX_SPEED_MASK 0xFUL
4039#define FW_ABILITY_MAX_SPEED_16G 0x0
4040#define FW_ABILITY_MAX_SPEED_32G 0x1
4041#define FW_ABILITY_MAX_SPEED(ha) \
4042 (ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4043
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004044/*
4045 * Qlogic scsi host structure
4046 */
4047typedef struct scsi_qla_host {
4048 struct list_head list;
4049 struct list_head vp_fcports; /* list of fcports */
4050 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07004051 spinlock_t work_lock;
Quinn Tranec7193e2017-03-15 09:48:55 -07004052 struct work_struct iocb_work;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07004053
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004054 /* Commonly used flags and state information. */
4055 struct Scsi_Host *host;
4056 unsigned long host_no;
4057 uint8_t host_str[16];
4058
4059 volatile struct {
4060 uint32_t init_done :1;
4061 uint32_t online :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004062 uint32_t reset_active :1;
4063
4064 uint32_t management_server_logged_in :1;
4065 uint32_t process_response_queue :1;
Arun Easibad75002010-05-04 15:01:30 -07004066 uint32_t difdix_supported:1;
Arun Easifeafb7b2010-09-03 14:57:00 -07004067 uint32_t delete_progress:1;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04004068
4069 uint32_t fw_tgt_reported:1;
Sawan Chandak969a6192016-01-27 12:03:32 -05004070 uint32_t bbcr_enable:1;
Michael Hernandezd7459522016-12-12 14:40:07 -08004071 uint32_t qpairs_available:1;
Sawan Chandakd65237c2017-06-13 20:47:19 -07004072 uint32_t qpairs_req_created:1;
4073 uint32_t qpairs_rsp_created:1;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07004074 uint32_t nvme_enabled:1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004075 } flags;
4076
4077 atomic_t loop_state;
4078#define LOOP_TIMEOUT 1
4079#define LOOP_DOWN 2
4080#define LOOP_UP 3
4081#define LOOP_UPDATE 4
4082#define LOOP_READY 5
4083#define LOOP_DEAD 6
4084
4085 unsigned long dpc_flags;
4086#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
4087#define RESET_ACTIVE 1
4088#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
4089#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
4090#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
4091#define LOOP_RESYNC_ACTIVE 5
4092#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
4093#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07004094#define RELOGIN_NEEDED 8
4095#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
4096#define ISP_ABORT_RETRY 10 /* ISP aborted. */
4097#define BEACON_BLINK_NEEDED 11
4098#define REGISTER_FDMI_NEEDED 12
4099#define FCPORT_UPDATE_NEEDED 13
4100#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
4101#define UNLOADING 15
4102#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07004103#define ISP_UNRECOVERABLE 17
4104#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Madhuranath Iyengarb1d469892010-09-03 15:20:54 -07004105#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
Saurav Kashyap579d12b2010-12-21 16:00:14 -08004106#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
Quinn Tran41dc5292017-01-19 22:28:03 -08004107#define FREE_BIT 21
Chad Dupuis50280c02013-10-30 03:38:14 -04004108#define PORT_UPDATE_NEEDED 22
4109#define FX00_RESET_RECOVERY 23
4110#define FX00_TARGET_SCAN 24
4111#define FX00_CRITEMP_RECOVERY 25
Armen Baloyane8f5e952013-10-30 03:38:17 -04004112#define FX00_HOST_INFO_RESEND 26
Michael Hernandezd7459522016-12-12 14:40:07 -08004113#define QPAIR_ONLINE_CHECK_NEEDED 27
Duane Grigsbydeeae7a2017-07-21 09:32:25 -07004114#define SET_ZIO_THRESHOLD_NEEDED 28
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004115#define DETECT_SFP_CHANGE 29
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004116
Joe Lawrence232792b2014-08-26 17:12:01 -04004117 unsigned long pci_flags;
4118#define PFLG_DISCONNECTED 0 /* PCI device removed */
Joe Lawrencebeb9e312014-08-26 17:12:14 -04004119#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
Joe Lawrence6b383972014-08-26 17:12:29 -04004120#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
Joe Lawrence232792b2014-08-26 17:12:01 -04004121
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004122 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07004123#define SWITCH_FOUND BIT_0
4124#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07004125#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004126
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004127 /* ISP configuration data. */
4128 uint16_t loop_id; /* Host adapter loop id */
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04004129 uint16_t self_login_loop_id; /* host adapter loop id
4130 * get it on self login
4131 */
4132 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
4133 * no need of allocating it for
4134 * each command
4135 */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004136
4137 port_id_t d_id; /* Host adapter port id */
4138 uint8_t marker_needed;
4139 uint16_t mgmt_svr_loop_id;
4140
4141
4142
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004143 /* Timeout timers. */
4144 uint8_t loop_down_abort_time; /* port down timer */
4145 atomic_t loop_down_timer; /* loop down timer */
4146 uint8_t link_down_timeout; /* link down timeout */
4147
4148 uint32_t timer_active;
4149 struct timer_list timer;
4150
4151 uint8_t node_name[WWN_SIZE];
4152 uint8_t port_name[WWN_SIZE];
4153 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07004154
Duane Grigsbya5d42f42017-06-21 13:48:41 -07004155 struct nvme_fc_local_port *nvme_local_port;
himanshu.madhani@cavium.com5621b0d2017-07-21 09:32:26 -07004156 struct completion nvme_del_done;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07004157 struct list_head nvme_rport_list;
Duane Grigsby7401bc12017-06-21 13:48:42 -07004158 atomic_t nvme_active_aen_cnt;
4159 uint16_t nvme_last_rptd_aen;
Duane Grigsbya5d42f42017-06-21 13:48:41 -07004160
Andrew Vasquezbad70012009-04-06 22:33:38 -07004161 uint16_t fcoe_vlan_id;
4162 uint16_t fcoe_fcf_idx;
4163 uint8_t fcoe_vn_port_mac[6];
4164
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004165 /* list of commands waiting on workqueue */
4166 struct list_head qla_cmd_list;
4167 struct list_head qla_sess_op_cmd_list;
Quinn Tran41dc5292017-01-19 22:28:03 -08004168 struct list_head unknown_atio_list;
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004169 spinlock_t cmd_list_lock;
Quinn Tran41dc5292017-01-19 22:28:03 -08004170 struct delayed_work unknown_atio_work;
Swapnil Nagle8b2f5ff2015-07-14 16:00:43 -04004171
Alexei Potashnikdf673272015-07-14 16:00:46 -04004172 /* Counter to detect races between ELS and RSCN events */
4173 atomic_t generation_tick;
4174 /* Time when global fcport update has been scheduled */
4175 int total_fcport_update_gen;
Alexei Potashnik71cdc072015-12-17 14:57:01 -05004176 /* List of pending LOGOs, protected by tgt_mutex */
4177 struct list_head logo_list;
Alexei Potashnikb7bd1042015-12-17 14:57:02 -05004178 /* List of pending PLOGI acks, protected by hw lock */
4179 struct list_head plogi_ack_list;
Alexei Potashnikdf673272015-07-14 16:00:46 -04004180
Michael Hernandezd7459522016-12-12 14:40:07 -08004181 struct list_head qp_list;
4182
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004183 uint32_t vp_abort_cnt;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004184
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004185 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004186 uint16_t vp_idx; /* vport ID */
Michael Hernandezd7459522016-12-12 14:40:07 -08004187 struct qla_qpair *qpair; /* base qpair */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004188
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004189 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004190#define VP_IDX_ACQUIRED 0 /* bit no 0 */
4191#define VP_CREATE_NEEDED 1
4192#define VP_BIND_NEEDED 2
4193#define VP_DELETE_NEEDED 3
4194#define VP_SCR_NEEDED 4 /* State Change Request registration */
Sawan Chandakded64112015-04-09 15:00:06 -04004195#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07004196 atomic_t vp_state;
4197#define VP_OFFLINE 0
4198#define VP_ACTIVE 1
4199#define VP_FAILED 2
4200// #define VP_DISABLE 3
4201 uint16_t vp_err_state;
4202 uint16_t vp_prev_err_state;
4203#define VP_ERR_UNKWN 0
4204#define VP_ERR_PORTDWN 1
4205#define VP_ERR_FAB_UNSUPPORTED 2
4206#define VP_ERR_FAB_NORESOURCES 3
4207#define VP_ERR_FAB_LOGOUT 4
4208#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08004209 struct qla_hw_data *hw;
Saurav Kashyap0e8cd712014-01-14 20:40:38 -08004210 struct scsi_qlt_host vha_tgt;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07004211 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07004212 int fw_heartbeat_counter;
4213 int seconds_since_last_heartbeat;
Saurav Kashyap2be21fa2012-05-15 14:34:16 -04004214 struct fc_host_statistics fc_host_stat;
4215 struct qla_statistics qla_stats;
Saurav Kashyapa9b6f722012-08-22 14:21:01 -04004216 struct bidi_statistics bidi_stats;
Arun Easifeafb7b2010-09-03 14:57:00 -07004217 atomic_t vref_count;
Atul Deshmukh7ec0eff2013-08-27 01:37:28 -04004218 struct qla8044_reset_template reset_tmplt;
Sawan Chandak969a6192016-01-27 12:03:32 -05004219 uint16_t bbcr;
Quinn Tran726b8542017-01-19 22:28:00 -08004220 struct name_list_extended gnl;
4221 /* Count of active session/fcport */
4222 int fcport_count;
4223 wait_queue_head_t fcport_waitQ;
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004224 wait_queue_head_t vref_waitq;
Sawan Chandak92d44082017-08-23 15:05:16 -07004225 uint8_t min_link_speed_feat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004226} scsi_qla_host_t;
4227
Sawan Chandak4243c112016-01-27 12:03:31 -05004228struct qla27xx_image_status {
4229 uint8_t image_status_mask;
4230 uint16_t generation_number;
4231 uint8_t reserved[3];
4232 uint8_t ver_minor;
4233 uint8_t ver_major;
4234 uint32_t checksum;
4235 uint32_t signature;
4236} __packed;
4237
Nicholas Bellinger2d70c102012-05-15 14:34:28 -04004238#define SET_VP_IDX 1
4239#define SET_AL_PA 2
4240#define RESET_VP_IDX 3
4241#define RESET_AL_PA 4
4242struct qla_tgt_vp_map {
4243 uint8_t idx;
4244 scsi_qla_host_t *vha;
4245};
4246
Michael Hernandezd7459522016-12-12 14:40:07 -08004247struct qla2_sgx {
4248 dma_addr_t dma_addr; /* OUT */
4249 uint32_t dma_len; /* OUT */
4250
4251 uint32_t tot_bytes; /* IN */
4252 struct scatterlist *cur_sg; /* IN */
4253
4254 /* for book keeping, bzero on initial invocation */
4255 uint32_t bytes_consumed;
4256 uint32_t num_bytes;
4257 uint32_t tot_partial;
4258
4259 /* for debugging */
4260 uint32_t num_sg;
4261 srb_t *sp;
4262};
4263
Quinn Tran4b60c822017-06-13 20:47:21 -07004264#define QLA_FW_STARTED(_ha) { \
4265 int i; \
4266 _ha->flags.fw_started = 1; \
4267 _ha->base_qpair->fw_started = 1; \
4268 for (i = 0; i < _ha->max_qpairs; i++) { \
4269 if (_ha->queue_pair_map[i]) \
4270 _ha->queue_pair_map[i]->fw_started = 1; \
4271 } \
4272}
4273
4274#define QLA_FW_STOPPED(_ha) { \
4275 int i; \
4276 _ha->flags.fw_started = 0; \
4277 _ha->base_qpair->fw_started = 0; \
4278 for (i = 0; i < _ha->max_qpairs; i++) { \
4279 if (_ha->queue_pair_map[i]) \
4280 _ha->queue_pair_map[i]->fw_started = 0; \
4281 } \
4282}
4283
Linus Torvalds1da177e2005-04-16 15:20:36 -07004284/*
4285 * Macros to help code, maintain, etc.
4286 */
4287#define LOOP_TRANSITION(ha) \
4288 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08004289 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07004290 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07004291
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04004292#define STATE_TRANSITION(ha) \
4293 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4294 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4295
Michael Hernandezd7459522016-12-12 14:40:07 -08004296#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
4297 atomic_inc(&__vha->vref_count); \
4298 mb(); \
4299 if (__vha->flags.delete_progress) { \
4300 atomic_dec(&__vha->vref_count); \
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004301 wake_up(&__vha->vref_waitq); \
Michael Hernandezd7459522016-12-12 14:40:07 -08004302 __bail = 1; \
4303 } else { \
4304 __bail = 0; \
4305 } \
Arun Easifeafb7b2010-09-03 14:57:00 -07004306} while (0)
4307
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004308#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
Michael Hernandezd7459522016-12-12 14:40:07 -08004309 atomic_dec(&__vha->vref_count); \
Joe Carnuccioc4a9b532017-03-15 09:48:43 -07004310 wake_up(&__vha->vref_waitq); \
4311} while (0) \
Michael Hernandezd7459522016-12-12 14:40:07 -08004312
4313#define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do { \
4314 atomic_inc(&__qpair->ref_count); \
4315 mb(); \
4316 if (__qpair->delete_in_progress) { \
4317 atomic_dec(&__qpair->ref_count); \
4318 __bail = 1; \
4319 } else { \
4320 __bail = 0; \
4321 } \
Arun Easifeafb7b2010-09-03 14:57:00 -07004322} while (0)
4323
Michael Hernandezd7459522016-12-12 14:40:07 -08004324#define QLA_QPAIR_MARK_NOT_BUSY(__qpair) \
4325 atomic_dec(&__qpair->ref_count); \
4326
Quinn Tran7c3f8fd2017-06-13 20:47:22 -07004327
4328#define QLA_ENA_CONF(_ha) {\
4329 int i;\
4330 _ha->base_qpair->enable_explicit_conf = 1; \
4331 for (i = 0; i < _ha->max_qpairs; i++) { \
4332 if (_ha->queue_pair_map[i]) \
4333 _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4334 } \
4335}
4336
4337#define QLA_DIS_CONF(_ha) {\
4338 int i;\
4339 _ha->base_qpair->enable_explicit_conf = 0; \
4340 for (i = 0; i < _ha->max_qpairs; i++) { \
4341 if (_ha->queue_pair_map[i]) \
4342 _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4343 } \
4344}
4345
Linus Torvalds1da177e2005-04-16 15:20:36 -07004346/*
4347 * qla2x00 local function return status codes
4348 */
4349#define MBS_MASK 0x3fff
4350
4351#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
4352#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
4353#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
4354#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
4355#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
4356#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
4357#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
4358#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
4359#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
4360#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
4361
4362#define QLA_FUNCTION_TIMEOUT 0x100
4363#define QLA_FUNCTION_PARAMETER_ERROR 0x101
4364#define QLA_FUNCTION_FAILED 0x102
4365#define QLA_MEMORY_ALLOC_FAILED 0x103
4366#define QLA_LOCK_TIMEOUT 0x104
4367#define QLA_ABORTED 0x105
4368#define QLA_SUSPENDED 0x106
4369#define QLA_BUSY 0x107
Andrew Vasquezcca53352005-08-26 19:08:30 -07004370#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07004371
Linus Torvalds1da177e2005-04-16 15:20:36 -07004372#define NVRAM_DELAY() udelay(10)
4373
Linus Torvalds1da177e2005-04-16 15:20:36 -07004374/*
4375 * Flash support definitions
4376 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08004377#define OPTROM_SIZE_2300 0x20000
4378#define OPTROM_SIZE_2322 0x100000
4379#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07004380#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08004381#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07004382#define OPTROM_SIZE_82XX 0x800000
Giridhar Malavali6246b8a2012-02-09 11:15:34 -08004383#define OPTROM_SIZE_83XX 0x1000000
Giridhar Malavalia9083012010-04-12 17:59:55 -07004384
4385#define OPTROM_BURST_SIZE 0x1000
4386#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004387
Arun Easibad75002010-05-04 15:01:30 -07004388#define QLA_DSDS_PER_IOCB 37
4389
Giridhar Malavali4d78c972010-07-23 15:28:35 +05004390#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
4391
Giridhar Malavali58548cb2010-09-03 15:20:56 -07004392#define QLA_SG_ALL 1024
4393
Giridhar Malavali4d78c972010-07-23 15:28:35 +05004394enum nexus_wait_type {
4395 WAIT_HOST = 0,
4396 WAIT_TARGET,
4397 WAIT_LUN,
4398};
4399
Quinn Trane4e3a2c2017-08-23 15:05:07 -07004400/* Refer to SNIA SFF 8247 */
4401struct sff_8247_a0 {
4402 u8 txid; /* transceiver id */
4403 u8 ext_txid;
4404 u8 connector;
4405 /* compliance code */
4406 u8 eth_infi_cc3; /* ethernet, inifiband */
4407 u8 sonet_cc4[2];
4408 u8 eth_cc6;
4409 /* link length */
4410#define FC_LL_VL BIT_7 /* very long */
4411#define FC_LL_S BIT_6 /* Short */
4412#define FC_LL_I BIT_5 /* Intermidiate*/
4413#define FC_LL_L BIT_4 /* Long */
4414#define FC_LL_M BIT_3 /* Medium */
4415#define FC_LL_SA BIT_2 /* ShortWave laser */
4416#define FC_LL_LC BIT_1 /* LongWave laser */
4417#define FC_LL_EL BIT_0 /* Electrical inter enclosure */
4418 u8 fc_ll_cc7;
4419 /* FC technology */
4420#define FC_TEC_EL BIT_7 /* Electrical inter enclosure */
4421#define FC_TEC_SN BIT_6 /* short wave w/o OFC */
4422#define FC_TEC_SL BIT_5 /* short wave with OFC */
4423#define FC_TEC_LL BIT_4 /* Longwave Laser */
4424#define FC_TEC_ACT BIT_3 /* Active cable */
4425#define FC_TEC_PAS BIT_2 /* Passive cable */
4426 u8 fc_tec_cc8;
4427 /* Transmission Media */
4428#define FC_MED_TW BIT_7 /* Twin Ax */
4429#define FC_MED_TP BIT_6 /* Twited Pair */
4430#define FC_MED_MI BIT_5 /* Min Coax */
4431#define FC_MED_TV BIT_4 /* Video Coax */
4432#define FC_MED_M6 BIT_3 /* Multimode, 62.5um */
4433#define FC_MED_M5 BIT_2 /* Multimode, 50um */
4434#define FC_MED_SM BIT_0 /* Single Mode */
4435 u8 fc_med_cc9;
4436 /* speed FC_SP_12: 12*100M = 1200 MB/s */
4437#define FC_SP_12 BIT_7
4438#define FC_SP_8 BIT_6
4439#define FC_SP_16 BIT_5
4440#define FC_SP_4 BIT_4
4441#define FC_SP_32 BIT_3
4442#define FC_SP_2 BIT_2
4443#define FC_SP_1 BIT_0
4444 u8 fc_sp_cc10;
4445 u8 encode;
4446 u8 bitrate;
4447 u8 rate_id;
4448 u8 length_km; /* offset 14/eh */
4449 u8 length_100m;
4450 u8 length_50um_10m;
4451 u8 length_62um_10m;
4452 u8 length_om4_10m;
4453 u8 length_om3_10m;
4454#define SFF_VEN_NAME_LEN 16
4455 u8 vendor_name[SFF_VEN_NAME_LEN]; /* offset 20/14h */
4456 u8 tx_compat;
4457 u8 vendor_oui[3];
4458#define SFF_PART_NAME_LEN 16
4459 u8 vendor_pn[SFF_PART_NAME_LEN]; /* part number */
4460 u8 vendor_rev[4];
4461 u8 wavelength[2];
4462 u8 resv;
4463 u8 cc_base;
4464 u8 options[2]; /* offset 64 */
4465 u8 br_max;
4466 u8 br_min;
4467 u8 vendor_sn[16];
4468 u8 date_code[8];
4469 u8 diag;
4470 u8 enh_options;
4471 u8 sff_revision;
4472 u8 cc_ext;
4473 u8 vendor_specific[32];
4474 u8 resv2[128];
4475};
4476
4477#define AUTO_DETECT_SFP_SUPPORT(_vha)\
4478 (ql2xautodetectsfp && !_vha->vp_idx && \
4479 (IS_QLA25XX(_vha->hw) || IS_QLA81XX(_vha->hw) ||\
4480 IS_QLA83XX(_vha->hw) || IS_QLA27XX(_vha->hw)))
4481
Quinn Tran09620ee2017-06-13 20:47:20 -07004482#define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
4483 (IS_QLA27XX(_ha) || IS_QLA83XX(_ha)))
4484
Quinn Tranc5419e22017-06-13 20:47:16 -07004485#include "qla_target.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07004486#include "qla_gbl.h"
4487#include "qla_dbg.h"
4488#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07004489#endif