blob: ce852ca22a968673b46d3f92d3a1ab3e526864fa [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Roland Dreier225c7b12007-05-08 18:00:38 -070035#include <linux/errno.h>
Paul Gortmakeree40fa02011-05-27 16:14:23 -040036#include <linux/export.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Jack Morgensteinea51b372011-12-13 04:13:48 +000038#include <linux/kernel.h>
Yishai Hadas89dd86d2012-08-13 08:15:06 +000039#include <linux/vmalloc.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
41#include <linux/mlx4/cmd.h>
42
43#include "mlx4.h"
44#include "icm.h"
45
Roland Dreier225c7b12007-05-08 18:00:38 -070046static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
47{
48 int o;
49 int m;
50 u32 seg;
51
52 spin_lock(&buddy->lock);
53
Roland Dreiere4044cf2008-07-22 14:19:40 -070054 for (o = order; o <= buddy->max_order; ++o)
55 if (buddy->num_free[o]) {
56 m = 1 << (buddy->max_order - o);
57 seg = find_first_bit(buddy->bits[o], m);
58 if (seg < m)
59 goto found;
60 }
Roland Dreier225c7b12007-05-08 18:00:38 -070061
62 spin_unlock(&buddy->lock);
63 return -1;
64
65 found:
66 clear_bit(seg, buddy->bits[o]);
Roland Dreiere4044cf2008-07-22 14:19:40 -070067 --buddy->num_free[o];
Roland Dreier225c7b12007-05-08 18:00:38 -070068
69 while (o > order) {
70 --o;
71 seg <<= 1;
72 set_bit(seg ^ 1, buddy->bits[o]);
Roland Dreiere4044cf2008-07-22 14:19:40 -070073 ++buddy->num_free[o];
Roland Dreier225c7b12007-05-08 18:00:38 -070074 }
75
76 spin_unlock(&buddy->lock);
77
78 seg <<= order;
79
80 return seg;
81}
82
83static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
84{
85 seg >>= order;
86
87 spin_lock(&buddy->lock);
88
89 while (test_bit(seg ^ 1, buddy->bits[order])) {
90 clear_bit(seg ^ 1, buddy->bits[order]);
Roland Dreiere4044cf2008-07-22 14:19:40 -070091 --buddy->num_free[order];
Roland Dreier225c7b12007-05-08 18:00:38 -070092 seg >>= 1;
93 ++order;
94 }
95
96 set_bit(seg, buddy->bits[order]);
Roland Dreiere4044cf2008-07-22 14:19:40 -070097 ++buddy->num_free[order];
Roland Dreier225c7b12007-05-08 18:00:38 -070098
99 spin_unlock(&buddy->lock);
100}
101
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800102static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
Roland Dreier225c7b12007-05-08 18:00:38 -0700103{
104 int i, s;
105
106 buddy->max_order = max_order;
107 spin_lock_init(&buddy->lock);
108
Roland Dreier96f17d52012-08-14 15:17:10 -0700109 buddy->bits = kcalloc(buddy->max_order + 1, sizeof (long *),
Roland Dreier225c7b12007-05-08 18:00:38 -0700110 GFP_KERNEL);
Eli Cohena8312752011-10-06 09:33:12 -0700111 buddy->num_free = kcalloc((buddy->max_order + 1), sizeof *buddy->num_free,
Roland Dreiere4044cf2008-07-22 14:19:40 -0700112 GFP_KERNEL);
113 if (!buddy->bits || !buddy->num_free)
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 goto err_out;
115
116 for (i = 0; i <= buddy->max_order; ++i) {
117 s = BITS_TO_LONGS(1 << (buddy->max_order - i));
Michal Hocko752ade62017-05-08 15:57:27 -0700118 buddy->bits[i] = kvmalloc_array(s, sizeof(long), GFP_KERNEL | __GFP_ZERO);
119 if (!buddy->bits[i])
120 goto err_out_free;
Roland Dreier225c7b12007-05-08 18:00:38 -0700121 }
122
123 set_bit(0, buddy->bits[buddy->max_order]);
Roland Dreiere4044cf2008-07-22 14:19:40 -0700124 buddy->num_free[buddy->max_order] = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -0700125
126 return 0;
127
128err_out_free:
129 for (i = 0; i <= buddy->max_order; ++i)
Al Viro914efb02014-11-20 08:15:38 +0000130 kvfree(buddy->bits[i]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700131
Roland Dreier225c7b12007-05-08 18:00:38 -0700132err_out:
Roland Dreiere4044cf2008-07-22 14:19:40 -0700133 kfree(buddy->bits);
134 kfree(buddy->num_free);
135
Roland Dreier225c7b12007-05-08 18:00:38 -0700136 return -ENOMEM;
137}
138
139static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
140{
141 int i;
142
143 for (i = 0; i <= buddy->max_order; ++i)
Al Viro914efb02014-11-20 08:15:38 +0000144 kvfree(buddy->bits[i]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700145
146 kfree(buddy->bits);
Roland Dreiere4044cf2008-07-22 14:19:40 -0700147 kfree(buddy->num_free);
Roland Dreier225c7b12007-05-08 18:00:38 -0700148}
149
Eli Cohenc82e9aa2011-12-13 04:15:24 +0000150u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
Roland Dreier225c7b12007-05-08 18:00:38 -0700151{
152 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
153 u32 seg;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000154 int seg_order;
155 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700156
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000157 seg_order = max_t(int, order - log_mtts_per_seg, 0);
158
159 seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
Roland Dreier225c7b12007-05-08 18:00:38 -0700160 if (seg == -1)
161 return -1;
162
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000163 offset = seg * (1 << log_mtts_per_seg);
164
165 if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
166 offset + (1 << order) - 1)) {
167 mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
Roland Dreier225c7b12007-05-08 18:00:38 -0700168 return -1;
169 }
170
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000171 return offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700172}
173
Jack Morgensteinea51b372011-12-13 04:13:48 +0000174static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
175{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +0000176 u64 in_param = 0;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000177 u64 out_param;
178 int err;
179
180 if (mlx4_is_mfunc(dev)) {
181 set_param_l(&in_param, order);
182 err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
183 RES_OP_RESERVE_AND_MAP,
184 MLX4_CMD_ALLOC_RES,
185 MLX4_CMD_TIME_CLASS_A,
186 MLX4_CMD_WRAPPED);
187 if (err)
188 return -1;
189 return get_param_l(&out_param);
190 }
191 return __mlx4_alloc_mtt_range(dev, order);
192}
193
Roland Dreier225c7b12007-05-08 18:00:38 -0700194int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
195 struct mlx4_mtt *mtt)
196{
197 int i;
198
199 if (!npages) {
200 mtt->order = -1;
201 mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
202 return 0;
203 } else
204 mtt->page_shift = page_shift;
205
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000206 for (mtt->order = 0, i = 1; i < npages; i <<= 1)
Roland Dreier225c7b12007-05-08 18:00:38 -0700207 ++mtt->order;
208
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000209 mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
210 if (mtt->offset == -1)
Roland Dreier225c7b12007-05-08 18:00:38 -0700211 return -ENOMEM;
212
213 return 0;
214}
215EXPORT_SYMBOL_GPL(mlx4_mtt_init);
216
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000217void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
Roland Dreier225c7b12007-05-08 18:00:38 -0700218{
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000219 u32 first_seg;
220 int seg_order;
Roland Dreier225c7b12007-05-08 18:00:38 -0700221 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
222
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000223 seg_order = max_t(int, order - log_mtts_per_seg, 0);
224 first_seg = offset / (1 << log_mtts_per_seg);
225
226 mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
Marcel Apfelbaum1e27ca62012-01-02 04:07:39 +0000227 mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
228 offset + (1 << order) - 1);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000229}
230
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000231static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000232{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +0000233 u64 in_param = 0;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000234 int err;
235
236 if (mlx4_is_mfunc(dev)) {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000237 set_param_l(&in_param, offset);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000238 set_param_h(&in_param, order);
239 err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
240 MLX4_CMD_FREE_RES,
241 MLX4_CMD_TIME_CLASS_A,
242 MLX4_CMD_WRAPPED);
243 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700244 mlx4_warn(dev, "Failed to free mtt range at:%d order:%d\n",
245 offset, order);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000246 return;
247 }
Christophe Jaillet5d4de162016-07-02 14:31:05 +0200248 __mlx4_free_mtt_range(dev, offset, order);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000249}
250
251void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
252{
Roland Dreier225c7b12007-05-08 18:00:38 -0700253 if (mtt->order < 0)
254 return;
255
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000256 mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
Roland Dreier225c7b12007-05-08 18:00:38 -0700257}
258EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
259
260u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
261{
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000262 return (u64) mtt->offset * dev->caps.mtt_entry_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700263}
264EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
265
266static u32 hw_index_to_key(u32 ind)
267{
268 return (ind >> 24) | (ind << 8);
269}
270
271static u32 key_to_hw_index(u32 key)
272{
273 return (key << 24) | (key >> 8);
274}
275
276static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
277 int mpt_index)
278{
Marcel Apfelbaumeb410492012-01-19 09:45:19 +0000279 return mlx4_cmd(dev, mailbox->dma, mpt_index,
Jack Morgensteinea51b372011-12-13 04:13:48 +0000280 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
281 MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -0700282}
283
284static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
285 int mpt_index)
286{
287 return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000288 !mailbox, MLX4_CMD_HW2SW_MPT,
289 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -0700290}
291
Matan Barak4ff0acc2014-09-11 13:18:37 +0300292/* Must protect against concurrent access */
Matan Barake6306642014-07-31 11:01:29 +0300293int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
294 struct mlx4_mpt_entry ***mpt_entry)
295{
296 int err;
297 int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
298 struct mlx4_cmd_mailbox *mailbox = NULL;
299
Matan Barake6306642014-07-31 11:01:29 +0300300 if (mmr->enabled != MLX4_MPT_EN_HW)
301 return -EINVAL;
302
303 err = mlx4_HW2SW_MPT(dev, NULL, key);
Matan Barake6306642014-07-31 11:01:29 +0300304 if (err) {
305 mlx4_warn(dev, "HW2SW_MPT failed (%d).", err);
306 mlx4_warn(dev, "Most likely the MR has MWs bound to it.\n");
307 return err;
308 }
309
310 mmr->enabled = MLX4_MPT_EN_SW;
311
312 if (!mlx4_is_mfunc(dev)) {
313 **mpt_entry = mlx4_table_find(
314 &mlx4_priv(dev)->mr_table.dmpt_table,
315 key, NULL);
316 } else {
317 mailbox = mlx4_alloc_cmd_mailbox(dev);
Insu Yun175f8d62015-10-15 12:24:09 -0400318 if (IS_ERR(mailbox))
Matan Barake6306642014-07-31 11:01:29 +0300319 return PTR_ERR(mailbox);
320
321 err = mlx4_cmd_box(dev, 0, mailbox->dma, key,
322 0, MLX4_CMD_QUERY_MPT,
323 MLX4_CMD_TIME_CLASS_B,
324 MLX4_CMD_WRAPPED);
Matan Barake6306642014-07-31 11:01:29 +0300325 if (err)
326 goto free_mailbox;
327
328 *mpt_entry = (struct mlx4_mpt_entry **)&mailbox->buf;
329 }
330
331 if (!(*mpt_entry) || !(**mpt_entry)) {
332 err = -ENOMEM;
333 goto free_mailbox;
334 }
335
336 return 0;
337
338free_mailbox:
339 mlx4_free_cmd_mailbox(dev, mailbox);
340 return err;
341}
342EXPORT_SYMBOL_GPL(mlx4_mr_hw_get_mpt);
343
344int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
345 struct mlx4_mpt_entry **mpt_entry)
346{
347 int err;
348
349 if (!mlx4_is_mfunc(dev)) {
350 /* Make sure any changes to this entry are flushed */
351 wmb();
352
353 *(u8 *)(*mpt_entry) = MLX4_MPT_STATUS_HW;
354
355 /* Make sure the new status is written */
356 wmb();
357
358 err = mlx4_SYNC_TPT(dev);
359 } else {
360 int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
361
362 struct mlx4_cmd_mailbox *mailbox =
363 container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
364 buf);
365
366 err = mlx4_SW2HW_MPT(dev, mailbox, key);
367 }
368
Matan Barak4ff0acc2014-09-11 13:18:37 +0300369 if (!err) {
370 mmr->pd = be32_to_cpu((*mpt_entry)->pd_flags) & MLX4_MPT_PD_MASK;
Matan Barake6306642014-07-31 11:01:29 +0300371 mmr->enabled = MLX4_MPT_EN_HW;
Matan Barak4ff0acc2014-09-11 13:18:37 +0300372 }
Matan Barake6306642014-07-31 11:01:29 +0300373 return err;
374}
375EXPORT_SYMBOL_GPL(mlx4_mr_hw_write_mpt);
376
377void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
378 struct mlx4_mpt_entry **mpt_entry)
379{
380 if (mlx4_is_mfunc(dev)) {
381 struct mlx4_cmd_mailbox *mailbox =
382 container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
383 buf);
384 mlx4_free_cmd_mailbox(dev, mailbox);
385 }
386}
387EXPORT_SYMBOL_GPL(mlx4_mr_hw_put_mpt);
388
389int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
390 u32 pdn)
391{
Matan Barak4ff0acc2014-09-11 13:18:37 +0300392 u32 pd_flags = be32_to_cpu(mpt_entry->pd_flags) & ~MLX4_MPT_PD_MASK;
Matan Barake6306642014-07-31 11:01:29 +0300393 /* The wrapper function will put the slave's id here */
394 if (mlx4_is_mfunc(dev))
395 pd_flags &= ~MLX4_MPT_PD_VF_MASK;
Matan Barak4ff0acc2014-09-11 13:18:37 +0300396
397 mpt_entry->pd_flags = cpu_to_be32(pd_flags |
Matan Barake6306642014-07-31 11:01:29 +0300398 (pdn & MLX4_MPT_PD_MASK)
399 | MLX4_MPT_PD_FLAG_EN_INV);
400 return 0;
401}
402EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_pd);
403
404int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
405 struct mlx4_mpt_entry *mpt_entry,
406 u32 access)
407{
408 u32 flags = (be32_to_cpu(mpt_entry->flags) & ~MLX4_PERM_MASK) |
409 (access & MLX4_PERM_MASK);
410
411 mpt_entry->flags = cpu_to_be32(flags);
412 return 0;
413}
414EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_access);
415
Yevgeny Petrilin66431a72012-03-06 04:05:02 +0000416static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
Jack Morgensteinea51b372011-12-13 04:13:48 +0000417 u64 iova, u64 size, u32 access, int npages,
418 int page_shift, struct mlx4_mr *mr)
419{
Roland Dreier225c7b12007-05-08 18:00:38 -0700420 mr->iova = iova;
421 mr->size = size;
422 mr->pd = pd;
423 mr->access = access;
Shani Michaelib20e5192013-02-06 16:19:08 +0000424 mr->enabled = MLX4_MPT_DISABLED;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000425 mr->key = hw_index_to_key(mridx);
Roland Dreier225c7b12007-05-08 18:00:38 -0700426
Jack Morgensteinea51b372011-12-13 04:13:48 +0000427 return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
428}
Jack Morgensteinea51b372011-12-13 04:13:48 +0000429
430static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
431 struct mlx4_cmd_mailbox *mailbox,
432 int num_entries)
433{
434 return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
435 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
436}
437
Shani Michaelib20e5192013-02-06 16:19:08 +0000438int __mlx4_mpt_reserve(struct mlx4_dev *dev)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000439{
440 struct mlx4_priv *priv = mlx4_priv(dev);
441
442 return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
443}
444
Shani Michaelib20e5192013-02-06 16:19:08 +0000445static int mlx4_mpt_reserve(struct mlx4_dev *dev)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000446{
447 u64 out_param;
448
449 if (mlx4_is_mfunc(dev)) {
450 if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
451 MLX4_CMD_ALLOC_RES,
452 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
453 return -1;
454 return get_param_l(&out_param);
455 }
Shani Michaelib20e5192013-02-06 16:19:08 +0000456 return __mlx4_mpt_reserve(dev);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000457}
458
Shani Michaelib20e5192013-02-06 16:19:08 +0000459void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000460{
461 struct mlx4_priv *priv = mlx4_priv(dev);
462
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +0200463 mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index, MLX4_NO_RR);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000464}
465
Shani Michaelib20e5192013-02-06 16:19:08 +0000466static void mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000467{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +0000468 u64 in_param = 0;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000469
470 if (mlx4_is_mfunc(dev)) {
471 set_param_l(&in_param, index);
472 if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
473 MLX4_CMD_FREE_RES,
474 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
475 mlx4_warn(dev, "Failed to release mr index:%d\n",
476 index);
477 return;
478 }
Shani Michaelib20e5192013-02-06 16:19:08 +0000479 __mlx4_mpt_release(dev, index);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000480}
481
Jiri Kosina40f22872014-05-11 15:15:12 +0300482int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000483{
484 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
485
Jiri Kosina40f22872014-05-11 15:15:12 +0300486 return mlx4_table_get(dev, &mr_table->dmpt_table, index, gfp);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000487}
488
Jiri Kosina40f22872014-05-11 15:15:12 +0300489static int mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index, gfp_t gfp)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000490{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +0000491 u64 param = 0;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000492
493 if (mlx4_is_mfunc(dev)) {
494 set_param_l(&param, index);
495 return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
496 MLX4_CMD_ALLOC_RES,
497 MLX4_CMD_TIME_CLASS_A,
498 MLX4_CMD_WRAPPED);
499 }
Jiri Kosina40f22872014-05-11 15:15:12 +0300500 return __mlx4_mpt_alloc_icm(dev, index, gfp);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000501}
502
Shani Michaelib20e5192013-02-06 16:19:08 +0000503void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000504{
505 struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
506
507 mlx4_table_put(dev, &mr_table->dmpt_table, index);
508}
509
Shani Michaelib20e5192013-02-06 16:19:08 +0000510static void mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000511{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +0000512 u64 in_param = 0;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000513
514 if (mlx4_is_mfunc(dev)) {
515 set_param_l(&in_param, index);
516 if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
517 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
518 MLX4_CMD_WRAPPED))
519 mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
520 index);
521 return;
522 }
Shani Michaelib20e5192013-02-06 16:19:08 +0000523 return __mlx4_mpt_free_icm(dev, index);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000524}
525
526int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
527 int npages, int page_shift, struct mlx4_mr *mr)
528{
529 u32 index;
530 int err;
531
Shani Michaelib20e5192013-02-06 16:19:08 +0000532 index = mlx4_mpt_reserve(dev);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000533 if (index == -1)
534 return -ENOMEM;
535
536 err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
537 access, npages, page_shift, mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700538 if (err)
Shani Michaelib20e5192013-02-06 16:19:08 +0000539 mlx4_mpt_release(dev, index);
Roland Dreier225c7b12007-05-08 18:00:38 -0700540
Roland Dreier225c7b12007-05-08 18:00:38 -0700541 return err;
542}
543EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
544
Shani Michaeli61083722013-02-06 16:19:09 +0000545static int mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
Roland Dreier225c7b12007-05-08 18:00:38 -0700546{
Roland Dreier225c7b12007-05-08 18:00:38 -0700547 int err;
548
Shani Michaelib20e5192013-02-06 16:19:08 +0000549 if (mr->enabled == MLX4_MPT_EN_HW) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700550 err = mlx4_HW2SW_MPT(dev, NULL,
551 key_to_hw_index(mr->key) &
552 (dev->caps.num_mpts - 1));
Shani Michaeli61083722013-02-06 16:19:09 +0000553 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700554 mlx4_warn(dev, "HW2SW_MPT failed (%d), MR has MWs bound to it\n",
555 err);
Shani Michaeli61083722013-02-06 16:19:09 +0000556 return err;
557 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700558
Shani Michaelib20e5192013-02-06 16:19:08 +0000559 mr->enabled = MLX4_MPT_EN_SW;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000560 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700561 mlx4_mtt_cleanup(dev, &mr->mtt);
Shani Michaeli61083722013-02-06 16:19:09 +0000562
563 return 0;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000564}
Jack Morgensteinea51b372011-12-13 04:13:48 +0000565
Shani Michaeli61083722013-02-06 16:19:09 +0000566int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
Jack Morgensteinea51b372011-12-13 04:13:48 +0000567{
Shani Michaeli61083722013-02-06 16:19:09 +0000568 int ret;
569
570 ret = mlx4_mr_free_reserved(dev, mr);
571 if (ret)
572 return ret;
Jack Morgensteinea51b372011-12-13 04:13:48 +0000573 if (mr->enabled)
Shani Michaelib20e5192013-02-06 16:19:08 +0000574 mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
575 mlx4_mpt_release(dev, key_to_hw_index(mr->key));
Shani Michaeli61083722013-02-06 16:19:09 +0000576
577 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700578}
579EXPORT_SYMBOL_GPL(mlx4_mr_free);
580
Matan Barake6306642014-07-31 11:01:29 +0300581void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr)
582{
583 mlx4_mtt_cleanup(dev, &mr->mtt);
Maor Gottlieba51e0df2014-12-30 11:59:49 +0200584 mr->mtt.order = -1;
Matan Barake6306642014-07-31 11:01:29 +0300585}
586EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_cleanup);
587
588int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
589 u64 iova, u64 size, int npages,
590 int page_shift, struct mlx4_mpt_entry *mpt_entry)
591{
592 int err;
593
Matan Barake6306642014-07-31 11:01:29 +0300594 err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
595 if (err)
596 return err;
597
Maor Gottliebb3320682015-02-03 17:57:15 +0200598 mpt_entry->start = cpu_to_be64(iova);
599 mpt_entry->length = cpu_to_be64(size);
600 mpt_entry->entity_size = cpu_to_be32(page_shift);
601 mpt_entry->flags &= ~(cpu_to_be32(MLX4_MPT_FLAG_FREE |
602 MLX4_MPT_FLAG_SW_OWNS));
Matan Barake6306642014-07-31 11:01:29 +0300603 if (mr->mtt.order < 0) {
604 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
605 mpt_entry->mtt_addr = 0;
606 } else {
607 mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
608 &mr->mtt));
609 if (mr->mtt.page_shift == 0)
610 mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
611 }
Matan Barak4ff0acc2014-09-11 13:18:37 +0300612 if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
613 /* fast register MR in free state */
614 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
615 mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
616 MLX4_MPT_PD_FLAG_RAE);
617 } else {
618 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
619 }
Matan Barake6306642014-07-31 11:01:29 +0300620 mr->enabled = MLX4_MPT_EN_SW;
621
622 return 0;
623}
624EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_write);
625
Roland Dreier225c7b12007-05-08 18:00:38 -0700626int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
627{
Roland Dreier225c7b12007-05-08 18:00:38 -0700628 struct mlx4_cmd_mailbox *mailbox;
629 struct mlx4_mpt_entry *mpt_entry;
630 int err;
631
Jiri Kosina40f22872014-05-11 15:15:12 +0300632 err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mr->key), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700633 if (err)
634 return err;
635
636 mailbox = mlx4_alloc_cmd_mailbox(dev);
637 if (IS_ERR(mailbox)) {
638 err = PTR_ERR(mailbox);
639 goto err_table;
640 }
641 mpt_entry = mailbox->buf;
Roland Dreier95d04f02008-07-23 08:12:26 -0700642 mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
Roland Dreier225c7b12007-05-08 18:00:38 -0700643 MLX4_MPT_FLAG_REGION |
644 mr->access);
Roland Dreier225c7b12007-05-08 18:00:38 -0700645
646 mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
Roland Dreier95d04f02008-07-23 08:12:26 -0700647 mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
Roland Dreier225c7b12007-05-08 18:00:38 -0700648 mpt_entry->start = cpu_to_be64(mr->iova);
649 mpt_entry->length = cpu_to_be64(mr->size);
650 mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
Roland Dreier95d04f02008-07-23 08:12:26 -0700651
Jack Morgensteinb2d93082007-06-07 23:24:38 -0700652 if (mr->mtt.order < 0) {
653 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000654 mpt_entry->mtt_addr = 0;
Roland Dreier95d04f02008-07-23 08:12:26 -0700655 } else {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000656 mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
657 &mr->mtt));
Roland Dreier95d04f02008-07-23 08:12:26 -0700658 }
659
660 if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
661 /* fast register MR in free state */
662 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
Vladimir Sokolovskyc9257432008-09-02 13:38:29 -0700663 mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
664 MLX4_MPT_PD_FLAG_RAE);
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000665 mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
Roland Dreier95d04f02008-07-23 08:12:26 -0700666 } else {
667 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
668 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700669
670 err = mlx4_SW2HW_MPT(dev, mailbox,
671 key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
672 if (err) {
673 mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
674 goto err_cmd;
675 }
Shani Michaelib20e5192013-02-06 16:19:08 +0000676 mr->enabled = MLX4_MPT_EN_HW;
Roland Dreier225c7b12007-05-08 18:00:38 -0700677
678 mlx4_free_cmd_mailbox(dev, mailbox);
679
680 return 0;
681
682err_cmd:
683 mlx4_free_cmd_mailbox(dev, mailbox);
684
685err_table:
Shani Michaelib20e5192013-02-06 16:19:08 +0000686 mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
Roland Dreier225c7b12007-05-08 18:00:38 -0700687 return err;
688}
689EXPORT_SYMBOL_GPL(mlx4_mr_enable);
690
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300691static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
692 int start_index, int npages, u64 *page_list)
Roland Dreier225c7b12007-05-08 18:00:38 -0700693{
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300694 struct mlx4_priv *priv = mlx4_priv(dev);
695 __be64 *mtts;
696 dma_addr_t dma_handle;
697 int i;
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300698
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000699 mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
700 start_index, &dma_handle);
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300701
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300702 if (!mtts)
703 return -ENOMEM;
704
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200705 dma_sync_single_for_cpu(&dev->persist->pdev->dev, dma_handle,
Roland Dreiere727f5c2009-06-22 23:07:56 -0700706 npages * sizeof (u64), DMA_TO_DEVICE);
707
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300708 for (i = 0; i < npages; ++i)
709 mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
710
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200711 dma_sync_single_for_device(&dev->persist->pdev->dev, dma_handle,
Roland Dreiere727f5c2009-06-22 23:07:56 -0700712 npages * sizeof (u64), DMA_TO_DEVICE);
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300713
714 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700715}
716
Eli Cohenc82e9aa2011-12-13 04:15:24 +0000717int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jack Morgensteinea51b372011-12-13 04:13:48 +0000718 int start_index, int npages, u64 *page_list)
Roland Dreier225c7b12007-05-08 18:00:38 -0700719{
Jack Morgensteinea51b372011-12-13 04:13:48 +0000720 int err = 0;
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300721 int chunk;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000722 int mtts_per_page;
723 int max_mtts_first_page;
724
725 /* compute how may mtts fit in the first page */
726 mtts_per_page = PAGE_SIZE / sizeof(u64);
727 max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
728 % mtts_per_page;
729
730 chunk = min_t(int, max_mtts_first_page, npages);
Roland Dreier225c7b12007-05-08 18:00:38 -0700731
Roland Dreier225c7b12007-05-08 18:00:38 -0700732 while (npages > 0) {
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300733 err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
Roland Dreier225c7b12007-05-08 18:00:38 -0700734 if (err)
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300735 return err;
Jack Morgensteind7bb58f2007-08-01 12:28:53 +0300736 npages -= chunk;
737 start_index += chunk;
738 page_list += chunk;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000739
740 chunk = min_t(int, mtts_per_page, npages);
Roland Dreier225c7b12007-05-08 18:00:38 -0700741 }
Jack Morgensteinea51b372011-12-13 04:13:48 +0000742 return err;
743}
Roland Dreier225c7b12007-05-08 18:00:38 -0700744
Jack Morgensteinea51b372011-12-13 04:13:48 +0000745int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
746 int start_index, int npages, u64 *page_list)
747{
748 struct mlx4_cmd_mailbox *mailbox = NULL;
749 __be64 *inbox = NULL;
750 int chunk;
751 int err = 0;
752 int i;
753
754 if (mtt->order < 0)
755 return -EINVAL;
756
757 if (mlx4_is_mfunc(dev)) {
758 mailbox = mlx4_alloc_cmd_mailbox(dev);
759 if (IS_ERR(mailbox))
760 return PTR_ERR(mailbox);
761 inbox = mailbox->buf;
762
763 while (npages > 0) {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000764 chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
765 npages);
766 inbox[0] = cpu_to_be64(mtt->offset + start_index);
Jack Morgensteinea51b372011-12-13 04:13:48 +0000767 inbox[1] = 0;
768 for (i = 0; i < chunk; ++i)
769 inbox[i + 2] = cpu_to_be64(page_list[i] |
770 MLX4_MTT_FLAG_PRESENT);
771 err = mlx4_WRITE_MTT(dev, mailbox, chunk);
772 if (err) {
773 mlx4_free_cmd_mailbox(dev, mailbox);
774 return err;
775 }
776
777 npages -= chunk;
778 start_index += chunk;
779 page_list += chunk;
780 }
781 mlx4_free_cmd_mailbox(dev, mailbox);
782 return err;
783 }
784
785 return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
Roland Dreier225c7b12007-05-08 18:00:38 -0700786}
787EXPORT_SYMBOL_GPL(mlx4_write_mtt);
788
789int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +0300790 struct mlx4_buf *buf, gfp_t gfp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700791{
792 u64 *page_list;
793 int err;
794 int i;
795
Jiri Kosina40f22872014-05-11 15:15:12 +0300796 page_list = kmalloc(buf->npages * sizeof *page_list,
797 gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700798 if (!page_list)
799 return -ENOMEM;
800
801 for (i = 0; i < buf->npages; ++i)
802 if (buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800803 page_list[i] = buf->direct.map + (i << buf->page_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700804 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800805 page_list[i] = buf->page_list[i].map;
Roland Dreier225c7b12007-05-08 18:00:38 -0700806
807 err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
808
809 kfree(page_list);
810 return err;
811}
812EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
813
Shani Michaeli804d6a82013-02-06 16:19:14 +0000814int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
815 struct mlx4_mw *mw)
816{
817 u32 index;
818
819 if ((type == MLX4_MW_TYPE_1 &&
820 !(dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW)) ||
821 (type == MLX4_MW_TYPE_2 &&
822 !(dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)))
Or Gerlitz423b3ae2017-02-23 12:02:41 +0200823 return -EOPNOTSUPP;
Shani Michaeli804d6a82013-02-06 16:19:14 +0000824
825 index = mlx4_mpt_reserve(dev);
826 if (index == -1)
827 return -ENOMEM;
828
829 mw->key = hw_index_to_key(index);
830 mw->pd = pd;
831 mw->type = type;
832 mw->enabled = MLX4_MPT_DISABLED;
833
834 return 0;
835}
836EXPORT_SYMBOL_GPL(mlx4_mw_alloc);
837
838int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw)
839{
840 struct mlx4_cmd_mailbox *mailbox;
841 struct mlx4_mpt_entry *mpt_entry;
842 int err;
843
Jiri Kosina40f22872014-05-11 15:15:12 +0300844 err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mw->key), GFP_KERNEL);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000845 if (err)
846 return err;
847
848 mailbox = mlx4_alloc_cmd_mailbox(dev);
849 if (IS_ERR(mailbox)) {
850 err = PTR_ERR(mailbox);
851 goto err_table;
852 }
853 mpt_entry = mailbox->buf;
854
Shani Michaeli804d6a82013-02-06 16:19:14 +0000855 /* Note that the MLX4_MPT_FLAG_REGION bit in mpt_entry->flags is turned
856 * off, thus creating a memory window and not a memory region.
857 */
858 mpt_entry->key = cpu_to_be32(key_to_hw_index(mw->key));
859 mpt_entry->pd_flags = cpu_to_be32(mw->pd);
860 if (mw->type == MLX4_MW_TYPE_2) {
861 mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
862 mpt_entry->qpn = cpu_to_be32(MLX4_MPT_QP_FLAG_BOUND_QP);
863 mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_EN_INV);
864 }
865
866 err = mlx4_SW2HW_MPT(dev, mailbox,
867 key_to_hw_index(mw->key) &
868 (dev->caps.num_mpts - 1));
869 if (err) {
870 mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
871 goto err_cmd;
872 }
873 mw->enabled = MLX4_MPT_EN_HW;
874
875 mlx4_free_cmd_mailbox(dev, mailbox);
876
877 return 0;
878
879err_cmd:
880 mlx4_free_cmd_mailbox(dev, mailbox);
881
882err_table:
883 mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
884 return err;
885}
886EXPORT_SYMBOL_GPL(mlx4_mw_enable);
887
888void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw)
889{
890 int err;
891
892 if (mw->enabled == MLX4_MPT_EN_HW) {
893 err = mlx4_HW2SW_MPT(dev, NULL,
894 key_to_hw_index(mw->key) &
895 (dev->caps.num_mpts - 1));
896 if (err)
897 mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
898
899 mw->enabled = MLX4_MPT_EN_SW;
900 }
901 if (mw->enabled)
902 mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
903 mlx4_mpt_release(dev, key_to_hw_index(mw->key));
904}
905EXPORT_SYMBOL_GPL(mlx4_mw_free);
906
Roland Dreier3d73c282007-10-10 15:43:54 -0700907int mlx4_init_mr_table(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700908{
Jack Morgensteinea51b372011-12-13 04:13:48 +0000909 struct mlx4_priv *priv = mlx4_priv(dev);
910 struct mlx4_mr_table *mr_table = &priv->mr_table;
Roland Dreier225c7b12007-05-08 18:00:38 -0700911 int err;
912
Jack Morgensteinea51b372011-12-13 04:13:48 +0000913 /* Nothing to do for slaves - all MR handling is forwarded
914 * to the master */
915 if (mlx4_is_slave(dev))
916 return 0;
917
Jack Morgensteina30f1bc2013-11-03 10:03:22 +0200918 if (!is_power_of_2(dev->caps.num_mpts))
919 return -EINVAL;
920
Roland Dreier225c7b12007-05-08 18:00:38 -0700921 err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700922 ~0, dev->caps.reserved_mrws, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700923 if (err)
924 return err;
925
926 err = mlx4_buddy_init(&mr_table->mtt_buddy,
Yishai Hadas3de819e2012-08-13 08:15:07 +0000927 ilog2((u32)dev->caps.num_mtts /
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000928 (1 << log_mtts_per_seg)));
Roland Dreier225c7b12007-05-08 18:00:38 -0700929 if (err)
930 goto err_buddy;
931
932 if (dev->caps.reserved_mtts) {
Jack Morgensteinea51b372011-12-13 04:13:48 +0000933 priv->reserved_mtts =
934 mlx4_alloc_mtt_range(dev,
935 fls(dev->caps.reserved_mtts - 1));
936 if (priv->reserved_mtts < 0) {
Joe Perches1a91de22014-05-07 12:52:57 -0700937 mlx4_warn(dev, "MTT table of order %u is too small\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700938 mr_table->mtt_buddy.max_order);
939 err = -ENOMEM;
940 goto err_reserve_mtts;
941 }
942 }
943
944 return 0;
945
946err_reserve_mtts:
947 mlx4_buddy_cleanup(&mr_table->mtt_buddy);
948
949err_buddy:
950 mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
951
952 return err;
953}
954
955void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
956{
Jack Morgensteinea51b372011-12-13 04:13:48 +0000957 struct mlx4_priv *priv = mlx4_priv(dev);
958 struct mlx4_mr_table *mr_table = &priv->mr_table;
Roland Dreier225c7b12007-05-08 18:00:38 -0700959
Jack Morgensteinea51b372011-12-13 04:13:48 +0000960 if (mlx4_is_slave(dev))
961 return;
962 if (priv->reserved_mtts >= 0)
963 mlx4_free_mtt_range(dev, priv->reserved_mtts,
964 fls(dev->caps.reserved_mtts - 1));
Roland Dreier225c7b12007-05-08 18:00:38 -0700965 mlx4_buddy_cleanup(&mr_table->mtt_buddy);
966 mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
967}
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300968
969static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
970 int npages, u64 iova)
971{
972 int i, page_mask;
973
974 if (npages > fmr->max_pages)
975 return -EINVAL;
976
977 page_mask = (1 << fmr->page_shift) - 1;
978
979 /* We are getting page lists, so va must be page aligned. */
980 if (iova & page_mask)
981 return -EINVAL;
982
983 /* Trust the user not to pass misaligned data in page_list */
984 if (0)
985 for (i = 0; i < npages; ++i) {
986 if (page_list[i] & ~page_mask)
987 return -EINVAL;
988 }
989
990 if (fmr->maps >= fmr->max_maps)
991 return -EINVAL;
992
993 return 0;
994}
995
996int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
997 int npages, u64 iova, u32 *lkey, u32 *rkey)
998{
999 u32 key;
1000 int i, err;
1001
1002 err = mlx4_check_fmr(fmr, page_list, npages, iova);
1003 if (err)
1004 return err;
1005
1006 ++fmr->maps;
1007
1008 key = key_to_hw_index(fmr->mr.key);
1009 key += dev->caps.num_mpts;
1010 *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
1011
1012 *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
1013
1014 /* Make sure MPT status is visible before writing MTT entries */
1015 wmb();
1016
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001017 dma_sync_single_for_cpu(&dev->persist->pdev->dev, fmr->dma_handle,
Roland Dreiere727f5c2009-06-22 23:07:56 -07001018 npages * sizeof(u64), DMA_TO_DEVICE);
1019
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001020 for (i = 0; i < npages; ++i)
1021 fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
1022
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001023 dma_sync_single_for_device(&dev->persist->pdev->dev, fmr->dma_handle,
Roland Dreiere727f5c2009-06-22 23:07:56 -07001024 npages * sizeof(u64), DMA_TO_DEVICE);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001025
1026 fmr->mpt->key = cpu_to_be32(key);
1027 fmr->mpt->lkey = cpu_to_be32(key);
1028 fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
1029 fmr->mpt->start = cpu_to_be64(iova);
1030
1031 /* Make MTT entries are visible before setting MPT status */
1032 wmb();
1033
1034 *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
1035
1036 /* Make sure MPT status is visible before consumer can use FMR */
1037 wmb();
1038
1039 return 0;
1040}
1041EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
1042
1043int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1044 int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
1045{
1046 struct mlx4_priv *priv = mlx4_priv(dev);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001047 int err = -ENOMEM;
1048
Eli Cohena5bbe892012-02-09 18:10:06 +02001049 if (max_maps > dev->caps.max_fmr_maps)
1050 return -EINVAL;
1051
Oren Duerc5057dd2008-05-05 15:56:52 -07001052 if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001053 return -EINVAL;
1054
1055 /* All MTTs must fit in the same page */
1056 if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
1057 return -EINVAL;
1058
1059 fmr->page_shift = page_shift;
1060 fmr->max_pages = max_pages;
1061 fmr->max_maps = max_maps;
1062 fmr->maps = 0;
1063
1064 err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
1065 page_shift, &fmr->mr);
1066 if (err)
1067 return err;
1068
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001069 fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001070 fmr->mr.mtt.offset,
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001071 &fmr->dma_handle);
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001072
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001073 if (!fmr->mtts) {
1074 err = -ENOMEM;
1075 goto err_free;
1076 }
1077
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001078 return 0;
1079
1080err_free:
Shani Michaeli61083722013-02-06 16:19:09 +00001081 (void) mlx4_mr_free(dev, &fmr->mr);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001082 return err;
1083}
1084EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
1085
1086int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
1087{
Jack Morgenstein11e75a72008-02-14 13:41:29 +02001088 struct mlx4_priv *priv = mlx4_priv(dev);
1089 int err;
1090
1091 err = mlx4_mr_enable(dev, &fmr->mr);
1092 if (err)
1093 return err;
1094
1095 fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
1096 key_to_hw_index(fmr->mr.key), NULL);
1097 if (!fmr->mpt)
1098 return -ENOMEM;
1099
1100 return 0;
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001101}
1102EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
1103
1104void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1105 u32 *lkey, u32 *rkey)
1106{
Jack Morgensteinea51b372011-12-13 04:13:48 +00001107 struct mlx4_cmd_mailbox *mailbox;
1108 int err;
1109
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001110 if (!fmr->maps)
1111 return;
1112
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001113 fmr->maps = 0;
1114
Jack Morgensteinea51b372011-12-13 04:13:48 +00001115 mailbox = mlx4_alloc_cmd_mailbox(dev);
1116 if (IS_ERR(mailbox)) {
1117 err = PTR_ERR(mailbox);
Amir Vadaic20862c2014-05-22 15:55:40 +03001118 pr_warn("mlx4_ib: mlx4_alloc_cmd_mailbox failed (%d)\n", err);
Jack Morgensteinea51b372011-12-13 04:13:48 +00001119 return;
1120 }
1121
1122 err = mlx4_HW2SW_MPT(dev, NULL,
1123 key_to_hw_index(fmr->mr.key) &
1124 (dev->caps.num_mpts - 1));
1125 mlx4_free_cmd_mailbox(dev, mailbox);
1126 if (err) {
Amir Vadaic20862c2014-05-22 15:55:40 +03001127 pr_warn("mlx4_ib: mlx4_HW2SW_MPT failed (%d)\n", err);
Jack Morgensteinea51b372011-12-13 04:13:48 +00001128 return;
1129 }
Shani Michaelib20e5192013-02-06 16:19:08 +00001130 fmr->mr.enabled = MLX4_MPT_EN_SW;
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001131}
1132EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
1133
1134int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
1135{
Shani Michaeli61083722013-02-06 16:19:09 +00001136 int ret;
1137
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001138 if (fmr->maps)
1139 return -EBUSY;
1140
Shani Michaeli61083722013-02-06 16:19:09 +00001141 ret = mlx4_mr_free(dev, &fmr->mr);
1142 if (ret)
1143 return ret;
Shani Michaelib20e5192013-02-06 16:19:08 +00001144 fmr->mr.enabled = MLX4_MPT_DISABLED;
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001145
1146 return 0;
1147}
1148EXPORT_SYMBOL_GPL(mlx4_fmr_free);
1149
1150int mlx4_SYNC_TPT(struct mlx4_dev *dev)
1151{
Jack Morgenstein5a031082015-01-27 15:58:02 +02001152 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT,
1153 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001154}
1155EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);