blob: d3c9783b76bac0dc08fd02c684f181059d528b75 [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
67static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
68 enum b43_nphy_rf_sequence seq);
69
Michael Buesch53a6e232008-01-13 21:23:44 +010070void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
71{//TODO
72}
73
Michael Buesch18c8ade2008-08-28 19:33:40 +020074static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010075{//TODO
76}
77
Michael Buesch18c8ade2008-08-28 19:33:40 +020078static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
79 bool ignore_tssi)
80{//TODO
81 return B43_TXPWR_RES_DONE;
82}
83
Michael Bueschd1591312008-01-14 00:05:57 +010084static void b43_chantab_radio_upload(struct b43_wldev *dev,
85 const struct b43_nphy_channeltab_entry *e)
86{
87 b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
88 b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
89 b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
90 b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
91 b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
92 b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
93 b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
94 b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
95 b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
96 b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
97 b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
98 b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
99 b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
100 b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
101 b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
102 b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
103 b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
104 b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
105 b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
106 b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
107 b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
108 b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
109}
110
111static void b43_chantab_phy_upload(struct b43_wldev *dev,
112 const struct b43_nphy_channeltab_entry *e)
113{
114 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
115 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
116 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
117 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
118 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
119 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
120}
121
122static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
123{
124 //TODO
125}
126
Michael Bueschef1a6282008-08-27 18:53:02 +0200127/* Tune the hardware to a new channel. */
128static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100129{
Michael Bueschd1591312008-01-14 00:05:57 +0100130 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100131
Michael Bueschd1591312008-01-14 00:05:57 +0100132 tabent = b43_nphy_get_chantabent(dev, channel);
133 if (!tabent)
134 return -ESRCH;
135
136 //FIXME enable/disable band select upper20 in RXCTL
137 if (0 /*FIXME 5Ghz*/)
138 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
139 else
140 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
141 b43_chantab_radio_upload(dev, tabent);
142 udelay(50);
143 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
144 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
145 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
146 udelay(300);
147 if (0 /*FIXME 5Ghz*/)
148 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
149 else
150 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
151 b43_chantab_phy_upload(dev, tabent);
152 b43_nphy_tx_power_fix(dev);
153
154 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100155}
156
157static void b43_radio_init2055_pre(struct b43_wldev *dev)
158{
159 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
160 ~B43_NPHY_RFCTL_CMD_PORFORCE);
161 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
162 B43_NPHY_RFCTL_CMD_CHIP0PU |
163 B43_NPHY_RFCTL_CMD_OEPORFORCE);
164 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
165 B43_NPHY_RFCTL_CMD_PORFORCE);
166}
167
168static void b43_radio_init2055_post(struct b43_wldev *dev)
169{
170 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
171 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
172 int i;
173 u16 val;
174
175 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
176 msleep(1);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200177 if ((sprom->revision != 4) ||
178 !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
Michael Buesch53a6e232008-01-13 21:23:44 +0100179 if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
180 (binfo->type != 0x46D) ||
181 (binfo->rev < 0x41)) {
182 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
183 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
184 msleep(1);
185 }
186 }
187 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
188 msleep(1);
189 b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
190 msleep(1);
191 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
192 msleep(1);
193 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
194 msleep(1);
195 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
196 msleep(1);
197 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
198 msleep(1);
199 for (i = 0; i < 100; i++) {
200 val = b43_radio_read16(dev, B2055_CAL_COUT2);
201 if (val & 0x80)
202 break;
203 udelay(10);
204 }
205 msleep(1);
206 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
207 msleep(1);
Michael Bueschef1a6282008-08-27 18:53:02 +0200208 nphy_channel_switch(dev, dev->phy.channel);
Michael Buesch53a6e232008-01-13 21:23:44 +0100209 b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
210 b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
211 b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
212 b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
213}
214
215/* Initialize a Broadcom 2055 N-radio */
216static void b43_radio_init2055(struct b43_wldev *dev)
217{
218 b43_radio_init2055_pre(dev);
219 if (b43_status(dev) < B43_STAT_INITIALIZED)
220 b2055_upload_inittab(dev, 0, 1);
221 else
222 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
223 b43_radio_init2055_post(dev);
224}
225
226void b43_nphy_radio_turn_on(struct b43_wldev *dev)
227{
228 b43_radio_init2055(dev);
229}
230
231void b43_nphy_radio_turn_off(struct b43_wldev *dev)
232{
233 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
234 ~B43_NPHY_RFCTL_CMD_EN);
235}
236
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100237/*
238 * Upload the N-PHY tables.
239 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
240 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100241static void b43_nphy_tables_init(struct b43_wldev *dev)
242{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100243 if (dev->phy.rev < 3)
244 b43_nphy_rev0_1_2_tables_init(dev);
245 else
246 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100247}
248
249static void b43_nphy_workarounds(struct b43_wldev *dev)
250{
251 struct b43_phy *phy = &dev->phy;
252 unsigned int i;
253
254 b43_phy_set(dev, B43_NPHY_IQFLIP,
255 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100256 if (1 /* FIXME band is 2.4GHz */) {
257 b43_phy_set(dev, B43_NPHY_CLASSCTL,
258 B43_NPHY_CLASSCTL_CCKEN);
259 } else {
260 b43_phy_mask(dev, B43_NPHY_CLASSCTL,
261 ~B43_NPHY_CLASSCTL_CCKEN);
262 }
263 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
264 b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
265
266 /* Fixup some tables */
267 b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
268 b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
269 b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
270 b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
271 b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
272 b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
273 b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
274 b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
275 b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
276 b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
277
278 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
279 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
280 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
281 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
282
283 //TODO set RF sequence
284
285 /* Set narrowband clip threshold */
286 b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
287 b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
288
289 /* Set wideband clip 2 threshold */
290 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
291 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
292 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
293 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
294 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
295 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
296
297 /* Set Clip 2 detect */
298 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
299 B43_NPHY_C1_CGAINI_CL2DETECT);
300 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
301 B43_NPHY_C2_CGAINI_CL2DETECT);
302
303 if (0 /*FIXME*/) {
304 /* Set dwell lengths */
305 b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
306 b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
307 b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
308 b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
309
310 /* Set gain backoff */
311 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
312 ~B43_NPHY_C1_CGAINI_GAINBKOFF,
313 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
314 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
315 ~B43_NPHY_C2_CGAINI_GAINBKOFF,
316 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
317
318 /* Set HPVGA2 index */
319 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
320 ~B43_NPHY_C1_INITGAIN_HPVGA2,
321 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
322 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
323 ~B43_NPHY_C2_INITGAIN_HPVGA2,
324 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
325
326 //FIXME verify that the specs really mean to use autoinc here.
327 for (i = 0; i < 3; i++)
328 b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
329 }
330
331 /* Set minimum gain value */
332 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
333 ~B43_NPHY_C1_MINGAIN,
334 23 << B43_NPHY_C1_MINGAIN_SHIFT);
335 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
336 ~B43_NPHY_C2_MINGAIN,
337 23 << B43_NPHY_C2_MINGAIN_SHIFT);
338
339 if (phy->rev < 2) {
340 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
341 ~B43_NPHY_SCRAM_SIGCTL_SCM);
342 }
343
344 /* Set phase track alpha and beta */
345 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
346 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
347 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
348 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
349 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
350 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
351}
352
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100353/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
354static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
355{
356 struct b43_phy_n *nphy = dev->phy.n;
357 enum ieee80211_band band;
358 u16 tmp;
359
360 if (!enable) {
361 nphy->rfctrl_intc1_save = b43_phy_read(dev,
362 B43_NPHY_RFCTL_INTC1);
363 nphy->rfctrl_intc2_save = b43_phy_read(dev,
364 B43_NPHY_RFCTL_INTC2);
365 band = b43_current_band(dev->wl);
366 if (dev->phy.rev >= 3) {
367 if (band == IEEE80211_BAND_5GHZ)
368 tmp = 0x600;
369 else
370 tmp = 0x480;
371 } else {
372 if (band == IEEE80211_BAND_5GHZ)
373 tmp = 0x180;
374 else
375 tmp = 0x120;
376 }
377 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
378 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
379 } else {
380 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
381 nphy->rfctrl_intc1_save);
382 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
383 nphy->rfctrl_intc2_save);
384 }
385}
386
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100387/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
388static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
389{
390 struct b43_phy_n *nphy = dev->phy.n;
391 u16 tmp;
392 enum ieee80211_band band = b43_current_band(dev->wl);
393 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
394 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
395
396 if (dev->phy.rev >= 3) {
397 if (ipa) {
398 tmp = 4;
399 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
400 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
401 }
402
403 tmp = 1;
404 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
405 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
406 }
407}
408
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100409/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
410static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
411{
412 u32 tmslow;
413
414 if (dev->phy.type != B43_PHYTYPE_N)
415 return;
416
417 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
418 if (force)
419 tmslow |= SSB_TMSLOW_FGC;
420 else
421 tmslow &= ~SSB_TMSLOW_FGC;
422 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
423}
424
425/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100426static void b43_nphy_reset_cca(struct b43_wldev *dev)
427{
428 u16 bbcfg;
429
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100430 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100431 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100432 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
433 udelay(1);
434 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
435 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100436 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100437}
438
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100439/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
440static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
441{
442 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
443
444 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
445 if (preamble == 1)
446 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
447 else
448 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
449
450 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
451}
452
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100453/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
454static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
455{
456 struct b43_phy_n *nphy = dev->phy.n;
457
458 bool override = false;
459 u16 chain = 0x33;
460
461 if (nphy->txrx_chain == 0) {
462 chain = 0x11;
463 override = true;
464 } else if (nphy->txrx_chain == 1) {
465 chain = 0x22;
466 override = true;
467 }
468
469 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
470 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
471 chain);
472
473 if (override)
474 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
475 B43_NPHY_RFSEQMODE_CAOVER);
476 else
477 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
478 ~B43_NPHY_RFSEQMODE_CAOVER);
479}
480
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100481/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
482static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
483 u16 samps, u8 time, bool wait)
484{
485 int i;
486 u16 tmp;
487
488 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
489 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
490 if (wait)
491 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
492 else
493 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
494
495 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
496
497 for (i = 1000; i; i--) {
498 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
499 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
500 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
501 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
502 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
503 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
504 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
505 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
506
507 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
508 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
509 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
510 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
511 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
512 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
513 return;
514 }
515 udelay(10);
516 }
517 memset(est, 0, sizeof(*est));
518}
519
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100520/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
521static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
522 struct b43_phy_n_iq_comp *pcomp)
523{
524 if (write) {
525 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
526 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
527 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
528 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
529 } else {
530 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
531 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
532 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
533 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
534 }
535}
536
Rafał Miłecki026816f2010-01-17 13:03:28 +0100537/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
538static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
539{
540 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
541
542 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
543 if (core == 0) {
544 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
545 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
546 } else {
547 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
548 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
549 }
550 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
551 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
552 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
553 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
554 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
555 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
556 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
557 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
558}
559
560/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
561static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
562{
563 u8 rxval, txval;
564 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
565
566 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
567 if (core == 0) {
568 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
569 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
570 } else {
571 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
572 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
573 }
574 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
575 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
576 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
577 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
578 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
579 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
580 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
581 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
582
583 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
584 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
585
586 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
587 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
588 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
589 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
590 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
591 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
592 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
593 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
594
595 if (core == 0) {
596 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
597 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
598 } else {
599 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
600 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
601 }
602
603 /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
604 /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100605 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100606
607 if (core == 0) {
608 rxval = 1;
609 txval = 8;
610 } else {
611 rxval = 4;
612 txval = 2;
613 }
614
615 /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
616 /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
617}
618
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100619/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
620static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
621{
622 int i;
623 s32 iq;
624 u32 ii;
625 u32 qq;
626 int iq_nbits, qq_nbits;
627 int arsh, brsh;
628 u16 tmp, a, b;
629
630 struct nphy_iq_est est;
631 struct b43_phy_n_iq_comp old;
632 struct b43_phy_n_iq_comp new = { };
633 bool error = false;
634
635 if (mask == 0)
636 return;
637
638 b43_nphy_rx_iq_coeffs(dev, false, &old);
639 b43_nphy_rx_iq_coeffs(dev, true, &new);
640 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
641 new = old;
642
643 for (i = 0; i < 2; i++) {
644 if (i == 0 && (mask & 1)) {
645 iq = est.iq0_prod;
646 ii = est.i0_pwr;
647 qq = est.q0_pwr;
648 } else if (i == 1 && (mask & 2)) {
649 iq = est.iq1_prod;
650 ii = est.i1_pwr;
651 qq = est.q1_pwr;
652 } else {
653 B43_WARN_ON(1);
654 continue;
655 }
656
657 if (ii + qq < 2) {
658 error = true;
659 break;
660 }
661
662 iq_nbits = fls(abs(iq));
663 qq_nbits = fls(qq);
664
665 arsh = iq_nbits - 20;
666 if (arsh >= 0) {
667 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
668 tmp = ii >> arsh;
669 } else {
670 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
671 tmp = ii << -arsh;
672 }
673 if (tmp == 0) {
674 error = true;
675 break;
676 }
677 a /= tmp;
678
679 brsh = qq_nbits - 11;
680 if (brsh >= 0) {
681 b = (qq << (31 - qq_nbits));
682 tmp = ii >> brsh;
683 } else {
684 b = (qq << (31 - qq_nbits));
685 tmp = ii << -brsh;
686 }
687 if (tmp == 0) {
688 error = true;
689 break;
690 }
691 b = int_sqrt(b / tmp - a * a) - (1 << 10);
692
693 if (i == 0 && (mask & 0x1)) {
694 if (dev->phy.rev >= 3) {
695 new.a0 = a & 0x3FF;
696 new.b0 = b & 0x3FF;
697 } else {
698 new.a0 = b & 0x3FF;
699 new.b0 = a & 0x3FF;
700 }
701 } else if (i == 1 && (mask & 0x2)) {
702 if (dev->phy.rev >= 3) {
703 new.a1 = a & 0x3FF;
704 new.b1 = b & 0x3FF;
705 } else {
706 new.a1 = b & 0x3FF;
707 new.b1 = a & 0x3FF;
708 }
709 }
710 }
711
712 if (error)
713 new = old;
714
715 b43_nphy_rx_iq_coeffs(dev, true, &new);
716}
717
Rafał Miłecki09146402010-01-15 15:17:10 +0100718/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
719static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
720{
721 u16 array[4];
722 int i;
723
724 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
725 for (i = 0; i < 4; i++)
726 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
727
728 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
729 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
730 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
731 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
732}
733
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100734/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
735static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
736{
737 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
738 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
739}
740
741/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
742static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
743{
744 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
745 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
746}
747
748/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
749static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
750{
751 u16 tmp;
752
753 if (dev->dev->id.revision == 16)
754 b43_mac_suspend(dev);
755
756 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
757 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
758 B43_NPHY_CLASSCTL_WAITEDEN);
759 tmp &= ~mask;
760 tmp |= (val & mask);
761 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
762
763 if (dev->dev->id.revision == 16)
764 b43_mac_enable(dev);
765
766 return tmp;
767}
768
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100769/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
770static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
771{
772 struct b43_phy *phy = &dev->phy;
773 struct b43_phy_n *nphy = phy->n;
774
775 if (enable) {
776 u16 clip[] = { 0xFFFF, 0xFFFF };
777 if (nphy->deaf_count++ == 0) {
778 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
779 b43_nphy_classifier(dev, 0x7, 0);
780 b43_nphy_read_clip_detection(dev, nphy->clip_state);
781 b43_nphy_write_clip_detection(dev, clip);
782 }
783 b43_nphy_reset_cca(dev);
784 } else {
785 if (--nphy->deaf_count == 0) {
786 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
787 b43_nphy_write_clip_detection(dev, nphy->clip_state);
788 }
789 }
790}
791
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100792/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
793static void b43_nphy_stop_playback(struct b43_wldev *dev)
794{
795 struct b43_phy_n *nphy = dev->phy.n;
796 u16 tmp;
797
798 if (nphy->hang_avoid)
799 b43_nphy_stay_in_carrier_search(dev, 1);
800
801 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
802 if (tmp & 0x1)
803 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
804 else if (tmp & 0x2)
805 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
806
807 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
808
809 if (nphy->bb_mult_save & 0x80000000) {
810 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100811 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100812 nphy->bb_mult_save = 0;
813 }
814
815 if (nphy->hang_avoid)
816 b43_nphy_stay_in_carrier_search(dev, 0);
817}
818
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +0100819/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
820static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
821{
822 struct b43_phy_n *nphy = dev->phy.n;
823 int i, j;
824 u32 tmp;
825 u32 cur_real, cur_imag, real_part, imag_part;
826
827 u16 buffer[7];
828
829 if (nphy->hang_avoid)
830 b43_nphy_stay_in_carrier_search(dev, true);
831
Rafał Miłecki91458342010-01-18 00:21:35 +0100832 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +0100833
834 for (i = 0; i < 2; i++) {
835 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
836 (buffer[i * 2 + 1] & 0x3FF);
837 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
838 (((i + 26) << 10) | 320));
839 for (j = 0; j < 128; j++) {
840 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
841 ((tmp >> 16) & 0xFFFF));
842 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
843 (tmp & 0xFFFF));
844 }
845 }
846
847 for (i = 0; i < 2; i++) {
848 tmp = buffer[5 + i];
849 real_part = (tmp >> 8) & 0xFF;
850 imag_part = (tmp & 0xFF);
851 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
852 (((i + 26) << 10) | 448));
853
854 if (dev->phy.rev >= 3) {
855 cur_real = real_part;
856 cur_imag = imag_part;
857 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
858 }
859
860 for (j = 0; j < 128; j++) {
861 if (dev->phy.rev < 3) {
862 cur_real = (real_part * loscale[j] + 128) >> 8;
863 cur_imag = (imag_part * loscale[j] + 128) >> 8;
864 tmp = ((cur_real & 0xFF) << 8) |
865 (cur_imag & 0xFF);
866 }
867 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
868 ((tmp >> 16) & 0xFFFF));
869 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
870 (tmp & 0xFFFF));
871 }
872 }
873
874 if (dev->phy.rev >= 3) {
875 b43_shm_write16(dev, B43_SHM_SHARED,
876 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
877 b43_shm_write16(dev, B43_SHM_SHARED,
878 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
879 }
880
881 if (nphy->hang_avoid)
882 b43_nphy_stay_in_carrier_search(dev, false);
883}
884
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100885/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100886static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
887 enum b43_nphy_rf_sequence seq)
888{
889 static const u16 trigger[] = {
890 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
891 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
892 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
893 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
894 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
895 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
896 };
897 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +0100898 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100899
900 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
901
902 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
903 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
904 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
905 for (i = 0; i < 200; i++) {
906 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
907 goto ok;
908 msleep(1);
909 }
910 b43err(dev->wl, "RF sequence status timeout\n");
911ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +0100912 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100913}
914
Rafał Miłecki75377b22010-01-22 01:53:13 +0100915/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
916static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
917 u16 value, u8 core, bool off)
918{
919 int i;
920 u8 index = fls(field);
921 u8 addr, en_addr, val_addr;
922 /* we expect only one bit set */
923 B43_WARN_ON(field & (~(1 << index)));
924
925 if (dev->phy.rev >= 3) {
926 const struct nphy_rf_control_override_rev3 *rf_ctrl;
927 for (i = 0; i < 2; i++) {
928 if (index == 0 || index == 16) {
929 b43err(dev->wl,
930 "Unsupported RF Ctrl Override call\n");
931 return;
932 }
933
934 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
935 en_addr = B43_PHY_N((i == 0) ?
936 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
937 val_addr = B43_PHY_N((i == 0) ?
938 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
939
940 if (off) {
941 b43_phy_mask(dev, en_addr, ~(field));
942 b43_phy_mask(dev, val_addr,
943 ~(rf_ctrl->val_mask));
944 } else {
945 if (core == 0 || ((1 << core) & i) != 0) {
946 b43_phy_set(dev, en_addr, field);
947 b43_phy_maskset(dev, val_addr,
948 ~(rf_ctrl->val_mask),
949 (value << rf_ctrl->val_shift));
950 }
951 }
952 }
953 } else {
954 const struct nphy_rf_control_override_rev2 *rf_ctrl;
955 if (off) {
956 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
957 value = 0;
958 } else {
959 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
960 }
961
962 for (i = 0; i < 2; i++) {
963 if (index <= 1 || index == 16) {
964 b43err(dev->wl,
965 "Unsupported RF Ctrl Override call\n");
966 return;
967 }
968
969 if (index == 2 || index == 10 ||
970 (index >= 13 && index <= 15)) {
971 core = 1;
972 }
973
974 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
975 addr = B43_PHY_N((i == 0) ?
976 rf_ctrl->addr0 : rf_ctrl->addr1);
977
978 if ((core & (1 << i)) != 0)
979 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
980 (value << rf_ctrl->shift));
981
982 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
983 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
984 B43_NPHY_RFCTL_CMD_START);
985 udelay(1);
986 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
987 }
988 }
989}
990
Michael Buesch95b66ba2008-01-18 01:09:25 +0100991static void b43_nphy_bphy_init(struct b43_wldev *dev)
992{
993 unsigned int i;
994 u16 val;
995
996 val = 0x1E1F;
997 for (i = 0; i < 14; i++) {
998 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
999 val -= 0x202;
1000 }
1001 val = 0x3E3F;
1002 for (i = 0; i < 16; i++) {
1003 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1004 val -= 0x202;
1005 }
1006 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1007}
1008
Rafał Miłecki3c956272010-01-15 14:38:32 +01001009/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1010static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1011 s8 offset, u8 core, u8 rail, u8 type)
1012{
1013 u16 tmp;
1014 bool core1or5 = (core == 1) || (core == 5);
1015 bool core2or5 = (core == 2) || (core == 5);
1016
1017 offset = clamp_val(offset, -32, 31);
1018 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1019
1020 if (core1or5 && (rail == 0) && (type == 2))
1021 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1022 if (core1or5 && (rail == 1) && (type == 2))
1023 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1024 if (core2or5 && (rail == 0) && (type == 2))
1025 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1026 if (core2or5 && (rail == 1) && (type == 2))
1027 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1028 if (core1or5 && (rail == 0) && (type == 0))
1029 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1030 if (core1or5 && (rail == 1) && (type == 0))
1031 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1032 if (core2or5 && (rail == 0) && (type == 0))
1033 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1034 if (core2or5 && (rail == 1) && (type == 0))
1035 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1036 if (core1or5 && (rail == 0) && (type == 1))
1037 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1038 if (core1or5 && (rail == 1) && (type == 1))
1039 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1040 if (core2or5 && (rail == 0) && (type == 1))
1041 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1042 if (core2or5 && (rail == 1) && (type == 1))
1043 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1044 if (core1or5 && (rail == 0) && (type == 6))
1045 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1046 if (core1or5 && (rail == 1) && (type == 6))
1047 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1048 if (core2or5 && (rail == 0) && (type == 6))
1049 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1050 if (core2or5 && (rail == 1) && (type == 6))
1051 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1052 if (core1or5 && (rail == 0) && (type == 3))
1053 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1054 if (core1or5 && (rail == 1) && (type == 3))
1055 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1056 if (core2or5 && (rail == 0) && (type == 3))
1057 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1058 if (core2or5 && (rail == 1) && (type == 3))
1059 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1060 if (core1or5 && (type == 4))
1061 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1062 if (core2or5 && (type == 4))
1063 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1064 if (core1or5 && (type == 5))
1065 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1066 if (core2or5 && (type == 5))
1067 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1068}
1069
1070/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1071static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1072{
1073 u16 val;
1074
1075 if (dev->phy.rev >= 3) {
1076 /* TODO */
1077 } else {
1078 if (type < 3)
1079 val = 0;
1080 else if (type == 6)
1081 val = 1;
1082 else if (type == 3)
1083 val = 2;
1084 else
1085 val = 3;
1086
1087 val = (val << 12) | (val << 14);
1088 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1089 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
1090
1091 if (type < 3) {
1092 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1093 (type + 1) << 4);
1094 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1095 (type + 1) << 4);
1096 }
1097
1098 /* TODO use some definitions */
1099 if (code == 0) {
1100 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
1101 if (type < 3) {
1102 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1103 0xFEC7, 0);
1104 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1105 0xEFDC, 0);
1106 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1107 0xFFFE, 0);
1108 udelay(20);
1109 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1110 0xFFFE, 0);
1111 }
1112 } else {
1113 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1114 0x3000);
1115 if (type < 3) {
1116 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1117 0xFEC7, 0x0180);
1118 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1119 0xEFDC, (code << 1 | 0x1021));
1120 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1121 0xFFFE, 0x0001);
1122 udelay(20);
1123 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1124 0xFFFE, 0);
1125 }
1126 }
1127 }
1128}
1129
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001130/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1131static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1132{
1133 int i;
1134 for (i = 0; i < 2; i++) {
1135 if (type == 2) {
1136 if (i == 0) {
1137 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1138 0xFC, buf[0]);
1139 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1140 0xFC, buf[1]);
1141 } else {
1142 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1143 0xFC, buf[2 * i]);
1144 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1145 0xFC, buf[2 * i + 1]);
1146 }
1147 } else {
1148 if (i == 0)
1149 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1150 0xF3, buf[0] << 2);
1151 else
1152 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1153 0xF3, buf[2 * i + 1] << 2);
1154 }
1155 }
1156}
1157
1158/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1159static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1160 u8 nsamp)
1161{
1162 int i;
1163 int out;
1164 u16 save_regs_phy[9];
1165 u16 s[2];
1166
1167 if (dev->phy.rev >= 3) {
1168 save_regs_phy[0] = b43_phy_read(dev,
1169 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1170 save_regs_phy[1] = b43_phy_read(dev,
1171 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1172 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1173 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1174 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1175 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1176 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1177 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1178 }
1179
1180 b43_nphy_rssi_select(dev, 5, type);
1181
1182 if (dev->phy.rev < 2) {
1183 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1184 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1185 }
1186
1187 for (i = 0; i < 4; i++)
1188 buf[i] = 0;
1189
1190 for (i = 0; i < nsamp; i++) {
1191 if (dev->phy.rev < 2) {
1192 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1193 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1194 } else {
1195 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1196 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1197 }
1198
1199 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1200 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1201 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1202 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1203 }
1204 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1205 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1206
1207 if (dev->phy.rev < 2)
1208 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1209
1210 if (dev->phy.rev >= 3) {
1211 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1212 save_regs_phy[0]);
1213 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1214 save_regs_phy[1]);
1215 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1216 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1217 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1218 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1219 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1220 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1221 }
1222
1223 return out;
1224}
1225
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001226/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1227static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001228{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001229 int i, j;
1230 u8 state[4];
1231 u8 code, val;
1232 u16 class, override;
1233 u8 regs_save_radio[2];
1234 u16 regs_save_phy[2];
1235 s8 offset[4];
1236
1237 u16 clip_state[2];
1238 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1239 s32 results_min[4] = { };
1240 u8 vcm_final[4] = { };
1241 s32 results[4][4] = { };
1242 s32 miniq[4][2] = { };
1243
1244 if (type == 2) {
1245 code = 0;
1246 val = 6;
1247 } else if (type < 2) {
1248 code = 25;
1249 val = 4;
1250 } else {
1251 B43_WARN_ON(1);
1252 return;
1253 }
1254
1255 class = b43_nphy_classifier(dev, 0, 0);
1256 b43_nphy_classifier(dev, 7, 4);
1257 b43_nphy_read_clip_detection(dev, clip_state);
1258 b43_nphy_write_clip_detection(dev, clip_off);
1259
1260 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1261 override = 0x140;
1262 else
1263 override = 0x110;
1264
1265 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1266 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1267 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1268 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1269
1270 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1271 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1272 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1273 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1274
1275 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1276 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1277 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1278 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1279 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1280 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1281
1282 b43_nphy_rssi_select(dev, 5, type);
1283 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1284 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1285
1286 for (i = 0; i < 4; i++) {
1287 u8 tmp[4];
1288 for (j = 0; j < 4; j++)
1289 tmp[j] = i;
1290 if (type != 1)
1291 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1292 b43_nphy_poll_rssi(dev, type, results[i], 8);
1293 if (type < 2)
1294 for (j = 0; j < 2; j++)
1295 miniq[i][j] = min(results[i][2 * j],
1296 results[i][2 * j + 1]);
1297 }
1298
1299 for (i = 0; i < 4; i++) {
1300 s32 mind = 40;
1301 u8 minvcm = 0;
1302 s32 minpoll = 249;
1303 s32 curr;
1304 for (j = 0; j < 4; j++) {
1305 if (type == 2)
1306 curr = abs(results[j][i]);
1307 else
1308 curr = abs(miniq[j][i / 2] - code * 8);
1309
1310 if (curr < mind) {
1311 mind = curr;
1312 minvcm = j;
1313 }
1314
1315 if (results[j][i] < minpoll)
1316 minpoll = results[j][i];
1317 }
1318 results_min[i] = minpoll;
1319 vcm_final[i] = minvcm;
1320 }
1321
1322 if (type != 1)
1323 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1324
1325 for (i = 0; i < 4; i++) {
1326 offset[i] = (code * 8) - results[vcm_final[i]][i];
1327
1328 if (offset[i] < 0)
1329 offset[i] = -((abs(offset[i]) + 4) / 8);
1330 else
1331 offset[i] = (offset[i] + 4) / 8;
1332
1333 if (results_min[i] == 248)
1334 offset[i] = code - 32;
1335
1336 if (i % 2 == 0)
1337 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
1338 type);
1339 else
1340 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
1341 type);
1342 }
1343
1344 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
1345 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
1346
1347 switch (state[2]) {
1348 case 1:
1349 b43_nphy_rssi_select(dev, 1, 2);
1350 break;
1351 case 4:
1352 b43_nphy_rssi_select(dev, 1, 0);
1353 break;
1354 case 2:
1355 b43_nphy_rssi_select(dev, 1, 1);
1356 break;
1357 default:
1358 b43_nphy_rssi_select(dev, 1, 1);
1359 break;
1360 }
1361
1362 switch (state[3]) {
1363 case 1:
1364 b43_nphy_rssi_select(dev, 2, 2);
1365 break;
1366 case 4:
1367 b43_nphy_rssi_select(dev, 2, 0);
1368 break;
1369 default:
1370 b43_nphy_rssi_select(dev, 2, 1);
1371 break;
1372 }
1373
1374 b43_nphy_rssi_select(dev, 0, type);
1375
1376 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
1377 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
1378 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
1379 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
1380
1381 b43_nphy_classifier(dev, 7, class);
1382 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001383}
1384
1385/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1386static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
1387{
1388 /* TODO */
1389}
1390
1391/*
1392 * RSSI Calibration
1393 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
1394 */
1395static void b43_nphy_rssi_cal(struct b43_wldev *dev)
1396{
1397 if (dev->phy.rev >= 3) {
1398 b43_nphy_rev3_rssi_cal(dev);
1399 } else {
1400 b43_nphy_rev2_rssi_cal(dev, 2);
1401 b43_nphy_rev2_rssi_cal(dev, 0);
1402 b43_nphy_rev2_rssi_cal(dev, 1);
1403 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01001404}
1405
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01001406/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01001407 * Restore RSSI Calibration
1408 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
1409 */
1410static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
1411{
1412 struct b43_phy_n *nphy = dev->phy.n;
1413
1414 u16 *rssical_radio_regs = NULL;
1415 u16 *rssical_phy_regs = NULL;
1416
1417 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1418 if (!nphy->rssical_chanspec_2G)
1419 return;
1420 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
1421 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
1422 } else {
1423 if (!nphy->rssical_chanspec_5G)
1424 return;
1425 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
1426 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
1427 }
1428
1429 /* TODO use some definitions */
1430 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
1431 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
1432
1433 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
1434 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
1435 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
1436 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
1437
1438 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
1439 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
1440 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
1441 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
1442
1443 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
1444 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
1445 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
1446 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
1447}
1448
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001449/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
1450static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
1451{
1452 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1453 if (dev->phy.rev >= 6) {
1454 /* TODO If the chip is 47162
1455 return txpwrctrl_tx_gain_ipa_rev5 */
1456 return txpwrctrl_tx_gain_ipa_rev6;
1457 } else if (dev->phy.rev >= 5) {
1458 return txpwrctrl_tx_gain_ipa_rev5;
1459 } else {
1460 return txpwrctrl_tx_gain_ipa;
1461 }
1462 } else {
1463 return txpwrctrl_tx_gain_ipa_5g;
1464 }
1465}
1466
Rafał Miłeckic4a92002010-01-15 15:55:18 +01001467/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
1468static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
1469{
1470 struct b43_phy_n *nphy = dev->phy.n;
1471 u16 *save = nphy->tx_rx_cal_radio_saveregs;
1472
1473 if (dev->phy.rev >= 3) {
1474 /* TODO */
1475 } else {
1476 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
1477 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
1478
1479 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
1480 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
1481
1482 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
1483 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
1484
1485 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
1486 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
1487
1488 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
1489 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
1490
1491 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
1492 B43_NPHY_BANDCTL_5GHZ)) {
1493 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
1494 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
1495 } else {
1496 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
1497 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
1498 }
1499
1500 if (dev->phy.rev < 2) {
1501 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
1502 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
1503 } else {
1504 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
1505 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
1506 }
1507 }
1508}
1509
Rafał Miłeckie9762492010-01-15 16:08:25 +01001510/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
1511static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
1512 struct nphy_txgains target,
1513 struct nphy_iqcal_params *params)
1514{
1515 int i, j, indx;
1516 u16 gain;
1517
1518 if (dev->phy.rev >= 3) {
1519 params->txgm = target.txgm[core];
1520 params->pga = target.pga[core];
1521 params->pad = target.pad[core];
1522 params->ipa = target.ipa[core];
1523 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
1524 (params->pad << 4) | (params->ipa);
1525 for (j = 0; j < 5; j++)
1526 params->ncorr[j] = 0x79;
1527 } else {
1528 gain = (target.pad[core]) | (target.pga[core] << 4) |
1529 (target.txgm[core] << 8);
1530
1531 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
1532 1 : 0;
1533 for (i = 0; i < 9; i++)
1534 if (tbl_iqcal_gainparams[indx][i][0] == gain)
1535 break;
1536 i = min(i, 8);
1537
1538 params->txgm = tbl_iqcal_gainparams[indx][i][1];
1539 params->pga = tbl_iqcal_gainparams[indx][i][2];
1540 params->pad = tbl_iqcal_gainparams[indx][i][3];
1541 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
1542 (params->pad << 2);
1543 for (j = 0; j < 4; j++)
1544 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
1545 }
1546}
1547
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001548/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
1549static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
1550{
1551 struct b43_phy_n *nphy = dev->phy.n;
1552 int i;
1553 u16 scale, entry;
1554
1555 u16 tmp = nphy->txcal_bbmult;
1556 if (core == 0)
1557 tmp >>= 8;
1558 tmp &= 0xff;
1559
1560 for (i = 0; i < 18; i++) {
1561 scale = (ladder_lo[i].percent * tmp) / 100;
1562 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001563 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001564
1565 scale = (ladder_iq[i].percent * tmp) / 100;
1566 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001567 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001568 }
1569}
1570
Rafał Miłeckib0022e12010-01-15 15:40:50 +01001571/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
1572static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
1573{
1574 struct b43_phy_n *nphy = dev->phy.n;
1575
1576 u16 curr_gain[2];
1577 struct nphy_txgains target;
1578 const u32 *table = NULL;
1579
1580 if (nphy->txpwrctrl == 0) {
1581 int i;
1582
1583 if (nphy->hang_avoid)
1584 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01001585 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01001586 if (nphy->hang_avoid)
1587 b43_nphy_stay_in_carrier_search(dev, false);
1588
1589 for (i = 0; i < 2; ++i) {
1590 if (dev->phy.rev >= 3) {
1591 target.ipa[i] = curr_gain[i] & 0x000F;
1592 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
1593 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
1594 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
1595 } else {
1596 target.ipa[i] = curr_gain[i] & 0x0003;
1597 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
1598 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
1599 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
1600 }
1601 }
1602 } else {
1603 int i;
1604 u16 index[2];
1605 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
1606 B43_NPHY_TXPCTL_STAT_BIDX) >>
1607 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
1608 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
1609 B43_NPHY_TXPCTL_STAT_BIDX) >>
1610 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
1611
1612 for (i = 0; i < 2; ++i) {
1613 if (dev->phy.rev >= 3) {
1614 enum ieee80211_band band =
1615 b43_current_band(dev->wl);
1616
1617 if ((nphy->ipa2g_on &&
1618 band == IEEE80211_BAND_2GHZ) ||
1619 (nphy->ipa5g_on &&
1620 band == IEEE80211_BAND_5GHZ)) {
1621 table = b43_nphy_get_ipa_gain_table(dev);
1622 } else {
1623 if (band == IEEE80211_BAND_5GHZ) {
1624 if (dev->phy.rev == 3)
1625 table = b43_ntab_tx_gain_rev3_5ghz;
1626 else if (dev->phy.rev == 4)
1627 table = b43_ntab_tx_gain_rev4_5ghz;
1628 else
1629 table = b43_ntab_tx_gain_rev5plus_5ghz;
1630 } else {
1631 table = b43_ntab_tx_gain_rev3plus_2ghz;
1632 }
1633 }
1634
1635 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
1636 target.pad[i] = (table[index[i]] >> 20) & 0xF;
1637 target.pga[i] = (table[index[i]] >> 24) & 0xF;
1638 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
1639 } else {
1640 table = b43_ntab_tx_gain_rev0_1_2;
1641
1642 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
1643 target.pad[i] = (table[index[i]] >> 18) & 0x3;
1644 target.pga[i] = (table[index[i]] >> 20) & 0x7;
1645 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
1646 }
1647 }
1648 }
1649
1650 return target;
1651}
1652
Rafał Miłeckie53de672010-01-17 13:03:32 +01001653/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
1654static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
1655{
1656 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
1657
1658 if (dev->phy.rev >= 3) {
1659 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
1660 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
1661 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
1662 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
1663 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001664 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
1665 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001666 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
1667 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
1668 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
1669 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
1670 b43_nphy_reset_cca(dev);
1671 } else {
1672 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
1673 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
1674 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001675 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
1676 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001677 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
1678 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
1679 }
1680}
1681
1682/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
1683static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
1684{
1685 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
1686 u16 tmp;
1687
1688 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1689 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1690 if (dev->phy.rev >= 3) {
1691 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
1692 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
1693
1694 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1695 regs[2] = tmp;
1696 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
1697
1698 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1699 regs[3] = tmp;
1700 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
1701
1702 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01001703 b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001704
Rafał Miłeckic643a662010-01-18 00:21:27 +01001705 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001706 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001707 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01001708
1709 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001710 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001711 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001712 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1713 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1714
1715 /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
1716 /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
1717 /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
1718
1719 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
1720 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
1721 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
1722 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
1723 } else {
1724 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
1725 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
1726 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1727 regs[2] = tmp;
1728 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01001729 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001730 regs[3] = tmp;
1731 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001732 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01001733 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001734 regs[4] = tmp;
1735 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001736 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001737 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1738 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1739 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1740 tmp = 0x0180;
1741 else
1742 tmp = 0x0120;
1743 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
1744 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
1745 }
1746}
1747
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001748/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
1749static void b43_nphy_restore_cal(struct b43_wldev *dev)
1750{
1751 struct b43_phy_n *nphy = dev->phy.n;
1752
1753 u16 coef[4];
1754 u16 *loft = NULL;
1755 u16 *table = NULL;
1756
1757 int i;
1758 u16 *txcal_radio_regs = NULL;
1759 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
1760
1761 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1762 if (nphy->iqcal_chanspec_2G == 0)
1763 return;
1764 table = nphy->cal_cache.txcal_coeffs_2G;
1765 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
1766 } else {
1767 if (nphy->iqcal_chanspec_5G == 0)
1768 return;
1769 table = nphy->cal_cache.txcal_coeffs_5G;
1770 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
1771 }
1772
Rafał Miłecki2581b142010-01-18 00:21:21 +01001773 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001774
1775 for (i = 0; i < 4; i++) {
1776 if (dev->phy.rev >= 3)
1777 table[i] = coef[i];
1778 else
1779 coef[i] = 0;
1780 }
1781
Rafał Miłecki2581b142010-01-18 00:21:21 +01001782 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
1783 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
1784 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001785
1786 if (dev->phy.rev < 2)
1787 b43_nphy_tx_iq_workaround(dev);
1788
1789 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1790 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
1791 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
1792 } else {
1793 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
1794 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
1795 }
1796
1797 /* TODO use some definitions */
1798 if (dev->phy.rev >= 3) {
1799 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
1800 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
1801 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
1802 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
1803 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
1804 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
1805 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
1806 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
1807 } else {
1808 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
1809 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
1810 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
1811 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
1812 }
1813 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
1814}
1815
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001816/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
1817static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
1818 struct nphy_txgains target,
1819 bool full, bool mphase)
1820{
1821 struct b43_phy_n *nphy = dev->phy.n;
1822 int i;
1823 int error = 0;
1824 int freq;
1825 bool avoid = false;
1826 u8 length;
1827 u16 tmp, core, type, count, max, numb, last, cmd;
1828 const u16 *table;
1829 bool phy6or5x;
1830
1831 u16 buffer[11];
1832 u16 diq_start = 0;
1833 u16 save[2];
1834 u16 gain[2];
1835 struct nphy_iqcal_params params[2];
1836 bool updated[2] = { };
1837
1838 b43_nphy_stay_in_carrier_search(dev, true);
1839
1840 if (dev->phy.rev >= 4) {
1841 avoid = nphy->hang_avoid;
1842 nphy->hang_avoid = 0;
1843 }
1844
Rafał Miłecki91458342010-01-18 00:21:35 +01001845 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001846
1847 for (i = 0; i < 2; i++) {
1848 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
1849 gain[i] = params[i].cal_gain;
1850 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01001851
1852 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001853
1854 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001855 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001856
1857 phy6or5x = dev->phy.rev >= 6 ||
1858 (dev->phy.rev == 5 && nphy->ipa2g_on &&
1859 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
1860 if (phy6or5x) {
1861 /* TODO */
1862 }
1863
1864 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
1865
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01001866 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001867 freq = 2500;
1868 else
1869 freq = 5000;
1870
1871 if (nphy->mphase_cal_phase_id > 2)
1872 ;/* TODO: Call N PHY Run Samples with (band width * 8),
1873 0xFFFF, 0, 1, 0 as arguments */
1874 else
1875 ;/* TODO: Call N PHY TX Tone with freq, 250, 1, 0 as arguments
1876 and save result as error */
1877
1878 if (error == 0) {
1879 if (nphy->mphase_cal_phase_id > 2) {
1880 table = nphy->mphase_txcal_bestcoeffs;
1881 length = 11;
1882 if (dev->phy.rev < 3)
1883 length -= 2;
1884 } else {
1885 if (!full && nphy->txiqlocal_coeffsvalid) {
1886 table = nphy->txiqlocal_bestc;
1887 length = 11;
1888 if (dev->phy.rev < 3)
1889 length -= 2;
1890 } else {
1891 full = true;
1892 if (dev->phy.rev >= 3) {
1893 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
1894 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
1895 } else {
1896 table = tbl_tx_iqlo_cal_startcoefs;
1897 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
1898 }
1899 }
1900 }
1901
Rafał Miłecki2581b142010-01-18 00:21:21 +01001902 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001903
1904 if (full) {
1905 if (dev->phy.rev >= 3)
1906 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
1907 else
1908 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
1909 } else {
1910 if (dev->phy.rev >= 3)
1911 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
1912 else
1913 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
1914 }
1915
1916 if (mphase) {
1917 count = nphy->mphase_txcal_cmdidx;
1918 numb = min(max,
1919 (u16)(count + nphy->mphase_txcal_numcmds));
1920 } else {
1921 count = 0;
1922 numb = max;
1923 }
1924
1925 for (; count < numb; count++) {
1926 if (full) {
1927 if (dev->phy.rev >= 3)
1928 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
1929 else
1930 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
1931 } else {
1932 if (dev->phy.rev >= 3)
1933 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
1934 else
1935 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
1936 }
1937
1938 core = (cmd & 0x3000) >> 12;
1939 type = (cmd & 0x0F00) >> 8;
1940
1941 if (phy6or5x && updated[core] == 0) {
1942 b43_nphy_update_tx_cal_ladder(dev, core);
1943 updated[core] = 1;
1944 }
1945
1946 tmp = (params[core].ncorr[type] << 8) | 0x66;
1947 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
1948
1949 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01001950 buffer[0] = b43_ntab_read(dev,
1951 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001952 diq_start = buffer[0];
1953 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001954 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
1955 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001956 }
1957
1958 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
1959 for (i = 0; i < 2000; i++) {
1960 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
1961 if (tmp & 0xC000)
1962 break;
1963 udelay(10);
1964 }
1965
Rafał Miłecki91458342010-01-18 00:21:35 +01001966 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
1967 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01001968 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
1969 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001970
1971 if (type == 1 || type == 3 || type == 4)
1972 buffer[0] = diq_start;
1973 }
1974
1975 if (mphase)
1976 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
1977
1978 last = (dev->phy.rev < 3) ? 6 : 7;
1979
1980 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01001981 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01001982 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001983 if (dev->phy.rev < 3) {
1984 buffer[0] = 0;
1985 buffer[1] = 0;
1986 buffer[2] = 0;
1987 buffer[3] = 0;
1988 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01001989 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
1990 buffer);
1991 b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
1992 buffer);
1993 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
1994 buffer);
1995 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
1996 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001997 length = 11;
1998 if (dev->phy.rev < 3)
1999 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002000 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2001 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002002 nphy->txiqlocal_coeffsvalid = true;
2003 /* TODO: Set nphy->txiqlocal_chanspec to
2004 the current channel */
2005 } else {
2006 length = 11;
2007 if (dev->phy.rev < 3)
2008 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002009 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2010 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002011 }
2012
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002013 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002014 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2015 }
2016
Rafał Miłeckie53de672010-01-17 13:03:32 +01002017 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002018 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002019
2020 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2021 b43_nphy_tx_iq_workaround(dev);
2022
2023 if (dev->phy.rev >= 4)
2024 nphy->hang_avoid = avoid;
2025
2026 b43_nphy_stay_in_carrier_search(dev, false);
2027
2028 return error;
2029}
2030
Rafał Miłecki15931e32010-01-15 16:20:56 +01002031/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2032static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2033 struct nphy_txgains target, u8 type, bool debug)
2034{
2035 struct b43_phy_n *nphy = dev->phy.n;
2036 int i, j, index;
2037 u8 rfctl[2];
2038 u8 afectl_core;
2039 u16 tmp[6];
2040 u16 cur_hpf1, cur_hpf2, cur_lna;
2041 u32 real, imag;
2042 enum ieee80211_band band;
2043
2044 u8 use;
2045 u16 cur_hpf;
2046 u16 lna[3] = { 3, 3, 1 };
2047 u16 hpf1[3] = { 7, 2, 0 };
2048 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002049 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002050 u16 gain_save[2];
2051 u16 cal_gain[2];
2052 struct nphy_iqcal_params cal_params[2];
2053 struct nphy_iq_est est;
2054 int ret = 0;
2055 bool playtone = true;
2056 int desired = 13;
2057
2058 b43_nphy_stay_in_carrier_search(dev, 1);
2059
2060 if (dev->phy.rev < 2)
2061 ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
Rafał Miłecki91458342010-01-18 00:21:35 +01002062 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002063 for (i = 0; i < 2; i++) {
2064 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2065 cal_gain[i] = cal_params[i].cal_gain;
2066 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002067 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002068
2069 for (i = 0; i < 2; i++) {
2070 if (i == 0) {
2071 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2072 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2073 afectl_core = B43_NPHY_AFECTL_C1;
2074 } else {
2075 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2076 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2077 afectl_core = B43_NPHY_AFECTL_C2;
2078 }
2079
2080 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2081 tmp[2] = b43_phy_read(dev, afectl_core);
2082 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2083 tmp[4] = b43_phy_read(dev, rfctl[0]);
2084 tmp[5] = b43_phy_read(dev, rfctl[1]);
2085
2086 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2087 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2088 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2089 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2090 (1 - i));
2091 b43_phy_set(dev, afectl_core, 0x0006);
2092 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2093
2094 band = b43_current_band(dev->wl);
2095
2096 if (nphy->rxcalparams & 0xFF000000) {
2097 if (band == IEEE80211_BAND_5GHZ)
2098 b43_phy_write(dev, rfctl[0], 0x140);
2099 else
2100 b43_phy_write(dev, rfctl[0], 0x110);
2101 } else {
2102 if (band == IEEE80211_BAND_5GHZ)
2103 b43_phy_write(dev, rfctl[0], 0x180);
2104 else
2105 b43_phy_write(dev, rfctl[0], 0x120);
2106 }
2107
2108 if (band == IEEE80211_BAND_5GHZ)
2109 b43_phy_write(dev, rfctl[1], 0x148);
2110 else
2111 b43_phy_write(dev, rfctl[1], 0x114);
2112
2113 if (nphy->rxcalparams & 0x10000) {
2114 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2115 (i + 1));
2116 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2117 (2 - i));
2118 }
2119
2120 for (j = 0; i < 4; j++) {
2121 if (j < 3) {
2122 cur_lna = lna[j];
2123 cur_hpf1 = hpf1[j];
2124 cur_hpf2 = hpf2[j];
2125 } else {
2126 if (power[1] > 10000) {
2127 use = 1;
2128 cur_hpf = cur_hpf1;
2129 index = 2;
2130 } else {
2131 if (power[0] > 10000) {
2132 use = 1;
2133 cur_hpf = cur_hpf1;
2134 index = 1;
2135 } else {
2136 index = 0;
2137 use = 2;
2138 cur_hpf = cur_hpf2;
2139 }
2140 }
2141 cur_lna = lna[index];
2142 cur_hpf1 = hpf1[index];
2143 cur_hpf2 = hpf2[index];
2144 cur_hpf += desired - hweight32(power[index]);
2145 cur_hpf = clamp_val(cur_hpf, 0, 10);
2146 if (use == 1)
2147 cur_hpf1 = cur_hpf;
2148 else
2149 cur_hpf2 = cur_hpf;
2150 }
2151
2152 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
2153 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01002154 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
2155 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002156 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002157 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002158
2159 if (playtone) {
2160 /* TODO: Call N PHY TX Tone with 4000,
2161 (nphy_rxcalparams & 0xffff), 0, 0
2162 as arguments and save result as ret */
2163 playtone = false;
2164 } else {
2165 /* TODO: Call N PHY Run Samples with 160,
2166 0xFFFF, 0, 0, 0 as arguments */
2167 }
2168
2169 if (ret == 0) {
2170 if (j < 3) {
2171 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
2172 false);
2173 if (i == 0) {
2174 real = est.i0_pwr;
2175 imag = est.q0_pwr;
2176 } else {
2177 real = est.i1_pwr;
2178 imag = est.q1_pwr;
2179 }
2180 power[i] = ((real + imag) / 1024) + 1;
2181 } else {
2182 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
2183 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002184 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002185 }
2186
2187 if (ret != 0)
2188 break;
2189 }
2190
2191 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
2192 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
2193 b43_phy_write(dev, rfctl[1], tmp[5]);
2194 b43_phy_write(dev, rfctl[0], tmp[4]);
2195 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
2196 b43_phy_write(dev, afectl_core, tmp[2]);
2197 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
2198
2199 if (ret != 0)
2200 break;
2201 }
2202
Rafał Miłecki75377b22010-01-22 01:53:13 +01002203 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01002204 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002205 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002206
2207 b43_nphy_stay_in_carrier_search(dev, 0);
2208
2209 return ret;
2210}
2211
2212static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
2213 struct nphy_txgains target, u8 type, bool debug)
2214{
2215 return -1;
2216}
2217
2218/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
2219static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
2220 struct nphy_txgains target, u8 type, bool debug)
2221{
2222 if (dev->phy.rev >= 3)
2223 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
2224 else
2225 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
2226}
2227
Rafał Miłecki42e15472010-01-15 15:06:47 +01002228/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002229 * Init N-PHY
2230 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
2231 */
Michael Buesch424047e2008-01-09 16:13:56 +01002232int b43_phy_initn(struct b43_wldev *dev)
2233{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002234 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002235 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002236 struct b43_phy_n *nphy = phy->n;
2237 u8 tx_pwr_state;
2238 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002239 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002240 enum ieee80211_band tmp2;
2241 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01002242
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002243 u16 clip[2];
2244 bool do_cal = false;
2245
2246 if ((dev->phy.rev >= 3) &&
2247 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
2248 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
2249 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
2250 }
2251 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002252 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002253 nphy->crsminpwr_adjusted = false;
2254 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002255
2256 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002257 if (dev->phy.rev >= 3) {
2258 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
2259 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2260 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
2261 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
2262 } else {
2263 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2264 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002265 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
2266 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002267 if (dev->phy.rev < 6) {
2268 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
2269 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
2270 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002271 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
2272 ~(B43_NPHY_RFSEQMODE_CAOVER |
2273 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002274 if (dev->phy.rev >= 3)
2275 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002276 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
2277
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002278 if (dev->phy.rev <= 2) {
2279 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
2280 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
2281 ~B43_NPHY_BPHY_CTL3_SCALE,
2282 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
2283 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002284 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
2285 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
2286
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002287 if (bus->sprom.boardflags2_lo & 0x100 ||
2288 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
2289 bus->boardinfo.type == 0x8B))
2290 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
2291 else
2292 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
2293 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
2294 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
2295 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002296
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01002297 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01002298 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002299
2300 if (phy->rev < 2) {
2301 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
2302 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
2303 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002304
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002305 tmp2 = b43_current_band(dev->wl);
2306 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
2307 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
2308 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
2309 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
2310 nphy->papd_epsilon_offset[0] << 7);
2311 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
2312 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
2313 nphy->papd_epsilon_offset[1] << 7);
2314 /* TODO N PHY IPA Set TX Dig Filters */
2315 } else if (phy->rev >= 5) {
2316 /* TODO N PHY Ext PA Set TX Dig Filters */
2317 }
2318
2319 b43_nphy_workarounds(dev);
2320
2321 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01002322 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002323 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
2324 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
2325 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01002326 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002327
2328 /* TODO N PHY MAC PHY Clock Set with argument 1 */
2329
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002330 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002331 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
2332 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002333 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002334
Rafał Miłeckibbec3982010-01-15 14:31:39 +01002335 b43_nphy_classifier(dev, 0, 0);
2336 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002337 tx_pwr_state = nphy->txpwrctrl;
2338 /* TODO N PHY TX power control with argument 0
2339 (turning off power control) */
2340 /* TODO Fix the TX Power Settings */
2341 /* TODO N PHY TX Power Control Idle TSSI */
2342 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002343
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002344 if (phy->rev >= 3) {
2345 /* TODO */
2346 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002347 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
2348 b43_ntab_tx_gain_rev0_1_2);
2349 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
2350 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002351 }
2352
2353 if (nphy->phyrxchain != 3)
2354 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
2355 if (nphy->mphase_cal_phase_id > 0)
2356 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
2357
2358 do_rssi_cal = false;
2359 if (phy->rev >= 3) {
2360 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2361 do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
2362 else
2363 do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
2364
2365 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002366 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002367 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01002368 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002369 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002370 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002371 }
2372
2373 if (!((nphy->measure_hold & 0x6) != 0)) {
2374 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2375 do_cal = (nphy->iqcal_chanspec_2G == 0);
2376 else
2377 do_cal = (nphy->iqcal_chanspec_5G == 0);
2378
2379 if (nphy->mute)
2380 do_cal = false;
2381
2382 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002383 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002384
2385 if (nphy->antsel_type == 2)
2386 ;/*TODO NPHY Superswitch Init with argument 1*/
2387 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01002388 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002389 if (phy->rev >= 3) {
2390 nphy->cal_orig_pwr_idx[0] =
2391 nphy->txpwrindex[0].index_internal;
2392 nphy->cal_orig_pwr_idx[1] =
2393 nphy->txpwrindex[1].index_internal;
2394 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002395 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002396 }
2397 }
2398 }
2399 }
2400
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002401 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
2402 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002403 ;/* Call N PHY Save Cal */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002404 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002405 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002406 } else {
2407 b43_nphy_restore_cal(dev);
2408 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002409
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01002410 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002411 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
2412 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
2413 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
2414 if (phy->rev >= 3 && phy->rev <= 6)
2415 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01002416 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002417 /* TODO N PHY Spur Workaround */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002418
2419 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01002420 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01002421}
Michael Bueschef1a6282008-08-27 18:53:02 +02002422
2423static int b43_nphy_op_allocate(struct b43_wldev *dev)
2424{
2425 struct b43_phy_n *nphy;
2426
2427 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
2428 if (!nphy)
2429 return -ENOMEM;
2430 dev->phy.n = nphy;
2431
Michael Bueschef1a6282008-08-27 18:53:02 +02002432 return 0;
2433}
2434
Michael Bueschfb111372008-09-02 13:00:34 +02002435static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
2436{
2437 struct b43_phy *phy = &dev->phy;
2438 struct b43_phy_n *nphy = phy->n;
2439
2440 memset(nphy, 0, sizeof(*nphy));
2441
2442 //TODO init struct b43_phy_n
2443}
2444
2445static void b43_nphy_op_free(struct b43_wldev *dev)
2446{
2447 struct b43_phy *phy = &dev->phy;
2448 struct b43_phy_n *nphy = phy->n;
2449
2450 kfree(nphy);
2451 phy->n = NULL;
2452}
2453
Michael Bueschef1a6282008-08-27 18:53:02 +02002454static int b43_nphy_op_init(struct b43_wldev *dev)
2455{
Michael Bueschfb111372008-09-02 13:00:34 +02002456 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02002457}
2458
2459static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
2460{
2461#if B43_DEBUG
2462 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
2463 /* OFDM registers are onnly available on A/G-PHYs */
2464 b43err(dev->wl, "Invalid OFDM PHY access at "
2465 "0x%04X on N-PHY\n", offset);
2466 dump_stack();
2467 }
2468 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
2469 /* Ext-G registers are only available on G-PHYs */
2470 b43err(dev->wl, "Invalid EXT-G PHY access at "
2471 "0x%04X on N-PHY\n", offset);
2472 dump_stack();
2473 }
2474#endif /* B43_DEBUG */
2475}
2476
2477static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
2478{
2479 check_phyreg(dev, reg);
2480 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2481 return b43_read16(dev, B43_MMIO_PHY_DATA);
2482}
2483
2484static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
2485{
2486 check_phyreg(dev, reg);
2487 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2488 b43_write16(dev, B43_MMIO_PHY_DATA, value);
2489}
2490
2491static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
2492{
2493 /* Register 1 is a 32-bit register. */
2494 B43_WARN_ON(reg == 1);
2495 /* N-PHY needs 0x100 for read access */
2496 reg |= 0x100;
2497
2498 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2499 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
2500}
2501
2502static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
2503{
2504 /* Register 1 is a 32-bit register. */
2505 B43_WARN_ON(reg == 1);
2506
2507 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2508 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
2509}
2510
2511static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02002512 bool blocked)
Michael Bueschef1a6282008-08-27 18:53:02 +02002513{//TODO
2514}
2515
Michael Bueschcb24f572008-09-03 12:12:20 +02002516static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
2517{
2518 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
2519 on ? 0 : 0x7FFF);
2520}
2521
Michael Bueschef1a6282008-08-27 18:53:02 +02002522static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
2523 unsigned int new_channel)
2524{
2525 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2526 if ((new_channel < 1) || (new_channel > 14))
2527 return -EINVAL;
2528 } else {
2529 if (new_channel > 200)
2530 return -EINVAL;
2531 }
2532
2533 return nphy_channel_switch(dev, new_channel);
2534}
2535
2536static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
2537{
2538 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2539 return 1;
2540 return 36;
2541}
2542
Michael Bueschef1a6282008-08-27 18:53:02 +02002543const struct b43_phy_operations b43_phyops_n = {
2544 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02002545 .free = b43_nphy_op_free,
2546 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02002547 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02002548 .phy_read = b43_nphy_op_read,
2549 .phy_write = b43_nphy_op_write,
2550 .radio_read = b43_nphy_op_radio_read,
2551 .radio_write = b43_nphy_op_radio_write,
2552 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02002553 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02002554 .switch_channel = b43_nphy_op_switch_channel,
2555 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02002556 .recalc_txpower = b43_nphy_op_recalc_txpower,
2557 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02002558};