blob: 10ec29c50077bf3b5b818a10b3d018c474b2f686 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080054#include "amdgpu_ttm.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_gds.h"
Alex Deucher1f7371b2015-12-02 17:46:21 -050056#include "amd_powerplay.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040057#include "amdgpu_acp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040058
Alex Deucherb80d8472015-08-16 22:55:02 -040059#include "gpu_scheduler.h"
60
Alex Deucher97b2e202015-04-20 16:51:00 -040061/*
62 * Modules parameters.
63 */
64extern int amdgpu_modeset;
65extern int amdgpu_vram_limit;
66extern int amdgpu_gart_size;
Marek Olšák95844d22016-08-17 23:49:27 +020067extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040068extern int amdgpu_benchmarking;
69extern int amdgpu_testing;
70extern int amdgpu_audio;
71extern int amdgpu_disp_priority;
72extern int amdgpu_hw_i2c;
73extern int amdgpu_pcie_gen2;
74extern int amdgpu_msi;
75extern int amdgpu_lockup_timeout;
76extern int amdgpu_dpm;
77extern int amdgpu_smc_load_fw;
78extern int amdgpu_aspm;
79extern int amdgpu_runtime_pm;
Alex Deucher97b2e202015-04-20 16:51:00 -040080extern unsigned amdgpu_ip_block_mask;
81extern int amdgpu_bapm;
82extern int amdgpu_deep_color;
83extern int amdgpu_vm_size;
84extern int amdgpu_vm_block_size;
Christian Königd9c13152015-09-28 12:31:26 +020085extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +020086extern int amdgpu_vm_debug;
Jammy Zhou1333f722015-07-30 16:36:58 +080087extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080088extern int amdgpu_sched_hw_submission;
Alex Deucher1f7371b2015-12-02 17:46:21 -050089extern int amdgpu_powerplay;
Huang Rui6bb6b292016-05-24 13:47:05 +080090extern int amdgpu_powercontainment;
Alex Deuchercd474ba2016-02-04 10:21:23 -050091extern unsigned amdgpu_pcie_gen_cap;
92extern unsigned amdgpu_pcie_lane_cap;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020093extern unsigned amdgpu_cg_mask;
94extern unsigned amdgpu_pg_mask;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +020095extern char *amdgpu_disable_cu;
Rex Zhu66bc3f72016-07-28 17:36:35 +080096extern int amdgpu_sclk_deep_sleep_en;
Emily Deng9accf2f2016-08-10 16:01:25 +080097extern char *amdgpu_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -040098
Chunming Zhou4b559c92015-07-21 15:53:04 +080099#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400100#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
101#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
102/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
103#define AMDGPU_IB_POOL_SIZE 16
104#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
105#define AMDGPUFB_CONN_LIMIT 4
106#define AMDGPU_BIOS_NUM_SCRATCH 8
107
Alex Deucher97b2e202015-04-20 16:51:00 -0400108/* max number of rings */
109#define AMDGPU_MAX_RINGS 16
110#define AMDGPU_MAX_GFX_RINGS 1
111#define AMDGPU_MAX_COMPUTE_RINGS 8
Alex Deucher6f0359f2016-08-24 17:15:33 -0400112#define AMDGPU_MAX_VCE_RINGS 3
Alex Deucher97b2e202015-04-20 16:51:00 -0400113
Jammy Zhou36f523a2015-09-01 12:54:27 +0800114/* max number of IP instances */
115#define AMDGPU_MAX_SDMA_INSTANCES 2
116
Alex Deucher97b2e202015-04-20 16:51:00 -0400117/* hardcode that limit for now */
118#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
119
120/* hard reset data */
121#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
122
123/* reset flags */
124#define AMDGPU_RESET_GFX (1 << 0)
125#define AMDGPU_RESET_COMPUTE (1 << 1)
126#define AMDGPU_RESET_DMA (1 << 2)
127#define AMDGPU_RESET_CP (1 << 3)
128#define AMDGPU_RESET_GRBM (1 << 4)
129#define AMDGPU_RESET_DMA1 (1 << 5)
130#define AMDGPU_RESET_RLC (1 << 6)
131#define AMDGPU_RESET_SEM (1 << 7)
132#define AMDGPU_RESET_IH (1 << 8)
133#define AMDGPU_RESET_VMC (1 << 9)
134#define AMDGPU_RESET_MC (1 << 10)
135#define AMDGPU_RESET_DISPLAY (1 << 11)
136#define AMDGPU_RESET_UVD (1 << 12)
137#define AMDGPU_RESET_VCE (1 << 13)
138#define AMDGPU_RESET_VCE1 (1 << 14)
139
Alex Deucher97b2e202015-04-20 16:51:00 -0400140/* GFX current status */
141#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
142#define AMDGPU_GFX_SAFE_MODE 0x00000001L
143#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
144#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
145#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
146
147/* max cursor sizes (in pixels) */
148#define CIK_CURSOR_WIDTH 128
149#define CIK_CURSOR_HEIGHT 128
150
151struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400152struct amdgpu_ib;
153struct amdgpu_vm;
154struct amdgpu_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400155struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800156struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400157struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400158struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400159
160enum amdgpu_cp_irq {
161 AMDGPU_CP_IRQ_GFX_EOP = 0,
162 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
163 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
164 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
165 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
166 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
167 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
168 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
169 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
170
171 AMDGPU_CP_IRQ_LAST
172};
173
174enum amdgpu_sdma_irq {
175 AMDGPU_SDMA_IRQ_TRAP0 = 0,
176 AMDGPU_SDMA_IRQ_TRAP1,
177
178 AMDGPU_SDMA_IRQ_LAST
179};
180
181enum amdgpu_thermal_irq {
182 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
183 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
184
185 AMDGPU_THERMAL_IRQ_LAST
186};
187
Alex Deucher97b2e202015-04-20 16:51:00 -0400188int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400189 enum amd_ip_block_type block_type,
190 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400191int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400192 enum amd_ip_block_type block_type,
193 enum amd_powergating_state state);
Alex Deucher5dbbb602016-06-23 11:41:04 -0400194int amdgpu_wait_for_idle(struct amdgpu_device *adev,
195 enum amd_ip_block_type block_type);
196bool amdgpu_is_idle(struct amdgpu_device *adev,
197 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400198
199struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400200 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400201 u32 major;
202 u32 minor;
203 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400204 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400205};
206
207int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400208 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400209 u32 major, u32 minor);
210
211const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
212 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400213 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400214
215/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
216struct amdgpu_buffer_funcs {
217 /* maximum bytes in a single operation */
218 uint32_t copy_max_bytes;
219
220 /* number of dw to reserve per operation */
221 unsigned copy_num_dw;
222
223 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800224 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400225 /* src addr in bytes */
226 uint64_t src_offset,
227 /* dst addr in bytes */
228 uint64_t dst_offset,
229 /* number of byte to transfer */
230 uint32_t byte_count);
231
232 /* maximum bytes in a single operation */
233 uint32_t fill_max_bytes;
234
235 /* number of dw to reserve per operation */
236 unsigned fill_num_dw;
237
238 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800239 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400240 /* value to write to memory */
241 uint32_t src_data,
242 /* dst addr in bytes */
243 uint64_t dst_offset,
244 /* number of byte to fill */
245 uint32_t byte_count);
246};
247
248/* provided by hw blocks that can write ptes, e.g., sdma */
249struct amdgpu_vm_pte_funcs {
250 /* copy pte entries from GART */
251 void (*copy_pte)(struct amdgpu_ib *ib,
252 uint64_t pe, uint64_t src,
253 unsigned count);
254 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200255 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
256 uint64_t value, unsigned count,
257 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400258 /* for linear pte/pde updates without addr mapping */
259 void (*set_pte_pde)(struct amdgpu_ib *ib,
260 uint64_t pe,
261 uint64_t addr, unsigned count,
262 uint32_t incr, uint32_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400263};
264
265/* provided by the gmc block */
266struct amdgpu_gart_funcs {
267 /* flush the vm tlb via mmio */
268 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
269 uint32_t vmid);
270 /* write pte/pde updates using the cpu */
271 int (*set_pte_pde)(struct amdgpu_device *adev,
272 void *cpu_pt_addr, /* cpu addr of page table */
273 uint32_t gpu_page_idx, /* pte/pde to update */
274 uint64_t addr, /* addr to write into pte/pde */
275 uint32_t flags); /* access flags */
276};
277
278/* provided by the ih block */
279struct amdgpu_ih_funcs {
280 /* ring read/write ptr handling, called from interrupt context */
281 u32 (*get_wptr)(struct amdgpu_device *adev);
282 void (*decode_iv)(struct amdgpu_device *adev,
283 struct amdgpu_iv_entry *entry);
284 void (*set_rptr)(struct amdgpu_device *adev);
285};
286
287/* provided by hw blocks that expose a ring buffer for commands */
288struct amdgpu_ring_funcs {
289 /* ring read/write ptr handling */
290 u32 (*get_rptr)(struct amdgpu_ring *ring);
291 u32 (*get_wptr)(struct amdgpu_ring *ring);
292 void (*set_wptr)(struct amdgpu_ring *ring);
293 /* validating and patching of IBs */
294 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
295 /* command emit functions */
296 void (*emit_ib)(struct amdgpu_ring *ring,
Christian Königd88bf582016-05-06 17:50:03 +0200297 struct amdgpu_ib *ib,
298 unsigned vm_id, bool ctx_switch);
Alex Deucher97b2e202015-04-20 16:51:00 -0400299 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800300 uint64_t seq, unsigned flags);
Christian Königb8c7b392016-03-01 15:42:52 +0100301 void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400302 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
303 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200304 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Chunming Zhou11afbde2016-03-03 11:38:48 +0800305 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400306 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
307 uint32_t gds_base, uint32_t gds_size,
308 uint32_t gws_base, uint32_t gws_size,
309 uint32_t oa_base, uint32_t oa_size);
310 /* testing functions */
311 int (*test_ring)(struct amdgpu_ring *ring);
Christian Königbbec97a2016-07-05 21:07:17 +0200312 int (*test_ib)(struct amdgpu_ring *ring, long timeout);
Jammy Zhouedff0e22015-09-01 13:04:08 +0800313 /* insert NOP packets */
314 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +0100315 /* pad the indirect buffer to the necessary number of dw */
316 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Monk Liu03ccf482016-01-14 19:07:38 +0800317 unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
318 void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
Christian Königf06505b2016-07-20 13:49:34 +0200319 /* note usage for clock and power gating */
320 void (*begin_use)(struct amdgpu_ring *ring);
321 void (*end_use)(struct amdgpu_ring *ring);
Monk Liuc2167a62016-08-26 14:12:37 +0800322 void (*emit_switch_buffer) (struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400323};
324
325/*
326 * BIOS.
327 */
328bool amdgpu_get_bios(struct amdgpu_device *adev);
329bool amdgpu_read_bios(struct amdgpu_device *adev);
330
331/*
332 * Dummy page
333 */
334struct amdgpu_dummy_page {
335 struct page *page;
336 dma_addr_t addr;
337};
338int amdgpu_dummy_page_init(struct amdgpu_device *adev);
339void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
340
341
342/*
343 * Clocks
344 */
345
346#define AMDGPU_MAX_PPLL 3
347
348struct amdgpu_clock {
349 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
350 struct amdgpu_pll spll;
351 struct amdgpu_pll mpll;
352 /* 10 Khz units */
353 uint32_t default_mclk;
354 uint32_t default_sclk;
355 uint32_t default_dispclk;
356 uint32_t current_dispclk;
357 uint32_t dp_extclk;
358 uint32_t max_pixel_clock;
359};
360
361/*
362 * Fences.
363 */
364struct amdgpu_fence_driver {
Alex Deucher97b2e202015-04-20 16:51:00 -0400365 uint64_t gpu_addr;
366 volatile uint32_t *cpu_addr;
367 /* sync_seq is protected by ring emission lock */
Christian König742c0852016-03-14 15:46:06 +0100368 uint32_t sync_seq;
369 atomic_t last_seq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400370 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400371 struct amdgpu_irq_src *irq_src;
372 unsigned irq_type;
Christian Königc2776af2015-11-03 13:27:39 +0100373 struct timer_list fallback_timer;
Christian Königc89377d2016-03-13 19:19:48 +0100374 unsigned num_fences_mask;
Christian König4a7d74f2016-03-14 14:29:46 +0100375 spinlock_t lock;
Christian Königc89377d2016-03-13 19:19:48 +0100376 struct fence **fences;
Alex Deucher97b2e202015-04-20 16:51:00 -0400377};
378
379/* some special values for the owner field */
380#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
381#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
Alex Deucher97b2e202015-04-20 16:51:00 -0400382
Chunming Zhou890ee232015-06-01 14:35:03 +0800383#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
384#define AMDGPU_FENCE_FLAG_INT (1 << 1)
385
Alex Deucher97b2e202015-04-20 16:51:00 -0400386int amdgpu_fence_driver_init(struct amdgpu_device *adev);
387void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
388void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
389
Christian Könige6151a02016-03-15 14:52:26 +0100390int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
391 unsigned num_hw_submission);
Alex Deucher97b2e202015-04-20 16:51:00 -0400392int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
393 struct amdgpu_irq_src *irq_src,
394 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400395void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
396void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Christian König364beb22016-02-16 17:39:39 +0100397int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
Alex Deucher97b2e202015-04-20 16:51:00 -0400398void amdgpu_fence_process(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400399int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
400unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
401
Alex Deucher97b2e202015-04-20 16:51:00 -0400402/*
Flora Cuic632d792016-08-02 11:32:41 +0800403 * BO.
Alex Deucher97b2e202015-04-20 16:51:00 -0400404 */
Christian König29b32592016-04-15 17:19:16 +0200405
Alex Deucher97b2e202015-04-20 16:51:00 -0400406struct amdgpu_bo_list_entry {
407 struct amdgpu_bo *robj;
408 struct ttm_validate_buffer tv;
409 struct amdgpu_bo_va *bo_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400410 uint32_t priority;
Christian König2f568db2016-02-23 12:36:59 +0100411 struct page **user_pages;
412 int user_invalidated;
Alex Deucher97b2e202015-04-20 16:51:00 -0400413};
414
415struct amdgpu_bo_va_mapping {
416 struct list_head list;
417 struct interval_tree_node it;
418 uint64_t offset;
419 uint32_t flags;
420};
421
422/* bo virtual addresses in a specific vm */
423struct amdgpu_bo_va {
424 /* protected by bo being reserved */
425 struct list_head bo_list;
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800426 struct fence *last_pt_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400427 unsigned ref_count;
428
Christian König7fc11952015-07-30 11:53:42 +0200429 /* protected by vm mutex and spinlock */
Alex Deucher97b2e202015-04-20 16:51:00 -0400430 struct list_head vm_status;
431
Christian König7fc11952015-07-30 11:53:42 +0200432 /* mappings for this bo_va */
433 struct list_head invalids;
434 struct list_head valids;
435
Alex Deucher97b2e202015-04-20 16:51:00 -0400436 /* constant after initialization */
437 struct amdgpu_vm *vm;
438 struct amdgpu_bo *bo;
439};
440
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800441#define AMDGPU_GEM_DOMAIN_MAX 0x3
442
Alex Deucher97b2e202015-04-20 16:51:00 -0400443struct amdgpu_bo {
444 /* Protected by gem.mutex */
445 struct list_head list;
446 /* Protected by tbo.reserved */
Christian König1ea863f2015-12-18 22:13:12 +0100447 u32 prefered_domains;
448 u32 allowed_domains;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800449 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400450 struct ttm_placement placement;
451 struct ttm_buffer_object tbo;
452 struct ttm_bo_kmap_obj kmap;
453 u64 flags;
454 unsigned pin_count;
455 void *kptr;
456 u64 tiling_flags;
457 u64 metadata_flags;
458 void *metadata;
459 u32 metadata_size;
460 /* list of all virtual address to which this bo
461 * is associated to
462 */
463 struct list_head va;
464 /* Constant after initialization */
465 struct amdgpu_device *adev;
466 struct drm_gem_object gem_base;
Christian König82b9c552015-11-27 16:49:00 +0100467 struct amdgpu_bo *parent;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800468 struct amdgpu_bo *shadow;
Alex Deucher97b2e202015-04-20 16:51:00 -0400469
470 struct ttm_bo_kmap_obj dma_buf_vmap;
Alex Deucher97b2e202015-04-20 16:51:00 -0400471 struct amdgpu_mn *mn;
472 struct list_head mn_list;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800473 struct list_head shadow_list;
Alex Deucher97b2e202015-04-20 16:51:00 -0400474};
475#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
476
477void amdgpu_gem_object_free(struct drm_gem_object *obj);
478int amdgpu_gem_object_open(struct drm_gem_object *obj,
479 struct drm_file *file_priv);
480void amdgpu_gem_object_close(struct drm_gem_object *obj,
481 struct drm_file *file_priv);
482unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
483struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200484struct drm_gem_object *
485amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
486 struct dma_buf_attachment *attach,
487 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400488struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
489 struct drm_gem_object *gobj,
490 int flags);
491int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
492void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
493struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
494void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
495void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
496int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
497
498/* sub-allocation manager, it has to be protected by another lock.
499 * By conception this is an helper for other part of the driver
500 * like the indirect buffer or semaphore, which both have their
501 * locking.
502 *
503 * Principe is simple, we keep a list of sub allocation in offset
504 * order (first entry has offset == 0, last entry has the highest
505 * offset).
506 *
507 * When allocating new object we first check if there is room at
508 * the end total_size - (last_object_offset + last_object_size) >=
509 * alloc_size. If so we allocate new object there.
510 *
511 * When there is not enough room at the end, we start waiting for
512 * each sub object until we reach object_offset+object_size >=
513 * alloc_size, this object then become the sub object we return.
514 *
515 * Alignment can't be bigger than page size.
516 *
517 * Hole are not considered for allocation to keep things simple.
518 * Assumption is that there won't be hole (all object on same
519 * alignment).
520 */
Christian König6ba60b82016-03-11 14:50:08 +0100521
522#define AMDGPU_SA_NUM_FENCE_LISTS 32
523
Alex Deucher97b2e202015-04-20 16:51:00 -0400524struct amdgpu_sa_manager {
525 wait_queue_head_t wq;
526 struct amdgpu_bo *bo;
527 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100528 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400529 struct list_head olist;
530 unsigned size;
531 uint64_t gpu_addr;
532 void *cpu_ptr;
533 uint32_t domain;
534 uint32_t align;
535};
536
Alex Deucher97b2e202015-04-20 16:51:00 -0400537/* sub-allocation buffer */
538struct amdgpu_sa_bo {
539 struct list_head olist;
540 struct list_head flist;
541 struct amdgpu_sa_manager *manager;
542 unsigned soffset;
543 unsigned eoffset;
Chunming Zhou4ce98912015-08-19 16:41:19 +0800544 struct fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400545};
546
547/*
548 * GEM objects.
549 */
Christian König418aa0c2016-02-15 16:59:57 +0100550void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400551int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
552 int alignment, u32 initial_domain,
553 u64 flags, bool kernel,
554 struct drm_gem_object **obj);
555
556int amdgpu_mode_dumb_create(struct drm_file *file_priv,
557 struct drm_device *dev,
558 struct drm_mode_create_dumb *args);
559int amdgpu_mode_dumb_mmap(struct drm_file *filp,
560 struct drm_device *dev,
561 uint32_t handle, uint64_t *offset_p);
Alex Deucher97b2e202015-04-20 16:51:00 -0400562/*
563 * Synchronization
564 */
565struct amdgpu_sync {
Christian Königf91b3a62015-08-20 14:47:40 +0800566 DECLARE_HASHTABLE(fences, 4);
Chunming Zhou3c623382015-08-20 18:33:59 +0800567 struct fence *last_vm_update;
Alex Deucher97b2e202015-04-20 16:51:00 -0400568};
569
570void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200571int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
572 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400573int amdgpu_sync_resv(struct amdgpu_device *adev,
574 struct amdgpu_sync *sync,
575 struct reservation_object *resv,
576 void *owner);
Christian König1fbb2e92016-06-01 10:47:36 +0200577struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
578 struct amdgpu_ring *ring);
Christian Könige61235d2015-08-25 11:05:36 +0200579struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
Christian König8a8f0b42016-02-03 15:11:39 +0100580void amdgpu_sync_free(struct amdgpu_sync *sync);
Christian König257bf152016-02-16 11:24:58 +0100581int amdgpu_sync_init(void);
582void amdgpu_sync_fini(void);
Rex Zhud573de22016-05-12 13:27:28 +0800583int amdgpu_fence_slab_init(void);
584void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400585
586/*
587 * GART structures, functions & helpers
588 */
589struct amdgpu_mc;
590
591#define AMDGPU_GPU_PAGE_SIZE 4096
592#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
593#define AMDGPU_GPU_PAGE_SHIFT 12
594#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
595
596struct amdgpu_gart {
597 dma_addr_t table_addr;
598 struct amdgpu_bo *robj;
599 void *ptr;
600 unsigned num_gpu_pages;
601 unsigned num_cpu_pages;
602 unsigned table_size;
Christian Königa1d29472016-03-30 14:42:57 +0200603#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
Alex Deucher97b2e202015-04-20 16:51:00 -0400604 struct page **pages;
Christian Königa1d29472016-03-30 14:42:57 +0200605#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400606 bool ready;
607 const struct amdgpu_gart_funcs *gart_funcs;
608};
609
610int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
611void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
612int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
613void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
614int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
615void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
616int amdgpu_gart_init(struct amdgpu_device *adev);
617void amdgpu_gart_fini(struct amdgpu_device *adev);
618void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
619 int pages);
620int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
621 int pages, struct page **pagelist,
622 dma_addr_t *dma_addr, uint32_t flags);
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800623int amdgpu_ttm_recover_gart(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400624
625/*
626 * GPU MC structures, functions & helpers
627 */
628struct amdgpu_mc {
629 resource_size_t aper_size;
630 resource_size_t aper_base;
631 resource_size_t agp_base;
632 /* for some chips with <= 32MB we need to lie
633 * about vram size near mc fb location */
634 u64 mc_vram_size;
635 u64 visible_vram_size;
636 u64 gtt_size;
637 u64 gtt_start;
638 u64 gtt_end;
639 u64 vram_start;
640 u64 vram_end;
641 unsigned vram_width;
642 u64 real_vram_size;
643 int vram_mtrr;
644 u64 gtt_base_align;
645 u64 mc_mask;
646 const struct firmware *fw; /* MC firmware */
647 uint32_t fw_version;
648 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800649 uint32_t vram_type;
Chunming Zhou50b01972016-07-18 16:59:24 +0800650 uint32_t srbm_soft_reset;
651 struct amdgpu_mode_mc_save save;
Alex Deucher97b2e202015-04-20 16:51:00 -0400652};
653
654/*
655 * GPU doorbell structures, functions & helpers
656 */
657typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
658{
659 AMDGPU_DOORBELL_KIQ = 0x000,
660 AMDGPU_DOORBELL_HIQ = 0x001,
661 AMDGPU_DOORBELL_DIQ = 0x002,
662 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
663 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
664 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
665 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
666 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
667 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
668 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
669 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
670 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
671 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
672 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
673 AMDGPU_DOORBELL_IH = 0x1E8,
674 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
675 AMDGPU_DOORBELL_INVALID = 0xFFFF
676} AMDGPU_DOORBELL_ASSIGNMENT;
677
678struct amdgpu_doorbell {
679 /* doorbell mmio */
680 resource_size_t base;
681 resource_size_t size;
682 u32 __iomem *ptr;
683 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
684};
685
686void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
687 phys_addr_t *aperture_base,
688 size_t *aperture_size,
689 size_t *start_offset);
690
691/*
692 * IRQS.
693 */
694
695struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900696 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400697 struct work_struct unpin_work;
698 struct amdgpu_device *adev;
699 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900700 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400701 uint64_t base;
702 struct drm_pending_vblank_event *event;
703 struct amdgpu_bo *old_rbo;
Christian König1ffd2652015-08-11 17:29:52 +0200704 struct fence *excl;
705 unsigned shared_count;
706 struct fence **shared;
Christian Königc3874b72016-02-11 15:48:30 +0100707 struct fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400708 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400709};
710
711
712/*
713 * CP & rings.
714 */
715
716struct amdgpu_ib {
717 struct amdgpu_sa_bo *sa_bo;
718 uint32_t length_dw;
719 uint64_t gpu_addr;
720 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800721 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400722};
723
724enum amdgpu_ring_type {
725 AMDGPU_RING_TYPE_GFX,
726 AMDGPU_RING_TYPE_COMPUTE,
727 AMDGPU_RING_TYPE_SDMA,
728 AMDGPU_RING_TYPE_UVD,
729 AMDGPU_RING_TYPE_VCE
730};
731
Nils Wallménius62250a92016-04-10 16:30:00 +0200732extern const struct amd_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800733
Christian König50838c82016-02-03 13:44:52 +0100734int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800735 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100736int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
737 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800738
Christian Königa5fb4ec2016-06-29 15:10:31 +0200739void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100740void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100741int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Christian König2bd9ccf2016-02-01 12:53:58 +0100742 struct amd_sched_entity *entity, void *owner,
743 struct fence **f);
Chunming Zhou3c704e92015-07-29 10:33:14 +0800744
Alex Deucher97b2e202015-04-20 16:51:00 -0400745struct amdgpu_ring {
746 struct amdgpu_device *adev;
747 const struct amdgpu_ring_funcs *funcs;
748 struct amdgpu_fence_driver fence_drv;
Christian Königedf600d2016-05-03 15:54:54 +0200749 struct amd_gpu_scheduler sched;
Alex Deucher97b2e202015-04-20 16:51:00 -0400750
Alex Deucher97b2e202015-04-20 16:51:00 -0400751 struct amdgpu_bo *ring_obj;
752 volatile uint32_t *ring;
753 unsigned rptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400754 unsigned wptr;
755 unsigned wptr_old;
756 unsigned ring_size;
Christian Königc7e6be22016-01-21 13:06:05 +0100757 unsigned max_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400758 int count_dw;
Alex Deucher97b2e202015-04-20 16:51:00 -0400759 uint64_t gpu_addr;
760 uint32_t align_mask;
761 uint32_t ptr_mask;
762 bool ready;
763 u32 nop;
764 u32 idx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400765 u32 me;
766 u32 pipe;
767 u32 queue;
768 struct amdgpu_bo *mqd_obj;
769 u32 doorbell_index;
770 bool use_doorbell;
771 unsigned wptr_offs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400772 unsigned fence_offs;
Christian Königaa3b73f2016-05-03 15:17:40 +0200773 uint64_t current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400774 enum amdgpu_ring_type type;
775 char name[16];
Monk Liu128cff12016-01-14 18:08:16 +0800776 unsigned cond_exe_offs;
Christian König92c023c2016-07-19 14:34:17 +0200777 u64 cond_exe_gpu_addr;
778 volatile u32 *cond_exe_cpu_addr;
Monk Liua909c6b2016-06-14 12:02:21 -0400779#if defined(CONFIG_DEBUG_FS)
780 struct dentry *ent;
781#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400782};
783
784/*
785 * VM
786 */
787
788/* maximum number of VMIDs */
789#define AMDGPU_NUM_VM 16
790
Christian König96105e52016-08-12 12:59:59 +0200791/* Maximum number of PTEs the hardware can write with one command */
792#define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
793
Alex Deucher97b2e202015-04-20 16:51:00 -0400794/* number of entries in page table */
795#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
796
797/* PTBs (Page Table Blocks) need to be aligned to 32K */
798#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
Alex Deucher97b2e202015-04-20 16:51:00 -0400799
Christian König1303c732016-08-03 17:46:42 +0200800/* LOG2 number of continuous pages for the fragment field */
801#define AMDGPU_LOG2_PAGES_PER_FRAG 4
802
Alex Deucher97b2e202015-04-20 16:51:00 -0400803#define AMDGPU_PTE_VALID (1 << 0)
804#define AMDGPU_PTE_SYSTEM (1 << 1)
805#define AMDGPU_PTE_SNOOPED (1 << 2)
806
807/* VI only */
808#define AMDGPU_PTE_EXECUTABLE (1 << 4)
809
810#define AMDGPU_PTE_READABLE (1 << 5)
811#define AMDGPU_PTE_WRITEABLE (1 << 6)
812
Christian König1303c732016-08-03 17:46:42 +0200813#define AMDGPU_PTE_FRAG(x) ((x & 0x1f) << 7)
Alex Deucher97b2e202015-04-20 16:51:00 -0400814
Christian Königd9c13152015-09-28 12:31:26 +0200815/* How to programm VM fault handling */
816#define AMDGPU_VM_FAULT_STOP_NEVER 0
817#define AMDGPU_VM_FAULT_STOP_FIRST 1
818#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
819
Alex Deucher97b2e202015-04-20 16:51:00 -0400820struct amdgpu_vm_pt {
Christian Königee1782c2015-12-11 21:01:23 +0100821 struct amdgpu_bo_list_entry entry;
822 uint64_t addr;
Chunming Zhou6557e3d2016-08-15 11:36:54 +0800823 uint64_t shadow_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400824};
825
Alex Deucher97b2e202015-04-20 16:51:00 -0400826struct amdgpu_vm {
Christian König25cfc3c2015-12-19 19:42:05 +0100827 /* tree of virtual addresses mapped */
Alex Deucher97b2e202015-04-20 16:51:00 -0400828 struct rb_root va;
829
Christian König7fc11952015-07-30 11:53:42 +0200830 /* protecting invalidated */
Alex Deucher97b2e202015-04-20 16:51:00 -0400831 spinlock_t status_lock;
832
833 /* BOs moved, but not yet updated in the PT */
834 struct list_head invalidated;
835
Christian König7fc11952015-07-30 11:53:42 +0200836 /* BOs cleared in the PT because of a move */
837 struct list_head cleared;
838
839 /* BO mappings freed, but not yet updated in the PT */
Alex Deucher97b2e202015-04-20 16:51:00 -0400840 struct list_head freed;
841
842 /* contains the page directory */
843 struct amdgpu_bo *page_directory;
844 unsigned max_pde_used;
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200845 struct fence *page_directory_fence;
Christian König5a712a82016-06-21 16:28:15 +0200846 uint64_t last_eviction_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400847
848 /* array of page tables, one for each page directory entry */
849 struct amdgpu_vm_pt *page_tables;
850
851 /* for id and flush management per ring */
Christian Königbcb1ba32016-03-08 15:40:11 +0100852 struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
Christian König25cfc3c2015-12-19 19:42:05 +0100853
jimqu81d75a32015-12-04 17:17:00 +0800854 /* protecting freed */
855 spinlock_t freed_lock;
Christian König2bd9ccf2016-02-01 12:53:58 +0100856
857 /* Scheduler entity for page table updates */
858 struct amd_sched_entity entity;
Chunming Zhou031e2982016-04-25 10:19:13 +0800859
860 /* client id */
861 u64 client_id;
Alex Deucher97b2e202015-04-20 16:51:00 -0400862};
863
Christian Königbcb1ba32016-03-08 15:40:11 +0100864struct amdgpu_vm_id {
Christian Königa9a78b32016-01-21 10:19:11 +0100865 struct list_head list;
Christian König832a9022016-02-15 12:33:02 +0100866 struct fence *first;
867 struct amdgpu_sync active;
Christian König41d9eb22016-03-01 16:46:18 +0100868 struct fence *last_flush;
Christian König0ea54b92016-05-04 10:20:01 +0200869 atomic64_t owner;
Christian König971fe9a92016-03-01 15:09:25 +0100870
Christian Königbcb1ba32016-03-08 15:40:11 +0100871 uint64_t pd_gpu_addr;
872 /* last flushed PD/PT update */
873 struct fence *flushed_updates;
874
Chunming Zhou6adb0512016-06-27 17:06:01 +0800875 uint32_t current_gpu_reset_count;
876
Christian König971fe9a92016-03-01 15:09:25 +0100877 uint32_t gds_base;
878 uint32_t gds_size;
879 uint32_t gws_base;
880 uint32_t gws_size;
881 uint32_t oa_base;
882 uint32_t oa_size;
Christian Königa9a78b32016-01-21 10:19:11 +0100883};
Christian König8d0a7ce2015-11-03 20:58:50 +0100884
Christian Königa9a78b32016-01-21 10:19:11 +0100885struct amdgpu_vm_manager {
886 /* Handling of VMIDs */
887 struct mutex lock;
888 unsigned num_ids;
889 struct list_head ids_lru;
Christian Königbcb1ba32016-03-08 15:40:11 +0100890 struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
Christian König1c16c0a2015-11-14 21:31:40 +0100891
Christian König1fbb2e92016-06-01 10:47:36 +0200892 /* Handling of VM fences */
893 u64 fence_context;
894 unsigned seqno[AMDGPU_MAX_RINGS];
895
Christian König8b4fb002015-11-15 16:04:16 +0100896 uint32_t max_pfn;
Alex Deucher97b2e202015-04-20 16:51:00 -0400897 /* vram base address for page table entry */
Christian König8b4fb002015-11-15 16:04:16 +0100898 u64 vram_base_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -0400899 /* is vm enabled? */
Christian König8b4fb002015-11-15 16:04:16 +0100900 bool enabled;
Alex Deucher97b2e202015-04-20 16:51:00 -0400901 /* vm pte handling */
902 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
Christian König2d55e452016-02-08 17:37:38 +0100903 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
904 unsigned vm_pte_num_rings;
905 atomic_t vm_pte_next_ring;
Chunming Zhou031e2982016-04-25 10:19:13 +0800906 /* client id counter */
907 atomic64_t client_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -0400908};
909
Christian Königa9a78b32016-01-21 10:19:11 +0100910void amdgpu_vm_manager_init(struct amdgpu_device *adev);
Christian Königea89f8c2015-11-15 20:52:06 +0100911void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
Christian König8b4fb002015-11-15 16:04:16 +0100912int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
913void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
Christian König56467eb2015-12-11 15:16:32 +0100914void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
915 struct list_head *validated,
916 struct amdgpu_bo_list_entry *entry);
Christian König5a712a82016-06-21 16:28:15 +0200917void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
918 struct list_head *duplicates);
Christian Königeceb8a12016-01-11 15:35:21 +0100919void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
920 struct amdgpu_vm *vm);
Christian König8b4fb002015-11-15 16:04:16 +0100921int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
Christian König4ff37a82016-02-26 16:18:26 +0100922 struct amdgpu_sync *sync, struct fence *fence,
Chunming Zhoufd53be32016-07-01 17:59:01 +0800923 struct amdgpu_job *job);
924int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
Christian König971fe9a92016-03-01 15:09:25 +0100925void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
Christian König8b4fb002015-11-15 16:04:16 +0100926int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
927 struct amdgpu_vm *vm);
928int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
929 struct amdgpu_vm *vm);
930int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
931 struct amdgpu_sync *sync);
932int amdgpu_vm_bo_update(struct amdgpu_device *adev,
933 struct amdgpu_bo_va *bo_va,
Christian König99e124f2016-08-16 14:43:17 +0200934 bool clear);
Christian König8b4fb002015-11-15 16:04:16 +0100935void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
936 struct amdgpu_bo *bo);
937struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
938 struct amdgpu_bo *bo);
939struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
940 struct amdgpu_vm *vm,
941 struct amdgpu_bo *bo);
942int amdgpu_vm_bo_map(struct amdgpu_device *adev,
943 struct amdgpu_bo_va *bo_va,
944 uint64_t addr, uint64_t offset,
945 uint64_t size, uint32_t flags);
946int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
947 struct amdgpu_bo_va *bo_va,
948 uint64_t addr);
949void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
950 struct amdgpu_bo_va *bo_va);
Christian König8b4fb002015-11-15 16:04:16 +0100951
Alex Deucher97b2e202015-04-20 16:51:00 -0400952/*
953 * context related structures
954 */
955
Christian König21c16bf2015-07-07 17:24:49 +0200956struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200957 uint64_t sequence;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800958 struct fence **fences;
Christian König91404fb2015-08-05 18:33:21 +0200959 struct amd_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200960};
961
Alex Deucher97b2e202015-04-20 16:51:00 -0400962struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400963 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800964 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -0400965 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200966 spinlock_t ring_lock;
Chunming Zhou37cd0ca2015-12-10 15:45:11 +0800967 struct fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200968 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400969};
970
971struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400972 struct amdgpu_device *adev;
973 struct mutex lock;
974 /* protected by lock */
975 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400976};
977
Alex Deucher0b492a42015-08-16 22:48:26 -0400978struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
979int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
980
Christian König21c16bf2015-07-07 17:24:49 +0200981uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
Christian Königce882e62015-08-19 15:00:55 +0200982 struct fence *fence);
Christian König21c16bf2015-07-07 17:24:49 +0200983struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
984 struct amdgpu_ring *ring, uint64_t seq);
985
Alex Deucher0b492a42015-08-16 22:48:26 -0400986int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
987 struct drm_file *filp);
988
Christian Königefd4ccb2015-08-04 16:20:31 +0200989void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
990void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400991
Alex Deucher97b2e202015-04-20 16:51:00 -0400992/*
993 * file private structure
994 */
995
996struct amdgpu_fpriv {
997 struct amdgpu_vm vm;
998 struct mutex bo_list_lock;
999 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001000 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001001};
1002
1003/*
1004 * residency list
1005 */
1006
1007struct amdgpu_bo_list {
1008 struct mutex lock;
1009 struct amdgpu_bo *gds_obj;
1010 struct amdgpu_bo *gws_obj;
1011 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +01001012 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001013 unsigned num_entries;
1014 struct amdgpu_bo_list_entry *array;
1015};
1016
1017struct amdgpu_bo_list *
1018amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +01001019void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1020 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -04001021void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1022void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1023
1024/*
1025 * GFX stuff
1026 */
1027#include "clearstate_defs.h"
1028
Alex Deucher79e54122016-04-08 15:45:13 -04001029struct amdgpu_rlc_funcs {
1030 void (*enter_safe_mode)(struct amdgpu_device *adev);
1031 void (*exit_safe_mode)(struct amdgpu_device *adev);
1032};
1033
Alex Deucher97b2e202015-04-20 16:51:00 -04001034struct amdgpu_rlc {
1035 /* for power gating */
1036 struct amdgpu_bo *save_restore_obj;
1037 uint64_t save_restore_gpu_addr;
1038 volatile uint32_t *sr_ptr;
1039 const u32 *reg_list;
1040 u32 reg_list_size;
1041 /* for clear state */
1042 struct amdgpu_bo *clear_state_obj;
1043 uint64_t clear_state_gpu_addr;
1044 volatile uint32_t *cs_ptr;
1045 const struct cs_section_def *cs_data;
1046 u32 clear_state_size;
1047 /* for cp tables */
1048 struct amdgpu_bo *cp_table_obj;
1049 uint64_t cp_table_gpu_addr;
1050 volatile uint32_t *cp_table_ptr;
1051 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -04001052
1053 /* safe mode for updating CG/PG state */
1054 bool in_safe_mode;
1055 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -04001056
1057 /* for firmware data */
1058 u32 save_and_restore_offset;
1059 u32 clear_state_descriptor_offset;
1060 u32 avail_scratch_ram_locations;
1061 u32 reg_restore_list_size;
1062 u32 reg_list_format_start;
1063 u32 reg_list_format_separate_start;
1064 u32 starting_offsets_start;
1065 u32 reg_list_format_size_bytes;
1066 u32 reg_list_size_bytes;
1067
1068 u32 *register_list_format;
1069 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -04001070};
1071
1072struct amdgpu_mec {
1073 struct amdgpu_bo *hpd_eop_obj;
1074 u64 hpd_eop_gpu_addr;
1075 u32 num_pipe;
1076 u32 num_mec;
1077 u32 num_queue;
1078};
1079
1080/*
1081 * GPU scratch registers structures, functions & helpers
1082 */
1083struct amdgpu_scratch {
1084 unsigned num_reg;
1085 uint32_t reg_base;
1086 bool free[32];
1087 uint32_t reg[32];
1088};
1089
1090/*
1091 * GFX configurations
1092 */
1093struct amdgpu_gca_config {
1094 unsigned max_shader_engines;
1095 unsigned max_tile_pipes;
1096 unsigned max_cu_per_sh;
1097 unsigned max_sh_per_se;
1098 unsigned max_backends_per_se;
1099 unsigned max_texture_channel_caches;
1100 unsigned max_gprs;
1101 unsigned max_gs_threads;
1102 unsigned max_hw_contexts;
1103 unsigned sc_prim_fifo_size_frontend;
1104 unsigned sc_prim_fifo_size_backend;
1105 unsigned sc_hiz_tile_fifo_size;
1106 unsigned sc_earlyz_tile_fifo_size;
1107
1108 unsigned num_tile_pipes;
1109 unsigned backend_enable_mask;
1110 unsigned mem_max_burst_length_bytes;
1111 unsigned mem_row_size_in_kb;
1112 unsigned shader_engine_tile_size;
1113 unsigned num_gpus;
1114 unsigned multi_gpu_tile_size;
1115 unsigned mc_arb_ramcfg;
1116 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -05001117 unsigned num_rbs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001118
1119 uint32_t tile_mode_array[32];
1120 uint32_t macrotile_mode_array[16];
1121};
1122
Alex Deucher7dae69a2016-05-03 16:25:53 -04001123struct amdgpu_cu_info {
1124 uint32_t number; /* total active CU number */
1125 uint32_t ao_cu_mask;
1126 uint32_t bitmap[4][4];
1127};
1128
Alex Deucherb95e31f2016-07-07 15:01:42 -04001129struct amdgpu_gfx_funcs {
1130 /* get the gpu clock counter */
1131 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -04001132 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Alex Deucherb95e31f2016-07-07 15:01:42 -04001133};
1134
Alex Deucher97b2e202015-04-20 16:51:00 -04001135struct amdgpu_gfx {
1136 struct mutex gpu_clock_mutex;
1137 struct amdgpu_gca_config config;
1138 struct amdgpu_rlc rlc;
1139 struct amdgpu_mec mec;
1140 struct amdgpu_scratch scratch;
1141 const struct firmware *me_fw; /* ME firmware */
1142 uint32_t me_fw_version;
1143 const struct firmware *pfp_fw; /* PFP firmware */
1144 uint32_t pfp_fw_version;
1145 const struct firmware *ce_fw; /* CE firmware */
1146 uint32_t ce_fw_version;
1147 const struct firmware *rlc_fw; /* RLC firmware */
1148 uint32_t rlc_fw_version;
1149 const struct firmware *mec_fw; /* MEC firmware */
1150 uint32_t mec_fw_version;
1151 const struct firmware *mec2_fw; /* MEC2 firmware */
1152 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001153 uint32_t me_feature_version;
1154 uint32_t ce_feature_version;
1155 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001156 uint32_t rlc_feature_version;
1157 uint32_t mec_feature_version;
1158 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001159 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1160 unsigned num_gfx_rings;
1161 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1162 unsigned num_compute_rings;
1163 struct amdgpu_irq_src eop_irq;
1164 struct amdgpu_irq_src priv_reg_irq;
1165 struct amdgpu_irq_src priv_inst_irq;
1166 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -04001167 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +08001168 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -04001169 unsigned ce_ram_size;
1170 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -04001171 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +08001172
1173 /* reset mask */
1174 uint32_t grbm_soft_reset;
1175 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001176};
1177
Christian Königb07c60c2016-01-31 12:29:04 +01001178int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -04001179 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +02001180void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
1181 struct fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +01001182int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian König336d1f52016-02-16 10:57:10 +01001183 struct amdgpu_ib *ib, struct fence *last_vm_update,
Monk Liuc5637832016-04-19 20:11:32 +08001184 struct amdgpu_job *job, struct fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -04001185int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1186void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1187int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001188int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
Jammy Zhouedff0e22015-09-01 13:04:08 +08001189void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
Christian König9e5d53092016-01-31 12:20:55 +01001190void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
Alex Deucher97b2e202015-04-20 16:51:00 -04001191void amdgpu_ring_commit(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001192void amdgpu_ring_undo(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001193int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1194 unsigned ring_size, u32 nop, u32 align_mask,
1195 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1196 enum amdgpu_ring_type ring_type);
1197void amdgpu_ring_fini(struct amdgpu_ring *ring);
1198
1199/*
1200 * CS.
1201 */
1202struct amdgpu_cs_chunk {
1203 uint32_t chunk_id;
1204 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +02001205 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -04001206};
1207
1208struct amdgpu_cs_parser {
1209 struct amdgpu_device *adev;
1210 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001211 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +01001212
Alex Deucher97b2e202015-04-20 16:51:00 -04001213 /* chunks */
1214 unsigned nchunks;
1215 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001216
Christian König50838c82016-02-03 13:44:52 +01001217 /* scheduler job object */
1218 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001219
Christian Königc3cca412015-12-15 14:41:33 +01001220 /* buffer objects */
1221 struct ww_acquire_ctx ticket;
1222 struct amdgpu_bo_list *bo_list;
1223 struct amdgpu_bo_list_entry vm_pd;
1224 struct list_head validated;
1225 struct fence *fence;
1226 uint64_t bytes_moved_threshold;
1227 uint64_t bytes_moved;
Christian König662bfa62016-09-01 12:13:18 +02001228 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001229
1230 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001231 struct amdgpu_bo_list_entry uf_entry;
Alex Deucher97b2e202015-04-20 16:51:00 -04001232};
1233
Chunming Zhoubb977d32015-08-18 15:16:40 +08001234struct amdgpu_job {
1235 struct amd_sched_job base;
1236 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001237 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001238 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001239 struct amdgpu_sync sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001240 struct amdgpu_ib *ibs;
Monk Liu73cfa5f2016-03-17 13:48:13 +08001241 struct fence *fence; /* the hw fence */
Chunming Zhoubb977d32015-08-18 15:16:40 +08001242 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001243 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001244 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001245 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001246 unsigned vm_id;
1247 uint64_t vm_pd_addr;
1248 uint32_t gds_base, gds_size;
1249 uint32_t gws_base, gws_size;
1250 uint32_t oa_base, oa_size;
Christian König758ac172016-05-06 22:14:00 +02001251
1252 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001253 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001254 uint64_t uf_sequence;
1255
Chunming Zhoubb977d32015-08-18 15:16:40 +08001256};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001257#define to_amdgpu_job(sched_job) \
1258 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001259
Christian König7270f832016-01-31 11:00:41 +01001260static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1261 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001262{
Christian König50838c82016-02-03 13:44:52 +01001263 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001264}
1265
Christian König7270f832016-01-31 11:00:41 +01001266static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1267 uint32_t ib_idx, int idx,
1268 uint32_t value)
1269{
Christian König50838c82016-02-03 13:44:52 +01001270 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001271}
1272
Alex Deucher97b2e202015-04-20 16:51:00 -04001273/*
1274 * Writeback
1275 */
1276#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1277
1278struct amdgpu_wb {
1279 struct amdgpu_bo *wb_obj;
1280 volatile uint32_t *wb;
1281 uint64_t gpu_addr;
1282 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1283 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1284};
1285
1286int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1287void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1288
Alex Deucher97b2e202015-04-20 16:51:00 -04001289
Alex Deucher97b2e202015-04-20 16:51:00 -04001290
1291enum amdgpu_int_thermal_type {
1292 THERMAL_TYPE_NONE,
1293 THERMAL_TYPE_EXTERNAL,
1294 THERMAL_TYPE_EXTERNAL_GPIO,
1295 THERMAL_TYPE_RV6XX,
1296 THERMAL_TYPE_RV770,
1297 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1298 THERMAL_TYPE_EVERGREEN,
1299 THERMAL_TYPE_SUMO,
1300 THERMAL_TYPE_NI,
1301 THERMAL_TYPE_SI,
1302 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1303 THERMAL_TYPE_CI,
1304 THERMAL_TYPE_KV,
1305};
1306
1307enum amdgpu_dpm_auto_throttle_src {
1308 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1309 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1310};
1311
1312enum amdgpu_dpm_event_src {
1313 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1314 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1315 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1316 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1317 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1318};
1319
1320#define AMDGPU_MAX_VCE_LEVELS 6
1321
1322enum amdgpu_vce_level {
1323 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1324 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1325 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1326 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1327 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1328 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1329};
1330
1331struct amdgpu_ps {
1332 u32 caps; /* vbios flags */
1333 u32 class; /* vbios flags */
1334 u32 class2; /* vbios flags */
1335 /* UVD clocks */
1336 u32 vclk;
1337 u32 dclk;
1338 /* VCE clocks */
1339 u32 evclk;
1340 u32 ecclk;
1341 bool vce_active;
1342 enum amdgpu_vce_level vce_level;
1343 /* asic priv */
1344 void *ps_priv;
1345};
1346
1347struct amdgpu_dpm_thermal {
1348 /* thermal interrupt work */
1349 struct work_struct work;
1350 /* low temperature threshold */
1351 int min_temp;
1352 /* high temperature threshold */
1353 int max_temp;
1354 /* was last interrupt low to high or high to low */
1355 bool high_to_low;
1356 /* interrupt source */
1357 struct amdgpu_irq_src irq;
1358};
1359
1360enum amdgpu_clk_action
1361{
1362 AMDGPU_SCLK_UP = 1,
1363 AMDGPU_SCLK_DOWN
1364};
1365
1366struct amdgpu_blacklist_clocks
1367{
1368 u32 sclk;
1369 u32 mclk;
1370 enum amdgpu_clk_action action;
1371};
1372
1373struct amdgpu_clock_and_voltage_limits {
1374 u32 sclk;
1375 u32 mclk;
1376 u16 vddc;
1377 u16 vddci;
1378};
1379
1380struct amdgpu_clock_array {
1381 u32 count;
1382 u32 *values;
1383};
1384
1385struct amdgpu_clock_voltage_dependency_entry {
1386 u32 clk;
1387 u16 v;
1388};
1389
1390struct amdgpu_clock_voltage_dependency_table {
1391 u32 count;
1392 struct amdgpu_clock_voltage_dependency_entry *entries;
1393};
1394
1395union amdgpu_cac_leakage_entry {
1396 struct {
1397 u16 vddc;
1398 u32 leakage;
1399 };
1400 struct {
1401 u16 vddc1;
1402 u16 vddc2;
1403 u16 vddc3;
1404 };
1405};
1406
1407struct amdgpu_cac_leakage_table {
1408 u32 count;
1409 union amdgpu_cac_leakage_entry *entries;
1410};
1411
1412struct amdgpu_phase_shedding_limits_entry {
1413 u16 voltage;
1414 u32 sclk;
1415 u32 mclk;
1416};
1417
1418struct amdgpu_phase_shedding_limits_table {
1419 u32 count;
1420 struct amdgpu_phase_shedding_limits_entry *entries;
1421};
1422
1423struct amdgpu_uvd_clock_voltage_dependency_entry {
1424 u32 vclk;
1425 u32 dclk;
1426 u16 v;
1427};
1428
1429struct amdgpu_uvd_clock_voltage_dependency_table {
1430 u8 count;
1431 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1432};
1433
1434struct amdgpu_vce_clock_voltage_dependency_entry {
1435 u32 ecclk;
1436 u32 evclk;
1437 u16 v;
1438};
1439
1440struct amdgpu_vce_clock_voltage_dependency_table {
1441 u8 count;
1442 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1443};
1444
1445struct amdgpu_ppm_table {
1446 u8 ppm_design;
1447 u16 cpu_core_number;
1448 u32 platform_tdp;
1449 u32 small_ac_platform_tdp;
1450 u32 platform_tdc;
1451 u32 small_ac_platform_tdc;
1452 u32 apu_tdp;
1453 u32 dgpu_tdp;
1454 u32 dgpu_ulv_power;
1455 u32 tj_max;
1456};
1457
1458struct amdgpu_cac_tdp_table {
1459 u16 tdp;
1460 u16 configurable_tdp;
1461 u16 tdc;
1462 u16 battery_power_limit;
1463 u16 small_power_limit;
1464 u16 low_cac_leakage;
1465 u16 high_cac_leakage;
1466 u16 maximum_power_delivery_limit;
1467};
1468
1469struct amdgpu_dpm_dynamic_state {
1470 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1471 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1472 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1473 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1474 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1475 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1476 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1477 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1478 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1479 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1480 struct amdgpu_clock_array valid_sclk_values;
1481 struct amdgpu_clock_array valid_mclk_values;
1482 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1483 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1484 u32 mclk_sclk_ratio;
1485 u32 sclk_mclk_delta;
1486 u16 vddc_vddci_delta;
1487 u16 min_vddc_for_pcie_gen2;
1488 struct amdgpu_cac_leakage_table cac_leakage_table;
1489 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1490 struct amdgpu_ppm_table *ppm_table;
1491 struct amdgpu_cac_tdp_table *cac_tdp_table;
1492};
1493
1494struct amdgpu_dpm_fan {
1495 u16 t_min;
1496 u16 t_med;
1497 u16 t_high;
1498 u16 pwm_min;
1499 u16 pwm_med;
1500 u16 pwm_high;
1501 u8 t_hyst;
1502 u32 cycle_delay;
1503 u16 t_max;
1504 u8 control_mode;
1505 u16 default_max_fan_pwm;
1506 u16 default_fan_output_sensitivity;
1507 u16 fan_output_sensitivity;
1508 bool ucode_fan_control;
1509};
1510
1511enum amdgpu_pcie_gen {
1512 AMDGPU_PCIE_GEN1 = 0,
1513 AMDGPU_PCIE_GEN2 = 1,
1514 AMDGPU_PCIE_GEN3 = 2,
1515 AMDGPU_PCIE_GEN_INVALID = 0xffff
1516};
1517
1518enum amdgpu_dpm_forced_level {
1519 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1520 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1521 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
Eric Huangf3898ea2015-12-11 16:24:34 -05001522 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
Alex Deucher97b2e202015-04-20 16:51:00 -04001523};
1524
1525struct amdgpu_vce_state {
1526 /* vce clocks */
1527 u32 evclk;
1528 u32 ecclk;
1529 /* gpu clocks */
1530 u32 sclk;
1531 u32 mclk;
1532 u8 clk_idx;
1533 u8 pstate;
1534};
1535
1536struct amdgpu_dpm_funcs {
1537 int (*get_temperature)(struct amdgpu_device *adev);
1538 int (*pre_set_power_state)(struct amdgpu_device *adev);
1539 int (*set_power_state)(struct amdgpu_device *adev);
1540 void (*post_set_power_state)(struct amdgpu_device *adev);
1541 void (*display_configuration_changed)(struct amdgpu_device *adev);
1542 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1543 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1544 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1545 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1546 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1547 bool (*vblank_too_short)(struct amdgpu_device *adev);
1548 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001549 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001550 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1551 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1552 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1553 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1554 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
Eric Huangc85e2992016-05-19 15:41:25 -04001555 int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
1556 int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
Eric Huang8b2e5742016-05-19 15:46:10 -04001557 int (*get_sclk_od)(struct amdgpu_device *adev);
1558 int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
Eric Huangf2bdc052016-05-24 15:11:17 -04001559 int (*get_mclk_od)(struct amdgpu_device *adev);
1560 int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
Alex Deucher97b2e202015-04-20 16:51:00 -04001561};
1562
1563struct amdgpu_dpm {
1564 struct amdgpu_ps *ps;
1565 /* number of valid power states */
1566 int num_ps;
1567 /* current power state that is active */
1568 struct amdgpu_ps *current_ps;
1569 /* requested power state */
1570 struct amdgpu_ps *requested_ps;
1571 /* boot up power state */
1572 struct amdgpu_ps *boot_ps;
1573 /* default uvd power state */
1574 struct amdgpu_ps *uvd_ps;
1575 /* vce requirements */
1576 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1577 enum amdgpu_vce_level vce_level;
Rex Zhu3a2c7882015-08-25 15:57:43 +08001578 enum amd_pm_state_type state;
1579 enum amd_pm_state_type user_state;
Alex Deucher97b2e202015-04-20 16:51:00 -04001580 u32 platform_caps;
1581 u32 voltage_response_time;
1582 u32 backbias_response_time;
1583 void *priv;
1584 u32 new_active_crtcs;
1585 int new_active_crtc_count;
1586 u32 current_active_crtcs;
1587 int current_active_crtc_count;
1588 struct amdgpu_dpm_dynamic_state dyn_state;
1589 struct amdgpu_dpm_fan fan;
1590 u32 tdp_limit;
1591 u32 near_tdp_limit;
1592 u32 near_tdp_limit_adjusted;
1593 u32 sq_ramping_threshold;
1594 u32 cac_leakage;
1595 u16 tdp_od_limit;
1596 u32 tdp_adjustment;
1597 u16 load_line_slope;
1598 bool power_control;
1599 bool ac_power;
1600 /* special states active */
1601 bool thermal_active;
1602 bool uvd_active;
1603 bool vce_active;
1604 /* thermal handling */
1605 struct amdgpu_dpm_thermal thermal;
1606 /* forced levels */
1607 enum amdgpu_dpm_forced_level forced_level;
1608};
1609
1610struct amdgpu_pm {
1611 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001612 u32 current_sclk;
1613 u32 current_mclk;
1614 u32 default_sclk;
1615 u32 default_mclk;
1616 struct amdgpu_i2c_chan *i2c_bus;
1617 /* internal thermal controller on rv6xx+ */
1618 enum amdgpu_int_thermal_type int_thermal_type;
1619 struct device *int_hwmon_dev;
1620 /* fan control parameters */
1621 bool no_fan;
1622 u8 fan_pulses_per_revolution;
1623 u8 fan_min_rpm;
1624 u8 fan_max_rpm;
1625 /* dpm */
1626 bool dpm_enabled;
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001627 bool sysfs_initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -04001628 struct amdgpu_dpm dpm;
1629 const struct firmware *fw; /* SMC firmware */
1630 uint32_t fw_version;
1631 const struct amdgpu_dpm_funcs *funcs;
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001632 uint32_t pcie_gen_mask;
1633 uint32_t pcie_mlw_mask;
Rex Zhu7fb72a12015-11-19 13:35:30 +08001634 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
Alex Deucher97b2e202015-04-20 16:51:00 -04001635};
1636
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001637void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1638
Alex Deucher97b2e202015-04-20 16:51:00 -04001639/*
1640 * UVD
1641 */
Arindam Nathc0365542016-04-12 13:46:15 +02001642#define AMDGPU_DEFAULT_UVD_HANDLES 10
1643#define AMDGPU_MAX_UVD_HANDLES 40
1644#define AMDGPU_UVD_STACK_SIZE (200*1024)
1645#define AMDGPU_UVD_HEAP_SIZE (256*1024)
1646#define AMDGPU_UVD_SESSION_SIZE (50*1024)
1647#define AMDGPU_UVD_FIRMWARE_OFFSET 256
Alex Deucher97b2e202015-04-20 16:51:00 -04001648
1649struct amdgpu_uvd {
1650 struct amdgpu_bo *vcpu_bo;
1651 void *cpu_addr;
1652 uint64_t gpu_addr;
Sonny Jiang562e2682016-04-18 16:05:04 -04001653 unsigned fw_version;
Leo Liu3f99dd82016-04-01 10:36:06 -04001654 void *saved_bo;
Arindam Nathc0365542016-04-12 13:46:15 +02001655 unsigned max_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001656 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1657 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1658 struct delayed_work idle_work;
1659 const struct firmware *fw; /* UVD firmware */
1660 struct amdgpu_ring ring;
1661 struct amdgpu_irq_src irq;
1662 bool address_64_bit;
Christian König4cb5877c2016-07-26 12:05:40 +02001663 bool use_ctx_buf;
Christian Königead833e2016-02-10 14:35:19 +01001664 struct amd_sched_entity entity;
Chunming Zhoufc0b3b92016-07-18 17:18:01 +08001665 uint32_t srbm_soft_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001666};
1667
1668/*
1669 * VCE
1670 */
1671#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001672#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1673
Alex Deucher6a585772015-07-10 14:16:24 -04001674#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1675#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1676
Alex Deucher97b2e202015-04-20 16:51:00 -04001677struct amdgpu_vce {
1678 struct amdgpu_bo *vcpu_bo;
1679 uint64_t gpu_addr;
1680 unsigned fw_version;
1681 unsigned fb_version;
1682 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1683 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001684 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001685 struct delayed_work idle_work;
Christian Königebff4852016-07-20 16:53:36 +02001686 struct mutex idle_mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001687 const struct firmware *fw; /* VCE firmware */
1688 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1689 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001690 unsigned harvest_config;
Christian Königc5949892016-02-10 17:43:00 +01001691 struct amd_sched_entity entity;
Chunming Zhou115933a2016-07-18 17:38:50 +08001692 uint32_t srbm_soft_reset;
Alex Deucher75c65482016-08-24 16:56:21 -04001693 unsigned num_rings;
Alex Deucher97b2e202015-04-20 16:51:00 -04001694};
1695
1696/*
1697 * SDMA
1698 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001699struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001700 /* SDMA firmware */
1701 const struct firmware *fw;
1702 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001703 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001704
1705 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001706 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001707};
1708
Alex Deucherc113ea12015-10-08 16:30:37 -04001709struct amdgpu_sdma {
1710 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001711#ifdef CONFIG_DRM_AMDGPU_SI
1712 //SI DMA has a difference trap irq number for the second engine
1713 struct amdgpu_irq_src trap_irq_1;
1714#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001715 struct amdgpu_irq_src trap_irq;
1716 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001717 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001718 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001719};
1720
Alex Deucher97b2e202015-04-20 16:51:00 -04001721/*
1722 * Firmware
1723 */
1724struct amdgpu_firmware {
1725 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1726 bool smu_load;
1727 struct amdgpu_bo *fw_buf;
1728 unsigned int fw_size;
1729};
1730
1731/*
1732 * Benchmarking
1733 */
1734void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1735
1736
1737/*
1738 * Testing
1739 */
1740void amdgpu_test_moves(struct amdgpu_device *adev);
1741void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1742 struct amdgpu_ring *cpA,
1743 struct amdgpu_ring *cpB);
1744void amdgpu_test_syncing(struct amdgpu_device *adev);
1745
1746/*
1747 * MMU Notifier
1748 */
1749#if defined(CONFIG_MMU_NOTIFIER)
1750int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1751void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1752#else
Harry Wentland1d1106b2015-07-15 07:10:41 -04001753static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
Alex Deucher97b2e202015-04-20 16:51:00 -04001754{
1755 return -ENODEV;
1756}
Harry Wentland1d1106b2015-07-15 07:10:41 -04001757static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
Alex Deucher97b2e202015-04-20 16:51:00 -04001758#endif
1759
1760/*
1761 * Debugfs
1762 */
1763struct amdgpu_debugfs {
Nils Wallménius06ab6832016-05-02 12:46:15 -04001764 const struct drm_info_list *files;
Alex Deucher97b2e202015-04-20 16:51:00 -04001765 unsigned num_files;
1766};
1767
1768int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
Nils Wallménius06ab6832016-05-02 12:46:15 -04001769 const struct drm_info_list *files,
Alex Deucher97b2e202015-04-20 16:51:00 -04001770 unsigned nfiles);
1771int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1772
1773#if defined(CONFIG_DEBUG_FS)
1774int amdgpu_debugfs_init(struct drm_minor *minor);
1775void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1776#endif
1777
Huang Rui50ab2532016-06-12 15:51:09 +08001778int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
1779
Alex Deucher97b2e202015-04-20 16:51:00 -04001780/*
1781 * amdgpu smumgr functions
1782 */
1783struct amdgpu_smumgr_funcs {
1784 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1785 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1786 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1787};
1788
1789/*
1790 * amdgpu smumgr
1791 */
1792struct amdgpu_smumgr {
1793 struct amdgpu_bo *toc_buf;
1794 struct amdgpu_bo *smu_buf;
1795 /* asic priv smu data */
1796 void *priv;
1797 spinlock_t smu_lock;
1798 /* smumgr functions */
1799 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1800 /* ucode loading complete flag */
1801 uint32_t fw_flags;
1802};
1803
1804/*
1805 * ASIC specific register table accessible by UMD
1806 */
1807struct amdgpu_allowed_register_entry {
1808 uint32_t reg_offset;
1809 bool untouched;
1810 bool grbm_indexed;
1811};
1812
Alex Deucher97b2e202015-04-20 16:51:00 -04001813/*
1814 * ASIC specific functions.
1815 */
1816struct amdgpu_asic_funcs {
1817 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001818 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1819 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001820 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1821 u32 sh_num, u32 reg_offset, u32 *value);
1822 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1823 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001824 /* get the reference clock */
1825 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001826 /* MM block clocks */
1827 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1828 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Andres Rodriguez048765a2016-06-11 02:51:32 -04001829 /* query virtual capabilities */
1830 u32 (*get_virtual_caps)(struct amdgpu_device *adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001831 /* static power management */
1832 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1833 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001834};
1835
1836/*
1837 * IOCTL.
1838 */
1839int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *filp);
1841int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *filp);
1843
1844int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *filp);
1846int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *filp);
1848int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *filp);
1850int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *filp);
1852int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1853 struct drm_file *filp);
1854int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1855 struct drm_file *filp);
1856int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1857int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1858
1859int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *filp);
1861
1862/* VRAM scratch page for HDP bug, default vram page */
1863struct amdgpu_vram_scratch {
1864 struct amdgpu_bo *robj;
1865 volatile uint32_t *ptr;
1866 u64 gpu_addr;
1867};
1868
1869/*
1870 * ACPI
1871 */
1872struct amdgpu_atif_notification_cfg {
1873 bool enabled;
1874 int command_code;
1875};
1876
1877struct amdgpu_atif_notifications {
1878 bool display_switch;
1879 bool expansion_mode_change;
1880 bool thermal_state;
1881 bool forced_power_state;
1882 bool system_power_state;
1883 bool display_conf_change;
1884 bool px_gfx_switch;
1885 bool brightness_change;
1886 bool dgpu_display_event;
1887};
1888
1889struct amdgpu_atif_functions {
1890 bool system_params;
1891 bool sbios_requests;
1892 bool select_active_disp;
1893 bool lid_state;
1894 bool get_tv_standard;
1895 bool set_tv_standard;
1896 bool get_panel_expansion_mode;
1897 bool set_panel_expansion_mode;
1898 bool temperature_change;
1899 bool graphics_device_types;
1900};
1901
1902struct amdgpu_atif {
1903 struct amdgpu_atif_notifications notifications;
1904 struct amdgpu_atif_functions functions;
1905 struct amdgpu_atif_notification_cfg notification_cfg;
1906 struct amdgpu_encoder *encoder_for_bl;
1907};
1908
1909struct amdgpu_atcs_functions {
1910 bool get_ext_state;
1911 bool pcie_perf_req;
1912 bool pcie_dev_rdy;
1913 bool pcie_bus_width;
1914};
1915
1916struct amdgpu_atcs {
1917 struct amdgpu_atcs_functions functions;
1918};
1919
Alex Deucher97b2e202015-04-20 16:51:00 -04001920/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001921 * CGS
1922 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001923struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1924void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001925
1926
Alex Deucher7e471e62016-02-01 11:13:04 -05001927/* GPU virtualization */
Andres Rodriguez048765a2016-06-11 02:51:32 -04001928#define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
1929#define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
Alex Deucher7e471e62016-02-01 11:13:04 -05001930struct amdgpu_virtualization {
1931 bool supports_sr_iov;
Andres Rodriguez048765a2016-06-11 02:51:32 -04001932 bool is_virtual;
1933 u32 caps;
Alex Deucher7e471e62016-02-01 11:13:04 -05001934};
1935
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001936/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001937 * Core structure, functions and helpers.
1938 */
1939typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1940typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1941
1942typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1943typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1944
Alex Deucher8faf0e082015-07-28 11:50:31 -04001945struct amdgpu_ip_block_status {
1946 bool valid;
1947 bool sw;
1948 bool hw;
Chunming Zhou63fbf422016-07-15 11:19:20 +08001949 bool hang;
Alex Deucher8faf0e082015-07-28 11:50:31 -04001950};
1951
Alex Deucher97b2e202015-04-20 16:51:00 -04001952struct amdgpu_device {
1953 struct device *dev;
1954 struct drm_device *ddev;
1955 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001956
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001957#ifdef CONFIG_DRM_AMD_ACP
1958 struct amdgpu_acp acp;
1959#endif
1960
Alex Deucher97b2e202015-04-20 16:51:00 -04001961 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001962 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001963 uint32_t family;
1964 uint32_t rev_id;
1965 uint32_t external_rev_id;
1966 unsigned long flags;
1967 int usec_timeout;
1968 const struct amdgpu_asic_funcs *asic_funcs;
1969 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001970 bool need_dma32;
1971 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001972 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001973 struct notifier_block acpi_nb;
1974 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1975 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001976 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001977#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001978 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001979#endif
1980 struct amdgpu_atif atif;
1981 struct amdgpu_atcs atcs;
1982 struct mutex srbm_mutex;
1983 /* GRBM index mutex. Protects concurrent access to GRBM index */
1984 struct mutex grbm_idx_mutex;
1985 struct dev_pm_domain vga_pm_domain;
1986 bool have_disp_power_ref;
1987
1988 /* BIOS */
1989 uint8_t *bios;
1990 bool is_atom_bios;
Alex Deucher97b2e202015-04-20 16:51:00 -04001991 struct amdgpu_bo *stollen_vga_memory;
1992 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1993
1994 /* Register/doorbell mmio */
1995 resource_size_t rmmio_base;
1996 resource_size_t rmmio_size;
1997 void __iomem *rmmio;
1998 /* protects concurrent MM_INDEX/DATA based register access */
1999 spinlock_t mmio_idx_lock;
2000 /* protects concurrent SMC based register access */
2001 spinlock_t smc_idx_lock;
2002 amdgpu_rreg_t smc_rreg;
2003 amdgpu_wreg_t smc_wreg;
2004 /* protects concurrent PCIE register access */
2005 spinlock_t pcie_idx_lock;
2006 amdgpu_rreg_t pcie_rreg;
2007 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08002008 amdgpu_rreg_t pciep_rreg;
2009 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04002010 /* protects concurrent UVD register access */
2011 spinlock_t uvd_ctx_idx_lock;
2012 amdgpu_rreg_t uvd_ctx_rreg;
2013 amdgpu_wreg_t uvd_ctx_wreg;
2014 /* protects concurrent DIDT register access */
2015 spinlock_t didt_idx_lock;
2016 amdgpu_rreg_t didt_rreg;
2017 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08002018 /* protects concurrent gc_cac register access */
2019 spinlock_t gc_cac_idx_lock;
2020 amdgpu_rreg_t gc_cac_rreg;
2021 amdgpu_wreg_t gc_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04002022 /* protects concurrent ENDPOINT (audio) register access */
2023 spinlock_t audio_endpt_idx_lock;
2024 amdgpu_block_rreg_t audio_endpt_rreg;
2025 amdgpu_block_wreg_t audio_endpt_wreg;
2026 void __iomem *rio_mem;
2027 resource_size_t rio_mem_size;
2028 struct amdgpu_doorbell doorbell;
2029
2030 /* clock/pll info */
2031 struct amdgpu_clock clock;
2032
2033 /* MC */
2034 struct amdgpu_mc mc;
2035 struct amdgpu_gart gart;
2036 struct amdgpu_dummy_page dummy_page;
2037 struct amdgpu_vm_manager vm_manager;
2038
2039 /* memory management */
2040 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04002041 struct amdgpu_vram_scratch vram_scratch;
2042 struct amdgpu_wb wb;
2043 atomic64_t vram_usage;
2044 atomic64_t vram_vis_usage;
2045 atomic64_t gtt_usage;
2046 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02002047 atomic64_t num_evictions;
Marek Olšákd94aed52015-05-05 21:13:49 +02002048 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002049
Marek Olšák95844d22016-08-17 23:49:27 +02002050 /* data for buffer migration throttling */
2051 struct {
2052 spinlock_t lock;
2053 s64 last_update_us;
2054 s64 accum_us; /* accumulated microseconds */
2055 u32 log2_max_MBps;
2056 } mm_stats;
2057
Alex Deucher97b2e202015-04-20 16:51:00 -04002058 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08002059 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04002060 struct amdgpu_mode_info mode_info;
2061 struct work_struct hotplug_work;
2062 struct amdgpu_irq_src crtc_irq;
2063 struct amdgpu_irq_src pageflip_irq;
2064 struct amdgpu_irq_src hpd_irq;
2065
2066 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02002067 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04002068 unsigned num_rings;
2069 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2070 bool ib_pool_ready;
2071 struct amdgpu_sa_manager ring_tmp_bo;
2072
2073 /* interrupts */
2074 struct amdgpu_irq irq;
2075
Alex Deucher1f7371b2015-12-02 17:46:21 -05002076 /* powerplay */
2077 struct amd_powerplay powerplay;
Jammy Zhoue61710c2015-11-10 18:31:08 -05002078 bool pp_enabled;
Eric Huangf3898ea2015-12-11 16:24:34 -05002079 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05002080
Alex Deucher97b2e202015-04-20 16:51:00 -04002081 /* dpm */
2082 struct amdgpu_pm pm;
2083 u32 cg_flags;
2084 u32 pg_flags;
2085
2086 /* amdgpu smumgr */
2087 struct amdgpu_smumgr smu;
2088
2089 /* gfx */
2090 struct amdgpu_gfx gfx;
2091
2092 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04002093 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04002094
2095 /* uvd */
Alex Deucher97b2e202015-04-20 16:51:00 -04002096 struct amdgpu_uvd uvd;
2097
2098 /* vce */
2099 struct amdgpu_vce vce;
2100
2101 /* firmwares */
2102 struct amdgpu_firmware firmware;
2103
2104 /* GDS */
2105 struct amdgpu_gds gds;
2106
2107 const struct amdgpu_ip_block_version *ip_blocks;
2108 int num_ip_blocks;
Alex Deucher8faf0e082015-07-28 11:50:31 -04002109 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002110 struct mutex mn_lock;
2111 DECLARE_HASHTABLE(mn_hash, 7);
2112
2113 /* tracking pinned memory */
2114 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08002115 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04002116 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002117
2118 /* amdkfd interface */
2119 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002120
Alex Deucher7e471e62016-02-01 11:13:04 -05002121 struct amdgpu_virtualization virtualization;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08002122
2123 /* link all shadow bo */
2124 struct list_head shadow_list;
2125 struct mutex shadow_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08002126 /* link all gtt */
2127 spinlock_t gtt_list_lock;
2128 struct list_head gtt_list;
2129
Alex Deucher97b2e202015-04-20 16:51:00 -04002130};
2131
2132bool amdgpu_device_is_px(struct drm_device *dev);
2133int amdgpu_device_init(struct amdgpu_device *adev,
2134 struct drm_device *ddev,
2135 struct pci_dev *pdev,
2136 uint32_t flags);
2137void amdgpu_device_fini(struct amdgpu_device *adev);
2138int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2139
2140uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2141 bool always_indirect);
2142void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2143 bool always_indirect);
2144u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2145void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2146
2147u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2148void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2149
2150/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002151 * Registers read & write functions.
2152 */
2153#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2154#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2155#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2156#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2157#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2158#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2159#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2160#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2161#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08002162#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
2163#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04002164#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2165#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2166#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2167#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2168#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2169#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08002170#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
2171#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04002172#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2173#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2174#define WREG32_P(reg, val, mask) \
2175 do { \
2176 uint32_t tmp_ = RREG32(reg); \
2177 tmp_ &= (mask); \
2178 tmp_ |= ((val) & ~(mask)); \
2179 WREG32(reg, tmp_); \
2180 } while (0)
2181#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2182#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2183#define WREG32_PLL_P(reg, val, mask) \
2184 do { \
2185 uint32_t tmp_ = RREG32_PLL(reg); \
2186 tmp_ &= (mask); \
2187 tmp_ |= ((val) & ~(mask)); \
2188 WREG32_PLL(reg, tmp_); \
2189 } while (0)
2190#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2191#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2192#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2193
2194#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2195#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2196
2197#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2198#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2199
2200#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2201 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2202 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2203
2204#define REG_GET_FIELD(value, reg, field) \
2205 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2206
Tom St Denis61cb8ce2016-08-09 10:13:21 -04002207#define WREG32_FIELD(reg, field, val) \
2208 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
2209
Alex Deucher97b2e202015-04-20 16:51:00 -04002210/*
2211 * BIOS helpers.
2212 */
2213#define RBIOS8(i) (adev->bios[i])
2214#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2215#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2216
2217/*
2218 * RING helpers.
2219 */
2220static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2221{
2222 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002223 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002224 ring->ring[ring->wptr++] = v;
2225 ring->wptr &= ring->ptr_mask;
2226 ring->count_dw--;
Alex Deucher97b2e202015-04-20 16:51:00 -04002227}
2228
Alex Deucherc113ea12015-10-08 16:30:37 -04002229static inline struct amdgpu_sdma_instance *
2230amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002231{
2232 struct amdgpu_device *adev = ring->adev;
2233 int i;
2234
Alex Deucherc113ea12015-10-08 16:30:37 -04002235 for (i = 0; i < adev->sdma.num_instances; i++)
2236 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002237 break;
2238
2239 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04002240 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08002241 else
2242 return NULL;
2243}
2244
Alex Deucher97b2e202015-04-20 16:51:00 -04002245/*
2246 * ASICs macro.
2247 */
2248#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2249#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002250#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2251#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2252#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Andres Rodriguez048765a2016-06-11 02:51:32 -04002253#define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002254#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
2255#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
2256#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002257#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05002258#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04002259#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002260#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2261#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2262#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02002263#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002264#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002265#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2266#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02002267#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04002268#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2269#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2270#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königd88bf582016-05-06 17:50:03 +02002271#define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01002272#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002273#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002274#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002275#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002276#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Chunming Zhou11afbde2016-03-03 11:38:48 +08002277#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
Monk Liuc2167a62016-08-26 14:12:37 +08002278#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Christian König9e5d53092016-01-31 12:20:55 +01002279#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08002280#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2281#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04002282#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2283#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2284#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2285#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2286#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2287#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2288#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2289#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2290#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2291#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2292#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2293#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2294#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04002295#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04002296#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2297#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2298#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2299#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2300#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08002301#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08002302#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucher97b2e202015-04-20 16:51:00 -04002303#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2304#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2305#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2306#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002307#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
Alex Deucher97b2e202015-04-20 16:51:00 -04002308#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04002309#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
Alex Deucherb95e31f2016-07-07 15:01:42 -04002310#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04002311#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Rex Zhu3af76f22015-10-15 17:23:43 +08002312
2313#define amdgpu_dpm_get_temperature(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002314 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002315 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002316 (adev)->pm.funcs->get_temperature((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002317
2318#define amdgpu_dpm_set_fan_control_mode(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002319 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002320 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002321 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002322
2323#define amdgpu_dpm_get_fan_control_mode(adev) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002324 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002325 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002326 (adev)->pm.funcs->get_fan_control_mode((adev)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002327
2328#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002329 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002330 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002331 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
Rex Zhu3af76f22015-10-15 17:23:43 +08002332
2333#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002334 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002335 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002336 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
Alex Deucher97b2e202015-04-20 16:51:00 -04002337
Rex Zhu1b5708f2015-11-10 18:25:24 -05002338#define amdgpu_dpm_get_sclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002339 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002340 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002341 (adev)->pm.funcs->get_sclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002342
2343#define amdgpu_dpm_get_mclk(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002344 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002345 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002346 (adev)->pm.funcs->get_mclk((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002347
2348
2349#define amdgpu_dpm_force_performance_level(adev, l) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002350 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002351 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002352 (adev)->pm.funcs->force_performance_level((adev), (l)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002353
2354#define amdgpu_dpm_powergate_uvd(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002355 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002356 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002357 (adev)->pm.funcs->powergate_uvd((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002358
2359#define amdgpu_dpm_powergate_vce(adev, g) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002360 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002361 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002362 (adev)->pm.funcs->powergate_vce((adev), (g)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002363
2364#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
Eric Huang4b5ece22016-01-19 14:28:56 -05002365 ((adev)->pp_enabled ? \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002366 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
Eric Huang4b5ece22016-01-19 14:28:56 -05002367 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
Rex Zhu1b5708f2015-11-10 18:25:24 -05002368
2369#define amdgpu_dpm_get_current_power_state(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002370 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002371
2372#define amdgpu_dpm_get_performance_level(adev) \
Jammy Zhoue61710c2015-11-10 18:31:08 -05002373 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
Rex Zhu1b5708f2015-11-10 18:25:24 -05002374
Eric Huangf3898ea2015-12-11 16:24:34 -05002375#define amdgpu_dpm_get_pp_num_states(adev, data) \
2376 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2377
2378#define amdgpu_dpm_get_pp_table(adev, table) \
2379 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2380
2381#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2382 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2383
2384#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2385 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2386
2387#define amdgpu_dpm_force_clock_level(adev, type, level) \
2388 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2389
Eric Huang428bafa2016-05-12 14:51:21 -04002390#define amdgpu_dpm_get_sclk_od(adev) \
2391 (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
2392
2393#define amdgpu_dpm_set_sclk_od(adev, value) \
2394 (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
2395
Eric Huangf2bdc052016-05-24 15:11:17 -04002396#define amdgpu_dpm_get_mclk_od(adev) \
2397 ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
2398
2399#define amdgpu_dpm_set_mclk_od(adev, value) \
2400 ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
2401
Jammy Zhoue61710c2015-11-10 18:31:08 -05002402#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
Rex Zhu1b5708f2015-11-10 18:25:24 -05002403 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
Alex Deucher97b2e202015-04-20 16:51:00 -04002404
2405#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2406
2407/* Common functions */
2408int amdgpu_gpu_reset(struct amdgpu_device *adev);
Chunming Zhou3ad81f12016-08-05 17:30:17 +08002409bool amdgpu_need_backup(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04002410void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2411bool amdgpu_card_posted(struct amdgpu_device *adev);
2412void amdgpu_update_display_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002413
Alex Deucher97b2e202015-04-20 16:51:00 -04002414int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2415int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2416 u32 ip_instance, u32 ring,
2417 struct amdgpu_ring **out_ring);
2418void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2419bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Christian König2f568db2016-02-23 12:36:59 +01002420int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
Alex Deucher97b2e202015-04-20 16:51:00 -04002421int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2422 uint32_t flags);
2423bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
Christian Königcc325d12016-02-08 11:08:35 +01002424struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
Christian Königd7006962016-02-08 10:57:22 +01002425bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2426 unsigned long end);
Christian König2f568db2016-02-23 12:36:59 +01002427bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
2428 int *last_invalidated);
Alex Deucher97b2e202015-04-20 16:51:00 -04002429bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2430uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2431 struct ttm_mem_reg *mem);
2432void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2433void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2434void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Ken Wanga693e052016-07-27 19:18:01 +08002435u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev);
2436int amdgpu_ttm_global_init(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04002437void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2438 const u32 *registers,
2439 const u32 array_size);
2440
2441bool amdgpu_device_is_px(struct drm_device *dev);
2442/* atpx handler */
2443#if defined(CONFIG_VGA_SWITCHEROO)
2444void amdgpu_register_atpx_handler(void);
2445void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04002446bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04002447bool amdgpu_is_atpx_hybrid(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04002448#else
2449static inline void amdgpu_register_atpx_handler(void) {}
2450static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04002451static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04002452static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04002453#endif
2454
2455/*
2456 * KMS
2457 */
2458extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02002459extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04002460
2461int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2462int amdgpu_driver_unload_kms(struct drm_device *dev);
2463void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2464int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2465void amdgpu_driver_postclose_kms(struct drm_device *dev,
2466 struct drm_file *file_priv);
2467void amdgpu_driver_preclose_kms(struct drm_device *dev,
2468 struct drm_file *file_priv);
Alex Deucher810ddc32016-08-23 13:25:49 -04002469int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
2470int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02002471u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2472int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2473void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2474int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
Alex Deucher97b2e202015-04-20 16:51:00 -04002475 int *max_error,
2476 struct timeval *vblank_time,
2477 unsigned flags);
2478long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2479 unsigned long arg);
2480
2481/*
Alex Deucher97b2e202015-04-20 16:51:00 -04002482 * functions used by amdgpu_encoder.c
2483 */
2484struct amdgpu_afmt_acr {
2485 u32 clock;
2486
2487 int n_32khz;
2488 int cts_32khz;
2489
2490 int n_44_1khz;
2491 int cts_44_1khz;
2492
2493 int n_48khz;
2494 int cts_48khz;
2495
2496};
2497
2498struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2499
2500/* amdgpu_acpi.c */
2501#if defined(CONFIG_ACPI)
2502int amdgpu_acpi_init(struct amdgpu_device *adev);
2503void amdgpu_acpi_fini(struct amdgpu_device *adev);
2504bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2505int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2506 u8 perf_req, bool advertise);
2507int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2508#else
2509static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2510static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2511#endif
2512
2513struct amdgpu_bo_va_mapping *
2514amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2515 uint64_t addr, struct amdgpu_bo **bo);
2516
2517#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04002518#endif