blob: cb57e07faa24d316bc41220652109f996c35e35f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
17#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060018#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
98/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +000099 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
Ralf Baechle70342282013-01-22 12:59:30 +0100126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/*
Shane McDonald95e8f632010-05-06 23:26:57 -0600138 * Bits 18 - 20 of the FPU Status Register will be read as 0,
139 * and should be written as zero.
140 */
141#define FPU_CSR_RSVD 0x001c0000
142
143/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 * X the exception cause indicator
145 * E the exception enable
146 * S the sticky/flag bit
147*/
Ralf Baechle70342282013-01-22 12:59:30 +0100148#define FPU_CSR_ALL_X 0x0003f000
149#define FPU_CSR_UNI_X 0x00020000
150#define FPU_CSR_INV_X 0x00010000
151#define FPU_CSR_DIV_X 0x00008000
152#define FPU_CSR_OVF_X 0x00004000
153#define FPU_CSR_UDF_X 0x00002000
154#define FPU_CSR_INE_X 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Ralf Baechle70342282013-01-22 12:59:30 +0100156#define FPU_CSR_ALL_E 0x00000f80
157#define FPU_CSR_INV_E 0x00000800
158#define FPU_CSR_DIV_E 0x00000400
159#define FPU_CSR_OVF_E 0x00000200
160#define FPU_CSR_UDF_E 0x00000100
161#define FPU_CSR_INE_E 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Ralf Baechle70342282013-01-22 12:59:30 +0100163#define FPU_CSR_ALL_S 0x0000007c
164#define FPU_CSR_INV_S 0x00000040
165#define FPU_CSR_DIV_S 0x00000020
166#define FPU_CSR_OVF_S 0x00000010
167#define FPU_CSR_UDF_S 0x00000008
168#define FPU_CSR_INE_S 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Shane McDonald95e8f632010-05-06 23:26:57 -0600170/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
171#define FPU_CSR_RM 0x00000003
Ralf Baechle70342282013-01-22 12:59:30 +0100172#define FPU_CSR_RN 0x0 /* nearest */
173#define FPU_CSR_RZ 0x1 /* towards zero */
174#define FPU_CSR_RU 0x2 /* towards +Infinity */
175#define FPU_CSR_RD 0x3 /* towards -Infinity */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177
178/*
179 * Values for PageMask register
180 */
181#ifdef CONFIG_CPU_VR41XX
182
183/* Why doesn't stupidity hurt ... */
184
185#define PM_1K 0x00000000
186#define PM_4K 0x00001800
187#define PM_16K 0x00007800
188#define PM_64K 0x0001f800
189#define PM_256K 0x0007f800
190
191#else
192
193#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200194#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200196#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200198#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200200#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200202#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200204#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200206#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define PM_64M 0x07ffe000
208#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900209#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211#endif
212
213/*
214 * Default page size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100217#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200218#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100219#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100221#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200222#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100223#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100225#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#else
227#error Bad page size configuration!
228#endif
229
David Daneydd794392009-05-27 17:47:43 -0700230/*
231 * Default huge tlb size for a given kernel configuration
232 */
233#ifdef CONFIG_PAGE_SIZE_4KB
234#define PM_HUGE_MASK PM_1M
235#elif defined(CONFIG_PAGE_SIZE_8KB)
236#define PM_HUGE_MASK PM_4M
237#elif defined(CONFIG_PAGE_SIZE_16KB)
238#define PM_HUGE_MASK PM_16M
239#elif defined(CONFIG_PAGE_SIZE_32KB)
240#define PM_HUGE_MASK PM_64M
241#elif defined(CONFIG_PAGE_SIZE_64KB)
242#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200243#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700244#error Bad page size configuration for hugetlbfs!
245#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * Values used for computation of new tlb entries
249 */
250#define PL_4K 12
251#define PL_16K 14
252#define PL_64K 16
253#define PL_256K 18
254#define PL_1M 20
255#define PL_4M 22
256#define PL_16M 24
257#define PL_64M 26
258#define PL_256M 28
259
260/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800261 * PageGrain bits
262 */
Ralf Baechle70342282013-01-22 12:59:30 +0100263#define PG_RIE (_ULCAST_(1) << 31)
264#define PG_XIE (_ULCAST_(1) << 30)
265#define PG_ELPA (_ULCAST_(1) << 29)
266#define PG_ESP (_ULCAST_(1) << 28)
David Daney9fe2e9d2010-02-10 15:12:45 -0800267
268/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 * R4x00 interrupt enable / cause bits
270 */
Ralf Baechle70342282013-01-22 12:59:30 +0100271#define IE_SW0 (_ULCAST_(1) << 8)
272#define IE_SW1 (_ULCAST_(1) << 9)
273#define IE_IRQ0 (_ULCAST_(1) << 10)
274#define IE_IRQ1 (_ULCAST_(1) << 11)
275#define IE_IRQ2 (_ULCAST_(1) << 12)
276#define IE_IRQ3 (_ULCAST_(1) << 13)
277#define IE_IRQ4 (_ULCAST_(1) << 14)
278#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280/*
281 * R4x00 interrupt cause bits
282 */
Ralf Baechle70342282013-01-22 12:59:30 +0100283#define C_SW0 (_ULCAST_(1) << 8)
284#define C_SW1 (_ULCAST_(1) << 9)
285#define C_IRQ0 (_ULCAST_(1) << 10)
286#define C_IRQ1 (_ULCAST_(1) << 11)
287#define C_IRQ2 (_ULCAST_(1) << 12)
288#define C_IRQ3 (_ULCAST_(1) << 13)
289#define C_IRQ4 (_ULCAST_(1) << 14)
290#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/*
293 * Bitfields in the R4xx0 cp0 status register
294 */
295#define ST0_IE 0x00000001
296#define ST0_EXL 0x00000002
297#define ST0_ERL 0x00000004
298#define ST0_KSU 0x00000018
299# define KSU_USER 0x00000010
300# define KSU_SUPERVISOR 0x00000008
301# define KSU_KERNEL 0x00000000
302#define ST0_UX 0x00000020
303#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100304#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define ST0_DE 0x00010000
306#define ST0_CE 0x00020000
307
308/*
309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
310 * cacheops in userspace. This bit exists only on RM7000 and RM9000
311 * processors.
312 */
313#define ST0_CO 0x08000000
314
315/*
316 * Bitfields in the R[23]000 cp0 status register.
317 */
Ralf Baechle70342282013-01-22 12:59:30 +0100318#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319#define ST0_KUC 0x00000002
320#define ST0_IEP 0x00000004
321#define ST0_KUP 0x00000008
322#define ST0_IEO 0x00000010
323#define ST0_KUO 0x00000020
324/* bits 6 & 7 are reserved on R[23]000 */
325#define ST0_ISC 0x00010000
326#define ST0_SWC 0x00020000
327#define ST0_CM 0x00080000
328
329/*
330 * Bits specific to the R4640/R4650
331 */
Ralf Baechle70342282013-01-22 12:59:30 +0100332#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333#define ST0_IL (_ULCAST_(1) << 23)
334#define ST0_DL (_ULCAST_(1) << 24)
335
336/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100337 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000338 */
339#define ST0_MX 0x01000000
340
341/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 * Bitfields in the TX39 family CP0 Configuration Register 3
343 */
344#define TX39_CONF_ICS_SHIFT 19
345#define TX39_CONF_ICS_MASK 0x00380000
Ralf Baechle70342282013-01-22 12:59:30 +0100346#define TX39_CONF_ICS_1KB 0x00000000
347#define TX39_CONF_ICS_2KB 0x00080000
348#define TX39_CONF_ICS_4KB 0x00100000
349#define TX39_CONF_ICS_8KB 0x00180000
350#define TX39_CONF_ICS_16KB 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352#define TX39_CONF_DCS_SHIFT 16
353#define TX39_CONF_DCS_MASK 0x00070000
Ralf Baechle70342282013-01-22 12:59:30 +0100354#define TX39_CONF_DCS_1KB 0x00000000
355#define TX39_CONF_DCS_2KB 0x00010000
356#define TX39_CONF_DCS_4KB 0x00020000
357#define TX39_CONF_DCS_8KB 0x00030000
358#define TX39_CONF_DCS_16KB 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Ralf Baechle70342282013-01-22 12:59:30 +0100360#define TX39_CONF_CWFON 0x00004000
361#define TX39_CONF_WBON 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362#define TX39_CONF_RF_SHIFT 10
363#define TX39_CONF_RF_MASK 0x00000c00
364#define TX39_CONF_DOZE 0x00000200
365#define TX39_CONF_HALT 0x00000100
366#define TX39_CONF_LOCK 0x00000080
367#define TX39_CONF_ICE 0x00000020
368#define TX39_CONF_DCE 0x00000010
369#define TX39_CONF_IRSIZE_SHIFT 2
370#define TX39_CONF_IRSIZE_MASK 0x0000000c
371#define TX39_CONF_DRSIZE_SHIFT 0
372#define TX39_CONF_DRSIZE_MASK 0x00000003
373
374/*
375 * Status register bits available in all MIPS CPUs.
376 */
377#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100378#define STATUSB_IP0 8
379#define STATUSF_IP0 (_ULCAST_(1) << 8)
380#define STATUSB_IP1 9
381#define STATUSF_IP1 (_ULCAST_(1) << 9)
382#define STATUSB_IP2 10
383#define STATUSF_IP2 (_ULCAST_(1) << 10)
384#define STATUSB_IP3 11
385#define STATUSF_IP3 (_ULCAST_(1) << 11)
386#define STATUSB_IP4 12
387#define STATUSF_IP4 (_ULCAST_(1) << 12)
388#define STATUSB_IP5 13
389#define STATUSF_IP5 (_ULCAST_(1) << 13)
390#define STATUSB_IP6 14
391#define STATUSF_IP6 (_ULCAST_(1) << 14)
392#define STATUSB_IP7 15
393#define STATUSF_IP7 (_ULCAST_(1) << 15)
394#define STATUSB_IP8 0
395#define STATUSF_IP8 (_ULCAST_(1) << 0)
396#define STATUSB_IP9 1
397#define STATUSF_IP9 (_ULCAST_(1) << 1)
398#define STATUSB_IP10 2
399#define STATUSF_IP10 (_ULCAST_(1) << 2)
400#define STATUSB_IP11 3
401#define STATUSF_IP11 (_ULCAST_(1) << 3)
402#define STATUSB_IP12 4
403#define STATUSF_IP12 (_ULCAST_(1) << 4)
404#define STATUSB_IP13 5
405#define STATUSF_IP13 (_ULCAST_(1) << 5)
406#define STATUSB_IP14 6
407#define STATUSF_IP14 (_ULCAST_(1) << 6)
408#define STATUSB_IP15 7
409#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700411#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#define ST0_SR 0x00100000
413#define ST0_TS 0x00200000
414#define ST0_BEV 0x00400000
415#define ST0_RE 0x02000000
416#define ST0_FR 0x04000000
417#define ST0_CU 0xf0000000
418#define ST0_CU0 0x10000000
419#define ST0_CU1 0x20000000
420#define ST0_CU2 0x40000000
421#define ST0_CU3 0x80000000
422#define ST0_XX 0x80000000 /* MIPS IV naming */
423
424/*
David VomLehn010c1082009-12-21 17:49:22 -0800425 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
426 *
427 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
428 */
429#define INTCTLB_IPPCI 26
430#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
431#define INTCTLB_IPTI 29
432#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
433
434/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 * Bitfields and bit numbers in the coprocessor 0 cause register.
436 *
437 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
438 */
Ralf Baechle70342282013-01-22 12:59:30 +0100439#define CAUSEB_EXCCODE 2
440#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
441#define CAUSEB_IP 8
442#define CAUSEF_IP (_ULCAST_(255) << 8)
443#define CAUSEB_IP0 8
444#define CAUSEF_IP0 (_ULCAST_(1) << 8)
445#define CAUSEB_IP1 9
446#define CAUSEF_IP1 (_ULCAST_(1) << 9)
447#define CAUSEB_IP2 10
448#define CAUSEF_IP2 (_ULCAST_(1) << 10)
449#define CAUSEB_IP3 11
450#define CAUSEF_IP3 (_ULCAST_(1) << 11)
451#define CAUSEB_IP4 12
452#define CAUSEF_IP4 (_ULCAST_(1) << 12)
453#define CAUSEB_IP5 13
454#define CAUSEF_IP5 (_ULCAST_(1) << 13)
455#define CAUSEB_IP6 14
456#define CAUSEF_IP6 (_ULCAST_(1) << 14)
457#define CAUSEB_IP7 15
458#define CAUSEF_IP7 (_ULCAST_(1) << 15)
459#define CAUSEB_IV 23
460#define CAUSEF_IV (_ULCAST_(1) << 23)
461#define CAUSEB_PCI 26
462#define CAUSEF_PCI (_ULCAST_(1) << 26)
463#define CAUSEB_CE 28
464#define CAUSEF_CE (_ULCAST_(3) << 28)
465#define CAUSEB_TI 30
466#define CAUSEF_TI (_ULCAST_(1) << 30)
467#define CAUSEB_BD 31
468#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470/*
471 * Bits in the coprocessor 0 config register.
472 */
473/* Generic bits. */
474#define CONF_CM_CACHABLE_NO_WA 0
475#define CONF_CM_CACHABLE_WA 1
476#define CONF_CM_UNCACHED 2
477#define CONF_CM_CACHABLE_NONCOHERENT 3
478#define CONF_CM_CACHABLE_CE 4
479#define CONF_CM_CACHABLE_COW 5
480#define CONF_CM_CACHABLE_CUW 6
481#define CONF_CM_CACHABLE_ACCELERATED 7
482#define CONF_CM_CMASK 7
483#define CONF_BE (_ULCAST_(1) << 15)
484
485/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100486#define CONF_CU (_ULCAST_(1) << 3)
487#define CONF_DB (_ULCAST_(1) << 4)
488#define CONF_IB (_ULCAST_(1) << 5)
489#define CONF_DC (_ULCAST_(7) << 6)
490#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491#define CONF_EB (_ULCAST_(1) << 13)
492#define CONF_EM (_ULCAST_(1) << 14)
493#define CONF_SM (_ULCAST_(1) << 16)
494#define CONF_SC (_ULCAST_(1) << 17)
495#define CONF_EW (_ULCAST_(3) << 18)
496#define CONF_EP (_ULCAST_(15)<< 24)
497#define CONF_EC (_ULCAST_(7) << 28)
498#define CONF_CM (_ULCAST_(1) << 31)
499
Ralf Baechle70342282013-01-22 12:59:30 +0100500/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501#define R4K_CONF_SW (_ULCAST_(1) << 20)
502#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000503#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Ralf Baechle70342282013-01-22 12:59:30 +0100505/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506#define R5K_CONF_SE (_ULCAST_(1) << 12)
507#define R5K_CONF_SS (_ULCAST_(3) << 20)
508
Ralf Baechle70342282013-01-22 12:59:30 +0100509/* Bits specific to the RM7000. */
510#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000511#define RM7K_CONF_TE (_ULCAST_(1) << 12)
512#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
513#define RM7K_CONF_TC (_ULCAST_(1) << 17)
514#define RM7K_CONF_SI (_ULCAST_(3) << 20)
515#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000516
Ralf Baechle70342282013-01-22 12:59:30 +0100517/* Bits specific to the R10000. */
518#define R10K_CONF_DN (_ULCAST_(3) << 3)
519#define R10K_CONF_CT (_ULCAST_(1) << 5)
520#define R10K_CONF_PE (_ULCAST_(1) << 6)
521#define R10K_CONF_PM (_ULCAST_(3) << 7)
522#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523#define R10K_CONF_SB (_ULCAST_(1) << 13)
524#define R10K_CONF_SK (_ULCAST_(1) << 14)
525#define R10K_CONF_SS (_ULCAST_(7) << 16)
526#define R10K_CONF_SC (_ULCAST_(7) << 19)
527#define R10K_CONF_DC (_ULCAST_(7) << 26)
528#define R10K_CONF_IC (_ULCAST_(7) << 29)
529
Ralf Baechle70342282013-01-22 12:59:30 +0100530/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900532#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900533#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534#define VR41_CONF_M16 (_ULCAST_(1) << 20)
535#define VR41_CONF_AD (_ULCAST_(1) << 23)
536
Ralf Baechle70342282013-01-22 12:59:30 +0100537/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
539#define R30XX_CONF_REV (_ULCAST_(1) << 22)
540#define R30XX_CONF_AC (_ULCAST_(1) << 23)
541#define R30XX_CONF_RF (_ULCAST_(1) << 24)
542#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
543#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
544#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
545#define R30XX_CONF_SB (_ULCAST_(1) << 30)
546#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
547
548/* Bits specific to the TX49. */
549#define TX49_CONF_DC (_ULCAST_(1) << 16)
550#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
551#define TX49_CONF_HALT (_ULCAST_(1) << 18)
552#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
553
Ralf Baechle70342282013-01-22 12:59:30 +0100554/* Bits specific to the MIPS32/64 PRA. */
555#define MIPS_CONF_MT (_ULCAST_(7) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556#define MIPS_CONF_AR (_ULCAST_(7) << 10)
557#define MIPS_CONF_AT (_ULCAST_(3) << 13)
558#define MIPS_CONF_M (_ULCAST_(1) << 31)
559
560/*
Ralf Baechle41943182005-05-05 16:45:59 +0000561 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
562 */
Ralf Baechle70342282013-01-22 12:59:30 +0100563#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
564#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
565#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
566#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
567#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
568#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
569#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
570#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Ralf Baechle41943182005-05-05 16:45:59 +0000571#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
572#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
573#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
574#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
575#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000576#define MIPS_CONF1_TLBS_SHIFT (25)
577#define MIPS_CONF1_TLBS_SIZE (6)
578#define MIPS_CONF1_TLBS (_ULCAST_(63) << MIPS_CONF1_TLBS_SHIFT)
Ralf Baechle41943182005-05-05 16:45:59 +0000579
Ralf Baechle70342282013-01-22 12:59:30 +0100580#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
581#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
582#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000583#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
584#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
585#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
586#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
587#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
588
Ralf Baechle70342282013-01-22 12:59:30 +0100589#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
590#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
591#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000592#define MIPS_CONF3_CDMM (_ULCAST_(1) << 3)
Ralf Baechle70342282013-01-22 12:59:30 +0100593#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
594#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
595#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
596#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000597#define MIPS_CONF3_ITL (_ULCAST_(1) << 8)
598#define MIPS_CONF3_CTXTC (_ULCAST_(1) << 9)
Ralf Baechlee50c0a82005-05-31 11:49:19 +0000599#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500600#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500601#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100602#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000603#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
Steven J. Hillc6213c62013-06-05 21:25:17 +0000604#define MIPS_CONF3_ISA_OE (_ULCAST_(1) << 16)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000605#define MIPS_CONF3_MCU (_ULCAST_(1) << 17)
606#define MIPS_CONF3_MMAR (_ULCAST_(7) << 18)
607#define MIPS_CONF3_IPLW (_ULCAST_(3) << 21)
David Daney1e7decd2013-02-16 23:42:43 +0100608#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000609#define MIPS_CONF3_PW (_ULCAST_(1) << 24)
610#define MIPS_CONF3_SC (_ULCAST_(1) << 25)
611#define MIPS_CONF3_BI (_ULCAST_(1) << 26)
612#define MIPS_CONF3_BP (_ULCAST_(1) << 27)
613#define MIPS_CONF3_MSA (_ULCAST_(1) << 28)
614#define MIPS_CONF3_CMGCR (_ULCAST_(1) << 29)
615#define MIPS_CONF3_BPG (_ULCAST_(1) << 30)
Ralf Baechle41943182005-05-05 16:45:59 +0000616
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000617#define MIPS_CONF4_MMUSIZEEXT_SHIFT (0)
David Daney1b362e32010-01-22 14:41:15 -0800618#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000619#define MIPS_CONF4_FTLBSETS_SHIFT (0)
620#define MIPS_CONF4_FTLBSETS_SHIFT (0)
621#define MIPS_CONF4_FTLBSETS (_ULCAST_(15) << MIPS_CONF4_FTLBSETS_SHIFT)
622#define MIPS_CONF4_FTLBWAYS_SHIFT (4)
623#define MIPS_CONF4_FTLBWAYS (_ULCAST_(15) << MIPS_CONF4_FTLBWAYS_SHIFT)
624#define MIPS_CONF4_FTLBPAGESIZE_SHIFT (8)
625/* bits 10:8 in FTLB-only configurations */
626#define MIPS_CONF4_FTLBPAGESIZE (_ULCAST_(7) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
627/* bits 12:8 in VTLB-FTLB only configurations */
628#define MIPS_CONF4_VFTLBPAGESIZE (_ULCAST_(31) << MIPS_CONF4_FTLBPAGESIZE_SHIFT)
David Daney1b362e32010-01-22 14:41:15 -0800629#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
630#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000631#define MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT (_ULCAST_(2) << 14)
632#define MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT (_ULCAST_(3) << 14)
633#define MIPS_CONF4_KSCREXIST (_ULCAST_(255) << 16)
634#define MIPS_CONF4_VTLBSIZEEXT_SHIFT (24)
635#define MIPS_CONF4_VTLBSIZEEXT (_ULCAST_(15) << MIPS_CONF4_VTLBSIZEEXT_SHIFT)
636#define MIPS_CONF4_AE (_ULCAST_(1) << 28)
637#define MIPS_CONF4_IE (_ULCAST_(3) << 29)
638#define MIPS_CONF4_TLBINV (_ULCAST_(2) << 29)
David Daney1b362e32010-01-22 14:41:15 -0800639
Ralf Baechle2f9ee822013-09-19 11:09:48 +0200640#define MIPS_CONF5_NF (_ULCAST_(1) << 0)
641#define MIPS_CONF5_UFR (_ULCAST_(1) << 2)
642#define MIPS_CONF5_MSAEN (_ULCAST_(1) << 27)
643#define MIPS_CONF5_EVA (_ULCAST_(1) << 28)
644#define MIPS_CONF5_CV (_ULCAST_(1) << 29)
645#define MIPS_CONF5_K (_ULCAST_(1) << 30)
646
Steven J. Hill006a8512012-06-26 04:11:03 +0000647#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000648/* proAptiv FTLB on/off bit */
649#define MIPS_CONF6_FTLBEN (_ULCAST_(1) << 15)
Steven J. Hill006a8512012-06-26 04:11:03 +0000650
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100651#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
652
Marc St-Jean9267a302007-06-14 15:55:31 -0600653#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
654
Leonid Yegoshin691038b2013-11-14 16:12:21 +0000655/* EntryHI bit definition */
656#define MIPS_ENTRYHI_EHINV (_ULCAST_(1) << 10)
Marc St-Jean9267a302007-06-14 15:55:31 -0600657
Ralf Baechle41943182005-05-05 16:45:59 +0000658/*
659 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
660 */
661#define MIPS_FPIR_S (_ULCAST_(1) << 16)
662#define MIPS_FPIR_D (_ULCAST_(1) << 17)
663#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
664#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
665#define MIPS_FPIR_W (_ULCAST_(1) << 20)
666#define MIPS_FPIR_L (_ULCAST_(1) << 21)
667#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
668
Steven J. Hill4a0156f2013-11-14 16:12:24 +0000669/*
670 * Bits in the MIPS32 Memory Segmentation registers.
671 */
672#define MIPS_SEGCFG_PA_SHIFT 9
673#define MIPS_SEGCFG_PA (_ULCAST_(127) << MIPS_SEGCFG_PA_SHIFT)
674#define MIPS_SEGCFG_AM_SHIFT 4
675#define MIPS_SEGCFG_AM (_ULCAST_(7) << MIPS_SEGCFG_AM_SHIFT)
676#define MIPS_SEGCFG_EU_SHIFT 3
677#define MIPS_SEGCFG_EU (_ULCAST_(1) << MIPS_SEGCFG_EU_SHIFT)
678#define MIPS_SEGCFG_C_SHIFT 0
679#define MIPS_SEGCFG_C (_ULCAST_(7) << MIPS_SEGCFG_C_SHIFT)
680
681#define MIPS_SEGCFG_UUSK _ULCAST_(7)
682#define MIPS_SEGCFG_USK _ULCAST_(5)
683#define MIPS_SEGCFG_MUSUK _ULCAST_(4)
684#define MIPS_SEGCFG_MUSK _ULCAST_(3)
685#define MIPS_SEGCFG_MSK _ULCAST_(2)
686#define MIPS_SEGCFG_MK _ULCAST_(1)
687#define MIPS_SEGCFG_UK _ULCAST_(0)
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689#ifndef __ASSEMBLY__
690
691/*
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600692 * Macros for handling the ISA mode bit for microMIPS.
693 */
694#define get_isa16_mode(x) ((x) & 0x1)
695#define msk_isa16_mode(x) ((x) & ~0x1)
696#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
697
698/*
699 * microMIPS instructions can be 16-bit or 32-bit in length. This
700 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
701 */
702static inline int mm_insn_16bit(u16 insn)
703{
704 u16 opcode = (insn >> 10) & 0x7;
705
706 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
707}
708
709/*
Leonid Yegoshin198bb4c2013-11-14 16:12:29 +0000710 * TLB Invalidate Flush
711 */
712static inline void tlbinvf(void)
713{
714 __asm__ __volatile__(
715 ".set push\n\t"
716 ".set noreorder\n\t"
717 ".word 0x42000004\n\t" /* tlbinvf */
718 ".set pop");
719}
720
721
722/*
Ralf Baechle70342282013-01-22 12:59:30 +0100723 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
725 * performance counter number encoded into bits 1 ... 5 of the instruction.
726 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
727 * disassembler these will look like an access to sel 0 or 1.
728 */
729#define read_r10k_perf_cntr(counter) \
730({ \
731 unsigned int __res; \
732 __asm__ __volatile__( \
733 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100734 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 : "i" (counter)); \
736 \
Ralf Baechle70342282013-01-22 12:59:30 +0100737 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738})
739
Ralf Baechle70342282013-01-22 12:59:30 +0100740#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741do { \
742 __asm__ __volatile__( \
743 "mtpc\t%0, %1" \
744 : \
745 : "r" (val), "i" (counter)); \
746} while (0)
747
748#define read_r10k_perf_event(counter) \
749({ \
750 unsigned int __res; \
751 __asm__ __volatile__( \
752 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100753 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 : "i" (counter)); \
755 \
Ralf Baechle70342282013-01-22 12:59:30 +0100756 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757})
758
Ralf Baechle70342282013-01-22 12:59:30 +0100759#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760do { \
761 __asm__ __volatile__( \
762 "mtps\t%0, %1" \
763 : \
764 : "r" (val), "i" (counter)); \
765} while (0)
766
767
768/*
769 * Macros to access the system control coprocessor
770 */
771
772#define __read_32bit_c0_register(source, sel) \
773({ int __res; \
774 if (sel == 0) \
775 __asm__ __volatile__( \
776 "mfc0\t%0, " #source "\n\t" \
777 : "=r" (__res)); \
778 else \
779 __asm__ __volatile__( \
780 ".set\tmips32\n\t" \
781 "mfc0\t%0, " #source ", " #sel "\n\t" \
782 ".set\tmips0\n\t" \
783 : "=r" (__res)); \
784 __res; \
785})
786
787#define __read_64bit_c0_register(source, sel) \
788({ unsigned long long __res; \
789 if (sizeof(unsigned long) == 4) \
790 __res = __read_64bit_c0_split(source, sel); \
791 else if (sel == 0) \
792 __asm__ __volatile__( \
793 ".set\tmips3\n\t" \
794 "dmfc0\t%0, " #source "\n\t" \
795 ".set\tmips0" \
796 : "=r" (__res)); \
797 else \
798 __asm__ __volatile__( \
799 ".set\tmips64\n\t" \
800 "dmfc0\t%0, " #source ", " #sel "\n\t" \
801 ".set\tmips0" \
802 : "=r" (__res)); \
803 __res; \
804})
805
806#define __write_32bit_c0_register(register, sel, value) \
807do { \
808 if (sel == 0) \
809 __asm__ __volatile__( \
810 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000811 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 else \
813 __asm__ __volatile__( \
814 ".set\tmips32\n\t" \
815 "mtc0\t%z0, " #register ", " #sel "\n\t" \
816 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000817 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818} while (0)
819
820#define __write_64bit_c0_register(register, sel, value) \
821do { \
822 if (sizeof(unsigned long) == 4) \
823 __write_64bit_c0_split(register, sel, value); \
824 else if (sel == 0) \
825 __asm__ __volatile__( \
826 ".set\tmips3\n\t" \
827 "dmtc0\t%z0, " #register "\n\t" \
828 ".set\tmips0" \
829 : : "Jr" (value)); \
830 else \
831 __asm__ __volatile__( \
832 ".set\tmips64\n\t" \
833 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
834 ".set\tmips0" \
835 : : "Jr" (value)); \
836} while (0)
837
838#define __read_ulong_c0_register(reg, sel) \
839 ((sizeof(unsigned long) == 4) ? \
840 (unsigned long) __read_32bit_c0_register(reg, sel) : \
841 (unsigned long) __read_64bit_c0_register(reg, sel))
842
843#define __write_ulong_c0_register(reg, sel, val) \
844do { \
845 if (sizeof(unsigned long) == 4) \
846 __write_32bit_c0_register(reg, sel, val); \
847 else \
848 __write_64bit_c0_register(reg, sel, val); \
849} while (0)
850
851/*
852 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
853 */
854#define __read_32bit_c0_ctrl_register(source) \
855({ int __res; \
856 __asm__ __volatile__( \
857 "cfc0\t%0, " #source "\n\t" \
858 : "=r" (__res)); \
859 __res; \
860})
861
862#define __write_32bit_c0_ctrl_register(register, value) \
863do { \
864 __asm__ __volatile__( \
865 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000866 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867} while (0)
868
869/*
870 * These versions are only needed for systems with more than 38 bits of
871 * physical address space running the 32-bit kernel. That's none atm :-)
872 */
873#define __read_64bit_c0_split(source, sel) \
874({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900875 unsigned long long __val; \
876 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900878 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 if (sel == 0) \
880 __asm__ __volatile__( \
881 ".set\tmips64\n\t" \
882 "dmfc0\t%M0, " #source "\n\t" \
883 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200884 "dsra\t%M0, %M0, 32\n\t" \
885 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900887 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 else \
889 __asm__ __volatile__( \
890 ".set\tmips64\n\t" \
891 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
892 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200893 "dsra\t%M0, %M0, 32\n\t" \
894 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900896 : "=r" (__val)); \
897 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900899 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900})
901
902#define __write_64bit_c0_split(source, sel, val) \
903do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900904 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900906 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 if (sel == 0) \
908 __asm__ __volatile__( \
909 ".set\tmips64\n\t" \
910 "dsll\t%L0, %L0, 32\n\t" \
911 "dsrl\t%L0, %L0, 32\n\t" \
912 "dsll\t%M0, %M0, 32\n\t" \
913 "or\t%L0, %L0, %M0\n\t" \
914 "dmtc0\t%L0, " #source "\n\t" \
915 ".set\tmips0" \
916 : : "r" (val)); \
917 else \
918 __asm__ __volatile__( \
919 ".set\tmips64\n\t" \
920 "dsll\t%L0, %L0, 32\n\t" \
921 "dsrl\t%L0, %L0, 32\n\t" \
922 "dsll\t%M0, %M0, 32\n\t" \
923 "or\t%L0, %L0, %M0\n\t" \
924 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
925 ".set\tmips0" \
926 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900927 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928} while (0)
929
930#define read_c0_index() __read_32bit_c0_register($0, 0)
931#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
932
Ralf Baechle272bace2008-05-26 09:35:47 +0100933#define read_c0_random() __read_32bit_c0_register($1, 0)
934#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
937#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
938
939#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
940#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
941
942#define read_c0_conf() __read_32bit_c0_register($3, 0)
943#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
944
945#define read_c0_context() __read_ulong_c0_register($4, 0)
946#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
947
Ralf Baechlea3692022007-07-10 17:33:02 +0100948#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +0100949#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +0100950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
952#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
953
David Daney9fe2e9d2010-02-10 15:12:45 -0800954#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +0100955#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -0800956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957#define read_c0_wired() __read_32bit_c0_register($6, 0)
958#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
959
960#define read_c0_info() __read_32bit_c0_register($7, 0)
961
Ralf Baechle70342282013-01-22 12:59:30 +0100962#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
964
Ralf Baechle15c4f672006-03-29 18:51:06 +0100965#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
966#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
967
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968#define read_c0_count() __read_32bit_c0_register($9, 0)
969#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
970
Pete Popovbdf21b12005-07-14 17:47:57 +0000971#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
972#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
973
974#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
975#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
978#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
979
980#define read_c0_compare() __read_32bit_c0_register($11, 0)
981#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
982
Pete Popovbdf21b12005-07-14 17:47:57 +0000983#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
984#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
985
986#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
987#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
988
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100990#ifdef CONFIG_MIPS_MT_SMTC
991#define write_c0_status(val) \
992do { \
993 __write_32bit_c0_register($12, 0, val); \
994 __ehb(); \
995} while (0)
996#else
997/*
998 * Legacy non-SMTC code, which may be hazardous
999 * but which might not support EHB
1000 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
Ralf Baechle41c594a2006-04-05 09:45:45 +01001002#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003
1004#define read_c0_cause() __read_32bit_c0_register($13, 0)
1005#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
1006
1007#define read_c0_epc() __read_ulong_c0_register($14, 0)
1008#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
1009
1010#define read_c0_prid() __read_32bit_c0_register($15, 0)
1011
1012#define read_c0_config() __read_32bit_c0_register($16, 0)
1013#define read_c0_config1() __read_32bit_c0_register($16, 1)
1014#define read_c0_config2() __read_32bit_c0_register($16, 2)
1015#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001016#define read_c0_config4() __read_32bit_c0_register($16, 4)
1017#define read_c0_config5() __read_32bit_c0_register($16, 5)
1018#define read_c0_config6() __read_32bit_c0_register($16, 6)
1019#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
1021#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
1022#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
1023#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +00001024#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
1025#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
1026#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
1027#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001030 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 */
1032#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
1033#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
1034#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
1035#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
1036#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
1037#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
1038#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
1039#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
1040#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
1041#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
1042#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
1043#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
1044#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
1045#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
1046#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
1047#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
1048
1049/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001050 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 */
1052#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
1053#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
1054#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
1055#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
1056#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
1057#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
1058#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
1059#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
1060
1061#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
1062#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
1063#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
1064#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
1065#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
1066#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
1067#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
1068#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
1069
1070#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
1071#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
1072
1073#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
1074#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
1075
1076#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001077#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079#define read_c0_diag() __read_32bit_c0_register($22, 0)
1080#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1081
1082#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1083#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1084
1085#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1086#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1087
1088#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1089#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1090
1091#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1092#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1093
1094#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1095#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1096
1097#define read_c0_debug() __read_32bit_c0_register($23, 0)
1098#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1099
1100#define read_c0_depc() __read_ulong_c0_register($24, 0)
1101#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1102
1103/*
1104 * MIPS32 / MIPS64 performance counters
1105 */
1106#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001107#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001109#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001110#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1111#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001113#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001115#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001116#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1117#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001119#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001121#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001122#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1123#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001125#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001127#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001128#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1129#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1132#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1133
1134#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001135#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1138
1139#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001140#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1143#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1144
Ralf Baechle41c594a2006-04-05 09:45:45 +01001145#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1146#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1147
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001148#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1149#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1150
1151#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1152#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1153
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1155#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1156
1157#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1158#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1159
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001160/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001161#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001162#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1163
1164#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1165#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1166
1167#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1168#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1169
1170#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1171#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1172
Ralf Baechle21a151d2007-10-11 23:46:15 +01001173#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001174#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1175
Steven J. Hill4a0156f2013-11-14 16:12:24 +00001176/* MIPSR3 */
1177#define read_c0_segctl0() __read_32bit_c0_register($5, 2)
1178#define write_c0_segctl0(val) __write_32bit_c0_register($5, 2, val)
1179
1180#define read_c0_segctl1() __read_32bit_c0_register($5, 3)
1181#define write_c0_segctl1(val) __write_32bit_c0_register($5, 3, val)
1182
1183#define read_c0_segctl2() __read_32bit_c0_register($5, 4)
1184#define write_c0_segctl2(val) __write_32bit_c0_register($5, 4, val)
David Daneyed918c22008-12-11 15:33:24 -08001185
1186/* Cavium OCTEON (cnMIPS) */
1187#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1188#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1189
1190#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1191#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1192
1193#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001194#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001195/*
Ralf Baechle70342282013-01-22 12:59:30 +01001196 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001197 * 64 bits wide.
1198 */
1199#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1200#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1201
1202#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1203#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1204
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001205/* BMIPS3300 */
1206#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1207#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1208
1209#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1210#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1211
1212#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1213#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1214
Kevin Cernekee020232f2011-11-16 01:25:44 +00001215/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001216#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1217#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1218
1219#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1220#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1221
1222#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1223#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1224
1225#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1226#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1227
1228#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1229#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1230
1231/* BMIPS5000 */
1232#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1233#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1234
1235#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1236#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1237
1238#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1239#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1240
1241#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1242#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1243
1244#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1245#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1246
1247#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1248#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1249
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250/*
1251 * Macros to access the floating point coprocessor control registers
1252 */
Steven J. Hillb9688312013-01-12 23:29:27 +00001253#define read_32bit_cp1_register(source) \
1254({ \
1255 int __res; \
1256 \
1257 __asm__ __volatile__( \
1258 " .set push \n" \
1259 " .set reorder \n" \
1260 " # gas fails to assemble cfc1 for some archs, \n" \
1261 " # like Octeon. \n" \
1262 " .set mips1 \n" \
1263 " cfc1 %0,"STR(source)" \n" \
1264 " .set pop \n" \
1265 : "=r" (__res)); \
1266 __res; \
1267})
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001269#ifdef HAVE_AS_DSP
1270#define rddsp(mask) \
1271({ \
1272 unsigned int __dspctl; \
1273 \
1274 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001275 " .set push \n" \
1276 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001277 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001278 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001279 : "=r" (__dspctl) \
1280 : "i" (mask)); \
1281 __dspctl; \
1282})
1283
1284#define wrdsp(val, mask) \
1285do { \
1286 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001287 " .set push \n" \
1288 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001289 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001290 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001291 : \
1292 : "r" (val), "i" (mask)); \
1293} while (0)
1294
Florian Fainelli63c2b682013-03-18 15:56:10 +00001295#define mflo0() \
1296({ \
1297 long mflo0; \
1298 __asm__( \
1299 " .set push \n" \
1300 " .set dsp \n" \
1301 " mflo %0, $ac0 \n" \
1302 " .set pop \n" \
1303 : "=r" (mflo0)); \
1304 mflo0; \
1305})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001306
Florian Fainelli63c2b682013-03-18 15:56:10 +00001307#define mflo1() \
1308({ \
1309 long mflo1; \
1310 __asm__( \
1311 " .set push \n" \
1312 " .set dsp \n" \
1313 " mflo %0, $ac1 \n" \
1314 " .set pop \n" \
1315 : "=r" (mflo1)); \
1316 mflo1; \
1317})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001318
Florian Fainelli63c2b682013-03-18 15:56:10 +00001319#define mflo2() \
1320({ \
1321 long mflo2; \
1322 __asm__( \
1323 " .set push \n" \
1324 " .set dsp \n" \
1325 " mflo %0, $ac2 \n" \
1326 " .set pop \n" \
1327 : "=r" (mflo2)); \
1328 mflo2; \
1329})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001330
Florian Fainelli63c2b682013-03-18 15:56:10 +00001331#define mflo3() \
1332({ \
1333 long mflo3; \
1334 __asm__( \
1335 " .set push \n" \
1336 " .set dsp \n" \
1337 " mflo %0, $ac3 \n" \
1338 " .set pop \n" \
1339 : "=r" (mflo3)); \
1340 mflo3; \
1341})
1342
1343#define mfhi0() \
1344({ \
1345 long mfhi0; \
1346 __asm__( \
1347 " .set push \n" \
1348 " .set dsp \n" \
1349 " mfhi %0, $ac0 \n" \
1350 " .set pop \n" \
1351 : "=r" (mfhi0)); \
1352 mfhi0; \
1353})
1354
1355#define mfhi1() \
1356({ \
1357 long mfhi1; \
1358 __asm__( \
1359 " .set push \n" \
1360 " .set dsp \n" \
1361 " mfhi %0, $ac1 \n" \
1362 " .set pop \n" \
1363 : "=r" (mfhi1)); \
1364 mfhi1; \
1365})
1366
1367#define mfhi2() \
1368({ \
1369 long mfhi2; \
1370 __asm__( \
1371 " .set push \n" \
1372 " .set dsp \n" \
1373 " mfhi %0, $ac2 \n" \
1374 " .set pop \n" \
1375 : "=r" (mfhi2)); \
1376 mfhi2; \
1377})
1378
1379#define mfhi3() \
1380({ \
1381 long mfhi3; \
1382 __asm__( \
1383 " .set push \n" \
1384 " .set dsp \n" \
1385 " mfhi %0, $ac3 \n" \
1386 " .set pop \n" \
1387 : "=r" (mfhi3)); \
1388 mfhi3; \
1389})
1390
1391
1392#define mtlo0(x) \
1393({ \
1394 __asm__( \
1395 " .set push \n" \
1396 " .set dsp \n" \
1397 " mtlo %0, $ac0 \n" \
1398 " .set pop \n" \
1399 : \
1400 : "r" (x)); \
1401})
1402
1403#define mtlo1(x) \
1404({ \
1405 __asm__( \
1406 " .set push \n" \
1407 " .set dsp \n" \
1408 " mtlo %0, $ac1 \n" \
1409 " .set pop \n" \
1410 : \
1411 : "r" (x)); \
1412})
1413
1414#define mtlo2(x) \
1415({ \
1416 __asm__( \
1417 " .set push \n" \
1418 " .set dsp \n" \
1419 " mtlo %0, $ac2 \n" \
1420 " .set pop \n" \
1421 : \
1422 : "r" (x)); \
1423})
1424
1425#define mtlo3(x) \
1426({ \
1427 __asm__( \
1428 " .set push \n" \
1429 " .set dsp \n" \
1430 " mtlo %0, $ac3 \n" \
1431 " .set pop \n" \
1432 : \
1433 : "r" (x)); \
1434})
1435
1436#define mthi0(x) \
1437({ \
1438 __asm__( \
1439 " .set push \n" \
1440 " .set dsp \n" \
1441 " mthi %0, $ac0 \n" \
1442 " .set pop \n" \
1443 : \
1444 : "r" (x)); \
1445})
1446
1447#define mthi1(x) \
1448({ \
1449 __asm__( \
1450 " .set push \n" \
1451 " .set dsp \n" \
1452 " mthi %0, $ac1 \n" \
1453 " .set pop \n" \
1454 : \
1455 : "r" (x)); \
1456})
1457
1458#define mthi2(x) \
1459({ \
1460 __asm__( \
1461 " .set push \n" \
1462 " .set dsp \n" \
1463 " mthi %0, $ac2 \n" \
1464 " .set pop \n" \
1465 : \
1466 : "r" (x)); \
1467})
1468
1469#define mthi3(x) \
1470({ \
1471 __asm__( \
1472 " .set push \n" \
1473 " .set dsp \n" \
1474 " mthi %0, $ac3 \n" \
1475 " .set pop \n" \
1476 : \
1477 : "r" (x)); \
1478})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001479
1480#else
1481
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001482#ifdef CONFIG_CPU_MICROMIPS
1483#define rddsp(mask) \
1484({ \
1485 unsigned int __res; \
1486 \
1487 __asm__ __volatile__( \
1488 " .set push \n" \
1489 " .set noat \n" \
1490 " # rddsp $1, %x1 \n" \
1491 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1492 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1493 " move %0, $1 \n" \
1494 " .set pop \n" \
1495 : "=r" (__res) \
1496 : "i" (mask)); \
1497 __res; \
1498})
1499
1500#define wrdsp(val, mask) \
1501do { \
1502 __asm__ __volatile__( \
1503 " .set push \n" \
1504 " .set noat \n" \
1505 " move $1, %0 \n" \
1506 " # wrdsp $1, %x1 \n" \
1507 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1508 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1509 " .set pop \n" \
1510 : \
1511 : "r" (val), "i" (mask)); \
1512} while (0)
1513
1514#define _umips_dsp_mfxxx(ins) \
1515({ \
1516 unsigned long __treg; \
1517 \
1518 __asm__ __volatile__( \
1519 " .set push \n" \
1520 " .set noat \n" \
1521 " .hword 0x0001 \n" \
1522 " .hword %x1 \n" \
1523 " move %0, $1 \n" \
1524 " .set pop \n" \
1525 : "=r" (__treg) \
1526 : "i" (ins)); \
1527 __treg; \
1528})
1529
1530#define _umips_dsp_mtxxx(val, ins) \
1531do { \
1532 __asm__ __volatile__( \
1533 " .set push \n" \
1534 " .set noat \n" \
1535 " move $1, %0 \n" \
1536 " .hword 0x0001 \n" \
1537 " .hword %x1 \n" \
1538 " .set pop \n" \
1539 : \
1540 : "r" (val), "i" (ins)); \
1541} while (0)
1542
1543#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1544#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1545
1546#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1547#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1548
1549#define mflo0() _umips_dsp_mflo(0)
1550#define mflo1() _umips_dsp_mflo(1)
1551#define mflo2() _umips_dsp_mflo(2)
1552#define mflo3() _umips_dsp_mflo(3)
1553
1554#define mfhi0() _umips_dsp_mfhi(0)
1555#define mfhi1() _umips_dsp_mfhi(1)
1556#define mfhi2() _umips_dsp_mfhi(2)
1557#define mfhi3() _umips_dsp_mfhi(3)
1558
1559#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1560#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1561#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1562#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1563
1564#define mthi0(x) _umips_dsp_mthi(x, 0)
1565#define mthi1(x) _umips_dsp_mthi(x, 1)
1566#define mthi2(x) _umips_dsp_mthi(x, 2)
1567#define mthi3(x) _umips_dsp_mthi(x, 3)
1568
1569#else /* !CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001570#define rddsp(mask) \
1571({ \
1572 unsigned int __res; \
1573 \
1574 __asm__ __volatile__( \
1575 " .set push \n" \
1576 " .set noat \n" \
1577 " # rddsp $1, %x1 \n" \
1578 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1579 " move %0, $1 \n" \
1580 " .set pop \n" \
1581 : "=r" (__res) \
1582 : "i" (mask)); \
1583 __res; \
1584})
1585
1586#define wrdsp(val, mask) \
1587do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001588 __asm__ __volatile__( \
1589 " .set push \n" \
1590 " .set noat \n" \
1591 " move $1, %0 \n" \
1592 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00001593 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001594 " .set pop \n" \
1595 : \
1596 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001597} while (0)
1598
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001599#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001600({ \
1601 unsigned long __treg; \
1602 \
1603 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001604 " .set push \n" \
1605 " .set noat \n" \
1606 " .word (0x00000810 | %1) \n" \
1607 " move %0, $1 \n" \
1608 " .set pop \n" \
1609 : "=r" (__treg) \
1610 : "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001611 __treg; \
1612})
1613
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001614#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001615do { \
1616 __asm__ __volatile__( \
1617 " .set push \n" \
1618 " .set noat \n" \
1619 " move $1, %0 \n" \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001620 " .word (0x00200011 | %1) \n" \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001621 " .set pop \n" \
1622 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001623 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001624} while (0)
1625
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001626#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1627#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001628
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001629#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1630#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001631
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001632#define mflo0() _dsp_mflo(0)
1633#define mflo1() _dsp_mflo(1)
1634#define mflo2() _dsp_mflo(2)
1635#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001636
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001637#define mfhi0() _dsp_mfhi(0)
1638#define mfhi1() _dsp_mfhi(1)
1639#define mfhi2() _dsp_mfhi(2)
1640#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001641
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001642#define mtlo0(x) _dsp_mtlo(x, 0)
1643#define mtlo1(x) _dsp_mtlo(x, 1)
1644#define mtlo2(x) _dsp_mtlo(x, 2)
1645#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001646
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001647#define mthi0(x) _dsp_mthi(x, 0)
1648#define mthi1(x) _dsp_mthi(x, 1)
1649#define mthi2(x) _dsp_mthi(x, 2)
1650#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001651
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001652#endif /* CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001653#endif
1654
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655/*
1656 * TLB operations.
1657 *
1658 * It is responsibility of the caller to take care of any TLB hazards.
1659 */
1660static inline void tlb_probe(void)
1661{
1662 __asm__ __volatile__(
1663 ".set noreorder\n\t"
1664 "tlbp\n\t"
1665 ".set reorder");
1666}
1667
1668static inline void tlb_read(void)
1669{
Marc St-Jean9267a302007-06-14 15:55:31 -06001670#if MIPS34K_MISSED_ITLB_WAR
1671 int res = 0;
1672
1673 __asm__ __volatile__(
1674 " .set push \n"
1675 " .set noreorder \n"
1676 " .set noat \n"
1677 " .set mips32r2 \n"
1678 " .word 0x41610001 # dvpe $1 \n"
1679 " move %0, $1 \n"
1680 " ehb \n"
1681 " .set pop \n"
1682 : "=r" (res));
1683
1684 instruction_hazard();
1685#endif
1686
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 __asm__ __volatile__(
1688 ".set noreorder\n\t"
1689 "tlbr\n\t"
1690 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06001691
1692#if MIPS34K_MISSED_ITLB_WAR
1693 if ((res & _ULCAST_(1)))
1694 __asm__ __volatile__(
1695 " .set push \n"
1696 " .set noreorder \n"
1697 " .set noat \n"
1698 " .set mips32r2 \n"
1699 " .word 0x41600021 # evpe \n"
1700 " ehb \n"
1701 " .set pop \n");
1702#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703}
1704
1705static inline void tlb_write_indexed(void)
1706{
1707 __asm__ __volatile__(
1708 ".set noreorder\n\t"
1709 "tlbwi\n\t"
1710 ".set reorder");
1711}
1712
1713static inline void tlb_write_random(void)
1714{
1715 __asm__ __volatile__(
1716 ".set noreorder\n\t"
1717 "tlbwr\n\t"
1718 ".set reorder");
1719}
1720
1721/*
1722 * Manipulate bits in a c0 register.
1723 */
Ralf Baechle41c594a2006-04-05 09:45:45 +01001724#ifndef CONFIG_MIPS_MT_SMTC
1725/*
1726 * SMTC Linux requires shutting-down microthread scheduling
1727 * during CP0 register read-modify-write sequences.
1728 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729#define __BUILD_SET_C0(name) \
1730static inline unsigned int \
1731set_c0_##name(unsigned int set) \
1732{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001733 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 \
1735 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001736 new = res | set; \
1737 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738 \
1739 return res; \
1740} \
1741 \
1742static inline unsigned int \
1743clear_c0_##name(unsigned int clear) \
1744{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001745 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746 \
1747 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001748 new = res & ~clear; \
1749 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 \
1751 return res; \
1752} \
1753 \
1754static inline unsigned int \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001755change_c0_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001757 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 \
1759 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001760 new = res & ~change; \
1761 new |= (val & change); \
1762 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 \
1764 return res; \
1765}
1766
Ralf Baechle41c594a2006-04-05 09:45:45 +01001767#else /* SMTC versions that manage MT scheduling */
1768
Ralf Baechle192ef362006-07-07 14:07:18 +01001769#include <linux/irqflags.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +01001770
1771/*
1772 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1773 * header file recursion.
1774 */
1775static inline unsigned int __dmt(void)
1776{
1777 int res;
1778
1779 __asm__ __volatile__(
1780 " .set push \n"
1781 " .set mips32r2 \n"
1782 " .set noat \n"
1783 " .word 0x41610BC1 # dmt $1 \n"
1784 " ehb \n"
1785 " move %0, $1 \n"
1786 " .set pop \n"
1787 : "=r" (res));
1788
1789 instruction_hazard();
1790
1791 return res;
1792}
1793
1794#define __VPECONTROL_TE_SHIFT 15
1795#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1796
1797#define __EMT_ENABLE __VPECONTROL_TE
1798
1799static inline void __emt(unsigned int previous)
1800{
1801 if ((previous & __EMT_ENABLE))
1802 __asm__ __volatile__(
Ralf Baechle41c594a2006-04-05 09:45:45 +01001803 " .set mips32r2 \n"
1804 " .word 0x41600be1 # emt \n"
1805 " ehb \n"
Ralf Baechle1bd5e162006-06-03 21:59:51 +01001806 " .set mips0 \n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001807}
1808
1809static inline void __ehb(void)
1810{
1811 __asm__ __volatile__(
Ralf Baechle4277ff52006-06-03 22:40:15 +01001812 " .set mips32r2 \n"
1813 " ehb \n" " .set mips0 \n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001814}
1815
1816/*
1817 * Note that local_irq_save/restore affect TC-specific IXMT state,
1818 * not Status.IE as in non-SMTC kernel.
1819 */
1820
1821#define __BUILD_SET_C0(name) \
1822static inline unsigned int \
1823set_c0_##name(unsigned int set) \
1824{ \
1825 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001826 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001827 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001828 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001829 \
1830 local_irq_save(flags); \
1831 omt = __dmt(); \
1832 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001833 new = res | set; \
1834 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001835 __emt(omt); \
1836 local_irq_restore(flags); \
1837 \
1838 return res; \
1839} \
1840 \
1841static inline unsigned int \
1842clear_c0_##name(unsigned int clear) \
1843{ \
1844 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001845 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001846 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001847 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001848 \
1849 local_irq_save(flags); \
1850 omt = __dmt(); \
1851 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001852 new = res & ~clear; \
1853 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001854 __emt(omt); \
1855 local_irq_restore(flags); \
1856 \
1857 return res; \
1858} \
1859 \
1860static inline unsigned int \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001861change_c0_##name(unsigned int change, unsigned int newbits) \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001862{ \
1863 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001864 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001865 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001866 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001867 \
1868 local_irq_save(flags); \
1869 \
1870 omt = __dmt(); \
1871 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001872 new = res & ~change; \
1873 new |= (newbits & change); \
1874 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001875 __emt(omt); \
1876 local_irq_restore(flags); \
1877 \
1878 return res; \
1879}
1880#endif
1881
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882__BUILD_SET_C0(status)
1883__BUILD_SET_C0(cause)
1884__BUILD_SET_C0(config)
1885__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001886__BUILD_SET_C0(intctl)
1887__BUILD_SET_C0(srsmap)
Kevin Cernekee020232f2011-11-16 01:25:44 +00001888__BUILD_SET_C0(brcm_config_0)
1889__BUILD_SET_C0(brcm_bus_pll)
1890__BUILD_SET_C0(brcm_reset)
1891__BUILD_SET_C0(brcm_cmt_intr)
1892__BUILD_SET_C0(brcm_cmt_ctrl)
1893__BUILD_SET_C0(brcm_config)
1894__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
1896#endif /* !__ASSEMBLY__ */
1897
1898#endif /* _ASM_MIPSREGS_H */