blob: d5fb0d772dcdb03692e7daa4a0c2247c75e5f478 [file] [log] [blame]
Florian Fainellib4af9a52014-02-13 16:08:46 -08001/*
Doug Bergerffff7132017-03-09 16:58:43 -08002 * Copyright (c) 2014-2017 Broadcom
Florian Fainellib4af9a52014-02-13 16:08:46 -08003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
Florian Fainelli5e811b32014-07-23 10:42:11 -07007 */
8
Florian Fainellib4af9a52014-02-13 16:08:46 -08009#ifndef __BCMGENET_H__
10#define __BCMGENET_H__
11
12#include <linux/skbuff.h>
13#include <linux/netdevice.h>
14#include <linux/spinlock.h>
15#include <linux/clk.h>
16#include <linux/mii.h>
17#include <linux/if_vlan.h>
18#include <linux/phy.h>
19
20/* total number of Buffer Descriptors, same for Rx/Tx */
21#define TOTAL_DESC 256
22
23/* which ring is descriptor based */
24#define DESC_INDEX 16
25
26/* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(6) + FCS(4) = 1528.
27 * 1536 is multiple of 256 bytes
28 */
29#define ENET_BRCM_TAG_LEN 6
30#define ENET_PAD 8
31#define ENET_MAX_MTU_SIZE (ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \
32 ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD)
33#define DMA_MAX_BURST_LENGTH 0x10
34
35/* misc. configuration */
36#define CLEAR_ALL_HFB 0xFF
37#define DMA_FC_THRESH_HI (TOTAL_DESC >> 4)
38#define DMA_FC_THRESH_LO 5
39
40/* 64B receive/transmit status block */
41struct status_64 {
42 u32 length_status; /* length and peripheral status */
43 u32 ext_status; /* Extended status*/
44 u32 rx_csum; /* partial rx checksum */
45 u32 unused1[9]; /* unused */
46 u32 tx_csum_info; /* Tx checksum info. */
47 u32 unused2[3]; /* unused */
48};
49
50/* Rx status bits */
51#define STATUS_RX_EXT_MASK 0x1FFFFF
52#define STATUS_RX_CSUM_MASK 0xFFFF
53#define STATUS_RX_CSUM_OK 0x10000
54#define STATUS_RX_CSUM_FR 0x20000
55#define STATUS_RX_PROTO_TCP 0
56#define STATUS_RX_PROTO_UDP 1
57#define STATUS_RX_PROTO_ICMP 2
58#define STATUS_RX_PROTO_OTHER 3
59#define STATUS_RX_PROTO_MASK 3
60#define STATUS_RX_PROTO_SHIFT 18
61#define STATUS_FILTER_INDEX_MASK 0xFFFF
62/* Tx status bits */
63#define STATUS_TX_CSUM_START_MASK 0X7FFF
64#define STATUS_TX_CSUM_START_SHIFT 16
65#define STATUS_TX_CSUM_PROTO_UDP 0x8000
66#define STATUS_TX_CSUM_OFFSET_MASK 0x7FFF
67#define STATUS_TX_CSUM_LV 0x80000000
68
69/* DMA Descriptor */
70#define DMA_DESC_LENGTH_STATUS 0x00 /* in bytes of data in buffer */
71#define DMA_DESC_ADDRESS_LO 0x04 /* lower bits of PA */
72#define DMA_DESC_ADDRESS_HI 0x08 /* upper 32 bits of PA, GENETv4+ */
73
74/* Rx/Tx common counter group */
75struct bcmgenet_pkt_counters {
76 u32 cnt_64; /* RO Received/Transmited 64 bytes packet */
77 u32 cnt_127; /* RO Rx/Tx 127 bytes packet */
78 u32 cnt_255; /* RO Rx/Tx 65-255 bytes packet */
79 u32 cnt_511; /* RO Rx/Tx 256-511 bytes packet */
80 u32 cnt_1023; /* RO Rx/Tx 512-1023 bytes packet */
81 u32 cnt_1518; /* RO Rx/Tx 1024-1518 bytes packet */
82 u32 cnt_mgv; /* RO Rx/Tx 1519-1522 good VLAN packet */
83 u32 cnt_2047; /* RO Rx/Tx 1522-2047 bytes packet*/
84 u32 cnt_4095; /* RO Rx/Tx 2048-4095 bytes packet*/
85 u32 cnt_9216; /* RO Rx/Tx 4096-9216 bytes packet*/
86};
87
88/* RSV, Receive Status Vector */
89struct bcmgenet_rx_counters {
90 struct bcmgenet_pkt_counters pkt_cnt;
91 u32 pkt; /* RO (0x428) Received pkt count*/
92 u32 bytes; /* RO Received byte count */
93 u32 mca; /* RO # of Received multicast pkt */
94 u32 bca; /* RO # of Receive broadcast pkt */
95 u32 fcs; /* RO # of Received FCS error */
96 u32 cf; /* RO # of Received control frame pkt*/
97 u32 pf; /* RO # of Received pause frame pkt */
98 u32 uo; /* RO # of unknown op code pkt */
99 u32 aln; /* RO # of alignment error count */
100 u32 flr; /* RO # of frame length out of range count */
101 u32 cde; /* RO # of code error pkt */
102 u32 fcr; /* RO # of carrier sense error pkt */
103 u32 ovr; /* RO # of oversize pkt*/
104 u32 jbr; /* RO # of jabber count */
105 u32 mtue; /* RO # of MTU error pkt*/
106 u32 pok; /* RO # of Received good pkt */
107 u32 uc; /* RO # of unicast pkt */
108 u32 ppp; /* RO # of PPP pkt */
109 u32 rcrc; /* RO (0x470),# of CRC match pkt */
110};
111
112/* TSV, Transmit Status Vector */
113struct bcmgenet_tx_counters {
114 struct bcmgenet_pkt_counters pkt_cnt;
115 u32 pkts; /* RO (0x4a8) Transmited pkt */
116 u32 mca; /* RO # of xmited multicast pkt */
117 u32 bca; /* RO # of xmited broadcast pkt */
118 u32 pf; /* RO # of xmited pause frame count */
119 u32 cf; /* RO # of xmited control frame count */
120 u32 fcs; /* RO # of xmited FCS error count */
121 u32 ovr; /* RO # of xmited oversize pkt */
122 u32 drf; /* RO # of xmited deferral pkt */
123 u32 edf; /* RO # of xmited Excessive deferral pkt*/
124 u32 scl; /* RO # of xmited single collision pkt */
125 u32 mcl; /* RO # of xmited multiple collision pkt*/
126 u32 lcl; /* RO # of xmited late collision pkt */
127 u32 ecl; /* RO # of xmited excessive collision pkt*/
128 u32 frg; /* RO # of xmited fragments pkt*/
129 u32 ncl; /* RO # of xmited total collision count */
130 u32 jbr; /* RO # of xmited jabber count*/
131 u32 bytes; /* RO # of xmited byte count */
132 u32 pok; /* RO # of xmited good pkt */
133 u32 uc; /* RO (0x0x4f0)# of xmited unitcast pkt */
134};
135
136struct bcmgenet_mib_counters {
137 struct bcmgenet_rx_counters rx;
138 struct bcmgenet_tx_counters tx;
139 u32 rx_runt_cnt;
140 u32 rx_runt_fcs;
141 u32 rx_runt_fcs_align;
142 u32 rx_runt_bytes;
143 u32 rbuf_ovflow_cnt;
144 u32 rbuf_err_cnt;
145 u32 mdf_err_cnt;
Florian Fainelli44c8bc32014-11-19 10:29:56 -0800146 u32 alloc_rx_buff_failed;
147 u32 rx_dma_failed;
148 u32 tx_dma_failed;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800149};
150
151#define UMAC_HD_BKP_CTRL 0x004
152#define HD_FC_EN (1 << 0)
153#define HD_FC_BKOFF_OK (1 << 1)
154#define IPG_CONFIG_RX_SHIFT 2
155#define IPG_CONFIG_RX_MASK 0x1F
156
157#define UMAC_CMD 0x008
158#define CMD_TX_EN (1 << 0)
159#define CMD_RX_EN (1 << 1)
160#define UMAC_SPEED_10 0
161#define UMAC_SPEED_100 1
162#define UMAC_SPEED_1000 2
163#define UMAC_SPEED_2500 3
164#define CMD_SPEED_SHIFT 2
165#define CMD_SPEED_MASK 3
166#define CMD_PROMISC (1 << 4)
167#define CMD_PAD_EN (1 << 5)
168#define CMD_CRC_FWD (1 << 6)
169#define CMD_PAUSE_FWD (1 << 7)
170#define CMD_RX_PAUSE_IGNORE (1 << 8)
171#define CMD_TX_ADDR_INS (1 << 9)
172#define CMD_HD_EN (1 << 10)
173#define CMD_SW_RESET (1 << 13)
174#define CMD_LCL_LOOP_EN (1 << 15)
175#define CMD_AUTO_CONFIG (1 << 22)
176#define CMD_CNTL_FRM_EN (1 << 23)
177#define CMD_NO_LEN_CHK (1 << 24)
178#define CMD_RMT_LOOP_EN (1 << 25)
179#define CMD_PRBL_EN (1 << 27)
180#define CMD_TX_PAUSE_IGNORE (1 << 28)
181#define CMD_TX_RX_EN (1 << 29)
182#define CMD_RUNT_FILTER_DIS (1 << 30)
183
184#define UMAC_MAC0 0x00C
185#define UMAC_MAC1 0x010
186#define UMAC_MAX_FRAME_LEN 0x014
187
Florian Fainellid0a6db82014-11-25 21:16:34 -0800188#define UMAC_EEE_CTRL 0x064
189#define EN_LPI_RX_PAUSE (1 << 0)
190#define EN_LPI_TX_PFC (1 << 1)
191#define EN_LPI_TX_PAUSE (1 << 2)
192#define EEE_EN (1 << 3)
193#define RX_FIFO_CHECK (1 << 4)
194#define EEE_TX_CLK_DIS (1 << 5)
195#define DIS_EEE_10M (1 << 6)
196#define LP_IDLE_PREDICTION_MODE (1 << 7)
197
198#define UMAC_EEE_LPI_TIMER 0x068
199#define UMAC_EEE_WAKE_TIMER 0x06C
200#define UMAC_EEE_REF_COUNT 0x070
201#define EEE_REFERENCE_COUNT_MASK 0xffff
202
Florian Fainellib4af9a52014-02-13 16:08:46 -0800203#define UMAC_TX_FLUSH 0x334
204
205#define UMAC_MIB_START 0x400
206
207#define UMAC_MDIO_CMD 0x614
208#define MDIO_START_BUSY (1 << 29)
209#define MDIO_READ_FAIL (1 << 28)
210#define MDIO_RD (2 << 26)
211#define MDIO_WR (1 << 26)
212#define MDIO_PMD_SHIFT 21
213#define MDIO_PMD_MASK 0x1F
214#define MDIO_REG_SHIFT 16
215#define MDIO_REG_MASK 0x1F
216
Doug Bergerffff7132017-03-09 16:58:43 -0800217#define UMAC_RBUF_OVFL_CNT_V1 0x61C
218#define RBUF_OVFL_CNT_V2 0x80
219#define RBUF_OVFL_CNT_V3PLUS 0x94
Florian Fainellib4af9a52014-02-13 16:08:46 -0800220
221#define UMAC_MPD_CTRL 0x620
222#define MPD_EN (1 << 0)
223#define MPD_PW_EN (1 << 27)
224#define MPD_MSEQ_LEN_SHIFT 16
225#define MPD_MSEQ_LEN_MASK 0xFF
226
227#define UMAC_MPD_PW_MS 0x624
228#define UMAC_MPD_PW_LS 0x628
Doug Bergerffff7132017-03-09 16:58:43 -0800229#define UMAC_RBUF_ERR_CNT_V1 0x634
230#define RBUF_ERR_CNT_V2 0x84
231#define RBUF_ERR_CNT_V3PLUS 0x98
Florian Fainellib4af9a52014-02-13 16:08:46 -0800232#define UMAC_MDF_ERR_CNT 0x638
233#define UMAC_MDF_CTRL 0x650
234#define UMAC_MDF_ADDR 0x654
235#define UMAC_MIB_CTRL 0x580
236#define MIB_RESET_RX (1 << 0)
237#define MIB_RESET_RUNT (1 << 1)
238#define MIB_RESET_TX (1 << 2)
239
240#define RBUF_CTRL 0x00
241#define RBUF_64B_EN (1 << 0)
242#define RBUF_ALIGN_2B (1 << 1)
243#define RBUF_BAD_DIS (1 << 2)
244
245#define RBUF_STATUS 0x0C
246#define RBUF_STATUS_WOL (1 << 0)
247#define RBUF_STATUS_MPD_INTR_ACTIVE (1 << 1)
248#define RBUF_STATUS_ACPI_INTR_ACTIVE (1 << 2)
249
250#define RBUF_CHK_CTRL 0x14
251#define RBUF_RXCHK_EN (1 << 0)
252#define RBUF_SKIP_FCS (1 << 4)
253
Florian Fainellid0a6db82014-11-25 21:16:34 -0800254#define RBUF_ENERGY_CTRL 0x9c
255#define RBUF_EEE_EN (1 << 0)
256#define RBUF_PM_EN (1 << 1)
257
Florian Fainellib4af9a52014-02-13 16:08:46 -0800258#define RBUF_TBUF_SIZE_CTRL 0xb4
259
260#define RBUF_HFB_CTRL_V1 0x38
261#define RBUF_HFB_FILTER_EN_SHIFT 16
262#define RBUF_HFB_FILTER_EN_MASK 0xffff0000
263#define RBUF_HFB_EN (1 << 0)
264#define RBUF_HFB_256B (1 << 1)
265#define RBUF_ACPI_EN (1 << 2)
266
267#define RBUF_HFB_LEN_V1 0x3C
268#define RBUF_FLTR_LEN_MASK 0xFF
269#define RBUF_FLTR_LEN_SHIFT 8
270
271#define TBUF_CTRL 0x00
272#define TBUF_BP_MC 0x0C
Florian Fainellid0a6db82014-11-25 21:16:34 -0800273#define TBUF_ENERGY_CTRL 0x14
274#define TBUF_EEE_EN (1 << 0)
275#define TBUF_PM_EN (1 << 1)
Florian Fainellib4af9a52014-02-13 16:08:46 -0800276
277#define TBUF_CTRL_V1 0x80
278#define TBUF_BP_MC_V1 0xA0
279
280#define HFB_CTRL 0x00
281#define HFB_FLT_ENABLE_V3PLUS 0x04
282#define HFB_FLT_LEN_V2 0x04
283#define HFB_FLT_LEN_V3PLUS 0x1C
284
285/* uniMac intrl2 registers */
286#define INTRL2_CPU_STAT 0x00
287#define INTRL2_CPU_SET 0x04
288#define INTRL2_CPU_CLEAR 0x08
289#define INTRL2_CPU_MASK_STATUS 0x0C
290#define INTRL2_CPU_MASK_SET 0x10
291#define INTRL2_CPU_MASK_CLEAR 0x14
292
293/* INTRL2 instance 0 definitions */
294#define UMAC_IRQ_SCB (1 << 0)
295#define UMAC_IRQ_EPHY (1 << 1)
296#define UMAC_IRQ_PHY_DET_R (1 << 2)
297#define UMAC_IRQ_PHY_DET_F (1 << 3)
298#define UMAC_IRQ_LINK_UP (1 << 4)
299#define UMAC_IRQ_LINK_DOWN (1 << 5)
Petri Gynthere122966d2015-03-30 00:29:24 -0700300#define UMAC_IRQ_LINK_EVENT (UMAC_IRQ_LINK_UP | UMAC_IRQ_LINK_DOWN)
Florian Fainellib4af9a52014-02-13 16:08:46 -0800301#define UMAC_IRQ_UMAC (1 << 6)
302#define UMAC_IRQ_UMAC_TSV (1 << 7)
303#define UMAC_IRQ_TBUF_UNDERRUN (1 << 8)
304#define UMAC_IRQ_RBUF_OVERFLOW (1 << 9)
305#define UMAC_IRQ_HFB_SM (1 << 10)
306#define UMAC_IRQ_HFB_MM (1 << 11)
307#define UMAC_IRQ_MPD_R (1 << 12)
308#define UMAC_IRQ_RXDMA_MBDONE (1 << 13)
309#define UMAC_IRQ_RXDMA_PDONE (1 << 14)
310#define UMAC_IRQ_RXDMA_BDONE (1 << 15)
Florian Fainelli4a296452015-09-16 16:47:40 -0700311#define UMAC_IRQ_RXDMA_DONE UMAC_IRQ_RXDMA_MBDONE
Florian Fainellib4af9a52014-02-13 16:08:46 -0800312#define UMAC_IRQ_TXDMA_MBDONE (1 << 16)
313#define UMAC_IRQ_TXDMA_PDONE (1 << 17)
314#define UMAC_IRQ_TXDMA_BDONE (1 << 18)
Florian Fainelli2f913072015-09-16 16:47:39 -0700315#define UMAC_IRQ_TXDMA_DONE UMAC_IRQ_TXDMA_MBDONE
316
Florian Fainellib4af9a52014-02-13 16:08:46 -0800317/* Only valid for GENETv3+ */
318#define UMAC_IRQ_MDIO_DONE (1 << 23)
319#define UMAC_IRQ_MDIO_ERROR (1 << 24)
320
Petri Gynther4055eae2015-03-25 12:35:16 -0700321/* INTRL2 instance 1 definitions */
322#define UMAC_IRQ1_TX_INTR_MASK 0xFFFF
323#define UMAC_IRQ1_RX_INTR_MASK 0xFFFF
324#define UMAC_IRQ1_RX_INTR_SHIFT 16
325
Florian Fainellib4af9a52014-02-13 16:08:46 -0800326/* Register block offsets */
327#define GENET_SYS_OFF 0x0000
328#define GENET_GR_BRIDGE_OFF 0x0040
329#define GENET_EXT_OFF 0x0080
330#define GENET_INTRL2_0_OFF 0x0200
331#define GENET_INTRL2_1_OFF 0x0240
332#define GENET_RBUF_OFF 0x0300
333#define GENET_UMAC_OFF 0x0800
334
335/* SYS block offsets and register definitions */
336#define SYS_REV_CTRL 0x00
337#define SYS_PORT_CTRL 0x04
338#define PORT_MODE_INT_EPHY 0
339#define PORT_MODE_INT_GPHY 1
340#define PORT_MODE_EXT_EPHY 2
341#define PORT_MODE_EXT_GPHY 3
342#define PORT_MODE_EXT_RVMII_25 (4 | BIT(4))
343#define PORT_MODE_EXT_RVMII_50 4
344#define LED_ACT_SOURCE_MAC (1 << 9)
345
346#define SYS_RBUF_FLUSH_CTRL 0x08
347#define SYS_TBUF_FLUSH_CTRL 0x0C
348#define RBUF_FLUSH_CTRL_V1 0x04
349
350/* Ext block register offsets and definitions */
351#define EXT_EXT_PWR_MGMT 0x00
352#define EXT_PWR_DOWN_BIAS (1 << 0)
353#define EXT_PWR_DOWN_DLL (1 << 1)
354#define EXT_PWR_DOWN_PHY (1 << 2)
355#define EXT_PWR_DN_EN_LD (1 << 3)
356#define EXT_ENERGY_DET (1 << 4)
357#define EXT_IDDQ_FROM_PHY (1 << 5)
358#define EXT_PHY_RESET (1 << 8)
359#define EXT_ENERGY_DET_MASK (1 << 12)
360
361#define EXT_RGMII_OOB_CTRL 0x0C
Florian Fainellib4af9a52014-02-13 16:08:46 -0800362#define RGMII_LINK (1 << 4)
363#define OOB_DISABLE (1 << 5)
Florian Fainelli5a680fa2014-07-11 16:55:15 -0700364#define RGMII_MODE_EN (1 << 6)
Florian Fainellib4af9a52014-02-13 16:08:46 -0800365#define ID_MODE_DIS (1 << 16)
366
367#define EXT_GPHY_CTRL 0x1C
368#define EXT_CFG_IDDQ_BIAS (1 << 0)
369#define EXT_CFG_PWR_DOWN (1 << 1)
Florian Fainelli0d017e22015-03-23 15:09:52 -0700370#define EXT_CK25_DIS (1 << 4)
Florian Fainellib4af9a52014-02-13 16:08:46 -0800371#define EXT_GPHY_RESET (1 << 5)
372
373/* DMA rings size */
374#define DMA_RING_SIZE (0x40)
375#define DMA_RINGS_SIZE (DMA_RING_SIZE * (DESC_INDEX + 1))
376
377/* DMA registers common definitions */
378#define DMA_RW_POINTER_MASK 0x1FF
379#define DMA_P_INDEX_DISCARD_CNT_MASK 0xFFFF
380#define DMA_P_INDEX_DISCARD_CNT_SHIFT 16
381#define DMA_BUFFER_DONE_CNT_MASK 0xFFFF
382#define DMA_BUFFER_DONE_CNT_SHIFT 16
383#define DMA_P_INDEX_MASK 0xFFFF
384#define DMA_C_INDEX_MASK 0xFFFF
385
386/* DMA ring size register */
387#define DMA_RING_SIZE_MASK 0xFFFF
388#define DMA_RING_SIZE_SHIFT 16
389#define DMA_RING_BUFFER_SIZE_MASK 0xFFFF
390
391/* DMA interrupt threshold register */
Florian Fainelli2f913072015-09-16 16:47:39 -0700392#define DMA_INTR_THRESHOLD_MASK 0x01FF
Florian Fainellib4af9a52014-02-13 16:08:46 -0800393
394/* DMA XON/XOFF register */
395#define DMA_XON_THREHOLD_MASK 0xFFFF
396#define DMA_XOFF_THRESHOLD_MASK 0xFFFF
397#define DMA_XOFF_THRESHOLD_SHIFT 16
398
399/* DMA flow period register */
400#define DMA_FLOW_PERIOD_MASK 0xFFFF
401#define DMA_MAX_PKT_SIZE_MASK 0xFFFF
402#define DMA_MAX_PKT_SIZE_SHIFT 16
403
404
405/* DMA control register */
406#define DMA_EN (1 << 0)
407#define DMA_RING_BUF_EN_SHIFT 0x01
408#define DMA_RING_BUF_EN_MASK 0xFFFF
409#define DMA_TSB_SWAP_EN (1 << 20)
410
411/* DMA status register */
412#define DMA_DISABLED (1 << 0)
413#define DMA_DESC_RAM_INIT_BUSY (1 << 1)
414
415/* DMA SCB burst size register */
416#define DMA_SCB_BURST_SIZE_MASK 0x1F
417
418/* DMA activity vector register */
419#define DMA_ACTIVITY_VECTOR_MASK 0x1FFFF
420
421/* DMA backpressure mask register */
422#define DMA_BACKPRESSURE_MASK 0x1FFFF
423#define DMA_PFC_ENABLE (1 << 31)
424
425/* DMA backpressure status register */
426#define DMA_BACKPRESSURE_STATUS_MASK 0x1FFFF
427
428/* DMA override register */
429#define DMA_LITTLE_ENDIAN_MODE (1 << 0)
430#define DMA_REGISTER_MODE (1 << 1)
431
432/* DMA timeout register */
433#define DMA_TIMEOUT_MASK 0xFFFF
434#define DMA_TIMEOUT_VAL 5000 /* micro seconds */
435
436/* TDMA rate limiting control register */
437#define DMA_RATE_LIMIT_EN_MASK 0xFFFF
438
439/* TDMA arbitration control register */
440#define DMA_ARBITER_MODE_MASK 0x03
441#define DMA_RING_BUF_PRIORITY_MASK 0x1F
442#define DMA_RING_BUF_PRIORITY_SHIFT 5
Petri Gynther37742162014-10-07 09:30:01 -0700443#define DMA_PRIO_REG_INDEX(q) ((q) / 6)
444#define DMA_PRIO_REG_SHIFT(q) (((q) % 6) * DMA_RING_BUF_PRIORITY_SHIFT)
Florian Fainellib4af9a52014-02-13 16:08:46 -0800445#define DMA_RATE_ADJ_MASK 0xFF
446
447/* Tx/Rx Dma Descriptor common bits*/
448#define DMA_BUFLENGTH_MASK 0x0fff
449#define DMA_BUFLENGTH_SHIFT 16
450#define DMA_OWN 0x8000
451#define DMA_EOP 0x4000
452#define DMA_SOP 0x2000
453#define DMA_WRAP 0x1000
454/* Tx specific Dma descriptor bits */
455#define DMA_TX_UNDERRUN 0x0200
456#define DMA_TX_APPEND_CRC 0x0040
457#define DMA_TX_OW_CRC 0x0020
458#define DMA_TX_DO_CSUM 0x0010
459#define DMA_TX_QTAG_SHIFT 7
460
461/* Rx Specific Dma descriptor bits */
462#define DMA_RX_CHK_V3PLUS 0x8000
463#define DMA_RX_CHK_V12 0x1000
464#define DMA_RX_BRDCAST 0x0040
465#define DMA_RX_MULT 0x0020
466#define DMA_RX_LG 0x0010
467#define DMA_RX_NO 0x0008
468#define DMA_RX_RXER 0x0004
469#define DMA_RX_CRC_ERROR 0x0002
470#define DMA_RX_OV 0x0001
471#define DMA_RX_FI_MASK 0x001F
472#define DMA_RX_FI_SHIFT 0x0007
473#define DMA_DESC_ALLOC_MASK 0x00FF
474
475#define DMA_ARBITER_RR 0x00
476#define DMA_ARBITER_WRR 0x01
477#define DMA_ARBITER_SP 0x02
478
479struct enet_cb {
480 struct sk_buff *skb;
481 void __iomem *bd_addr;
482 DEFINE_DMA_UNMAP_ADDR(dma_addr);
483 DEFINE_DMA_UNMAP_LEN(dma_len);
484};
485
486/* power management mode */
487enum bcmgenet_power_mode {
488 GENET_POWER_CABLE_SENSE = 0,
489 GENET_POWER_PASSIVE,
Florian Fainellic51de7f2014-07-21 15:29:24 -0700490 GENET_POWER_WOL_MAGIC,
Florian Fainellib4af9a52014-02-13 16:08:46 -0800491};
492
493struct bcmgenet_priv;
494
495/* We support both runtime GENET detection and compile-time
496 * to optimize code-paths for a given hardware
497 */
498enum bcmgenet_version {
499 GENET_V1 = 1,
500 GENET_V2,
501 GENET_V3,
502 GENET_V4
503};
504
505#define GENET_IS_V1(p) ((p)->version == GENET_V1)
506#define GENET_IS_V2(p) ((p)->version == GENET_V2)
507#define GENET_IS_V3(p) ((p)->version == GENET_V3)
508#define GENET_IS_V4(p) ((p)->version == GENET_V4)
509
510/* Hardware flags */
511#define GENET_HAS_40BITS (1 << 0)
512#define GENET_HAS_EXT (1 << 1)
513#define GENET_HAS_MDIO_INTR (1 << 2)
Petri Gynther8d88c6e2015-04-01 00:40:00 -0700514#define GENET_HAS_MOCA_LINK_DET (1 << 3)
Florian Fainellib4af9a52014-02-13 16:08:46 -0800515
516/* BCMGENET hardware parameters, keep this structure nicely aligned
517 * since it is going to be used in hot paths
518 */
519struct bcmgenet_hw_params {
520 u8 tx_queues;
Petri Gynther51a966a2015-02-23 11:00:46 -0800521 u8 tx_bds_per_q;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800522 u8 rx_queues;
Petri Gynther3feafa02015-03-05 17:40:14 -0800523 u8 rx_bds_per_q;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800524 u8 bp_in_en_shift;
525 u32 bp_in_mask;
526 u8 hfb_filter_cnt;
Petri Gynther0034de42015-03-13 14:45:00 -0700527 u8 hfb_filter_size;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800528 u8 qtag_mask;
529 u16 tbuf_offset;
530 u32 hfb_offset;
531 u32 hfb_reg_offset;
532 u32 rdma_offset;
533 u32 tdma_offset;
534 u32 words_per_bd;
535 u32 flags;
536};
537
Petri Gynther55868122016-03-24 11:27:20 -0700538struct bcmgenet_skb_cb {
539 unsigned int bytes_sent; /* bytes on the wire (no TSB) */
540};
541
542#define GENET_CB(skb) ((struct bcmgenet_skb_cb *)((skb)->cb))
543
Florian Fainellib4af9a52014-02-13 16:08:46 -0800544struct bcmgenet_tx_ring {
545 spinlock_t lock; /* ring lock */
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900546 struct napi_struct napi; /* NAPI per tx queue */
Florian Fainellib4af9a52014-02-13 16:08:46 -0800547 unsigned int index; /* ring index */
548 unsigned int queue; /* queue index */
549 struct enet_cb *cbs; /* tx ring buffer control block*/
550 unsigned int size; /* size of each tx ring */
Petri Gynther66d06752015-03-04 14:30:01 -0800551 unsigned int clean_ptr; /* Tx ring clean pointer */
Florian Fainellib4af9a52014-02-13 16:08:46 -0800552 unsigned int c_index; /* last consumer index of each ring*/
553 unsigned int free_bds; /* # of free bds for each ring */
554 unsigned int write_ptr; /* Tx ring write pointer SW copy */
555 unsigned int prod_index; /* Tx ring producer index SW copy */
556 unsigned int cb_ptr; /* Tx ring initial CB ptr */
557 unsigned int end_ptr; /* Tx ring end CB ptr */
Petri Gynther9dbac282015-03-25 12:35:10 -0700558 void (*int_enable)(struct bcmgenet_tx_ring *);
559 void (*int_disable)(struct bcmgenet_tx_ring *);
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900560 struct bcmgenet_priv *priv;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800561};
562
Petri Gynther8ac467e2015-03-09 13:40:00 -0700563struct bcmgenet_rx_ring {
Petri Gynther4055eae2015-03-25 12:35:16 -0700564 struct napi_struct napi; /* Rx NAPI struct */
Petri Gynther8ac467e2015-03-09 13:40:00 -0700565 unsigned int index; /* Rx ring index */
566 struct enet_cb *cbs; /* Rx ring buffer control block */
567 unsigned int size; /* Rx ring size */
568 unsigned int c_index; /* Rx last consumer index */
569 unsigned int read_ptr; /* Rx ring read pointer */
570 unsigned int cb_ptr; /* Rx ring initial CB ptr */
571 unsigned int end_ptr; /* Rx ring end CB ptr */
Petri Gyntherd26ea6c2015-03-10 15:55:00 -0700572 unsigned int old_discards;
Petri Gynther4055eae2015-03-25 12:35:16 -0700573 void (*int_enable)(struct bcmgenet_rx_ring *);
574 void (*int_disable)(struct bcmgenet_rx_ring *);
575 struct bcmgenet_priv *priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -0700576};
577
Florian Fainellib4af9a52014-02-13 16:08:46 -0800578/* device context */
579struct bcmgenet_priv {
580 void __iomem *base;
581 enum bcmgenet_version version;
582 struct net_device *dev;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800583
Florian Fainellib4af9a52014-02-13 16:08:46 -0800584 /* transmit variables */
585 void __iomem *tx_bds;
586 struct enet_cb *tx_cbs;
587 unsigned int num_tx_bds;
588
589 struct bcmgenet_tx_ring tx_rings[DESC_INDEX + 1];
590
591 /* receive variables */
592 void __iomem *rx_bds;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800593 struct enet_cb *rx_cbs;
594 unsigned int num_rx_bds;
595 unsigned int rx_buf_len;
Petri Gynther8ac467e2015-03-09 13:40:00 -0700596
597 struct bcmgenet_rx_ring rx_rings[DESC_INDEX + 1];
Florian Fainellib4af9a52014-02-13 16:08:46 -0800598
599 /* other misc variables */
600 struct bcmgenet_hw_params *hw_params;
601
602 /* MDIO bus variables */
603 wait_queue_head_t wq;
Florian Fainellibf1a85a2016-09-24 12:58:30 -0700604 struct phy_device *phydev;
Florian Fainellic624f892015-07-16 15:51:17 -0700605 bool internal_phy;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800606 struct device_node *phy_dn;
Florian Fainelli7b635da2015-06-26 10:39:05 -0700607 struct device_node *mdio_dn;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800608 struct mii_bus *mii_bus;
Florian Fainelli487320c2014-09-19 13:07:53 -0700609 u16 gphy_rev;
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800610 struct clk *clk_eee;
611 bool clk_eee_enabled;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800612
613 /* PHY device variables */
Florian Fainellib4af9a52014-02-13 16:08:46 -0800614 int old_link;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -0700615 int old_speed;
616 int old_duplex;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800617 int old_pause;
618 phy_interface_t phy_interface;
619 int phy_addr;
620 int ext_phy;
621
622 /* Interrupt variables */
623 struct work_struct bcmgenet_irq_work;
624 int irq0;
625 int irq1;
626 unsigned int irq0_stat;
627 unsigned int irq1_stat;
Florian Fainelli85620562014-07-21 15:29:23 -0700628 int wol_irq;
629 bool wol_irq_disabled;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800630
631 /* HW descriptors/checksum variables */
632 bool desc_64b_en;
633 bool desc_rxchk_en;
634 bool crc_fwd_en;
635
636 unsigned int dma_rx_chk_bit;
637
638 u32 msg_enable;
639
640 struct clk *clk;
641 struct platform_device *pdev;
642
643 /* WOL */
Florian Fainellib4af9a52014-02-13 16:08:46 -0800644 struct clk *clk_wol;
645 u32 wolopts;
646
647 struct bcmgenet_mib_counters mib;
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800648
649 struct ethtool_eee eee;
Florian Fainellib4af9a52014-02-13 16:08:46 -0800650};
651
652#define GENET_IO_MACRO(name, offset) \
653static inline u32 bcmgenet_##name##_readl(struct bcmgenet_priv *priv, \
654 u32 off) \
655{ \
656 return __raw_readl(priv->base + offset + off); \
657} \
658static inline void bcmgenet_##name##_writel(struct bcmgenet_priv *priv, \
659 u32 val, u32 off) \
660{ \
661 __raw_writel(val, priv->base + offset + off); \
662}
663
664GENET_IO_MACRO(ext, GENET_EXT_OFF);
665GENET_IO_MACRO(umac, GENET_UMAC_OFF);
666GENET_IO_MACRO(sys, GENET_SYS_OFF);
667
668/* interrupt l2 registers accessors */
669GENET_IO_MACRO(intrl2_0, GENET_INTRL2_0_OFF);
670GENET_IO_MACRO(intrl2_1, GENET_INTRL2_1_OFF);
671
672/* HFB register accessors */
673GENET_IO_MACRO(hfb, priv->hw_params->hfb_offset);
674
675/* GENET v2+ HFB control and filter len helpers */
676GENET_IO_MACRO(hfb_reg, priv->hw_params->hfb_reg_offset);
677
678/* RBUF register accessors */
679GENET_IO_MACRO(rbuf, GENET_RBUF_OFF);
680
681/* MDIO routines */
682int bcmgenet_mii_init(struct net_device *dev);
Florian Fainelli28b45912015-07-16 15:51:19 -0700683int bcmgenet_mii_config(struct net_device *dev);
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -0700684int bcmgenet_mii_probe(struct net_device *dev);
Florian Fainellib4af9a52014-02-13 16:08:46 -0800685void bcmgenet_mii_exit(struct net_device *dev);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -0700686void bcmgenet_mii_reset(struct net_device *dev);
Florian Fainellia642c4f2015-03-23 15:09:56 -0700687void bcmgenet_phy_power_set(struct net_device *dev, bool enable);
Florian Fainellic96e7312014-11-10 18:06:20 -0800688void bcmgenet_mii_setup(struct net_device *dev);
Florian Fainellib4af9a52014-02-13 16:08:46 -0800689
Florian Fainellic51de7f2014-07-21 15:29:24 -0700690/* Wake-on-LAN routines */
691void bcmgenet_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
692int bcmgenet_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol);
693int bcmgenet_wol_power_down_cfg(struct bcmgenet_priv *priv,
694 enum bcmgenet_power_mode mode);
695void bcmgenet_wol_power_up_cfg(struct bcmgenet_priv *priv,
696 enum bcmgenet_power_mode mode);
697
Florian Fainellib4af9a52014-02-13 16:08:46 -0800698#endif /* __BCMGENET_H__ */