blob: 6a774f9b9cca2f8badd28df898224d0b371ab9b1 [file] [log] [blame]
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/kvm/coproc.c:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Authors: Rusty Russell <rusty@rustcorp.com.au>
8 * Christoffer Dall <c.dall@virtualopensystems.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License, version 2, as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000023#include <linux/kvm_host.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000024#include <linux/mm.h>
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000025#include <linux/uaccess.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000026
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000027#include <asm/cacheflush.h>
28#include <asm/cputype.h>
Marc Zyngier0c557ed2014-04-24 10:24:46 +010029#include <asm/debug-monitors.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000030#include <asm/esr.h>
31#include <asm/kvm_arm.h>
Marc Zyngier9d8415d2015-10-25 19:57:11 +000032#include <asm/kvm_asm.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000033#include <asm/kvm_coproc.h>
34#include <asm/kvm_emulate.h>
35#include <asm/kvm_host.h>
36#include <asm/kvm_mmu.h>
Shannon Zhaoab946832015-06-18 16:01:53 +080037#include <asm/perf_event.h>
Mark Rutlandc6d01a92014-11-24 13:59:30 +000038
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000039#include <trace/events/kvm.h>
40
41#include "sys_regs.h"
42
Alex Bennéeeef8c852015-07-07 17:30:03 +010043#include "trace.h"
44
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000045/*
46 * All of this file is extremly similar to the ARM coproc.c, but the
47 * types are different. My gut feeling is that it should be pretty
48 * easy to merge, but that would be an ABI breakage -- again. VFP
49 * would also need to be abstracted.
Marc Zyngier62a89c42013-02-07 10:32:33 +000050 *
51 * For AArch32, we only take care of what is being trapped. Anything
52 * that has to do with init and userspace access has to go via the
53 * 64bit interface.
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000054 */
55
56/* 3 bits per cache level, as per CLIDR, but non-existent caches always 0 */
57static u32 cache_levels;
58
59/* CSSELR values; used to index KVM_REG_ARM_DEMUX_ID_CCSIDR */
60#define CSSELR_MAX 12
61
62/* Which cache CCSIDR represents depends on CSSELR value. */
63static u32 get_ccsidr(u32 csselr)
64{
65 u32 ccsidr;
66
67 /* Make sure noone else changes CSSELR during this! */
68 local_irq_disable();
69 /* Put value into CSSELR */
70 asm volatile("msr csselr_el1, %x0" : : "r" (csselr));
71 isb();
72 /* Read result out of CCSIDR */
73 asm volatile("mrs %0, ccsidr_el1" : "=r" (ccsidr));
74 local_irq_enable();
75
76 return ccsidr;
77}
78
Marc Zyngier3c1e7162014-12-19 16:05:31 +000079/*
80 * See note at ARMv7 ARM B1.14.4 (TL;DR: S/W ops are not easily virtualized).
81 */
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000082static bool access_dcsw(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +030083 struct sys_reg_params *p,
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000084 const struct sys_reg_desc *r)
85{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000086 if (!p->is_write)
87 return read_from_write_only(vcpu, p);
88
Marc Zyngier3c1e7162014-12-19 16:05:31 +000089 kvm_set_way_flush(vcpu);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +000090 return true;
91}
92
93/*
Marc Zyngier4d449232014-01-14 18:00:55 +000094 * Generic accessor for VM registers. Only called as long as HCR_TVM
Marc Zyngier3c1e7162014-12-19 16:05:31 +000095 * is set. If the guest enables the MMU, we stop trapping the VM
96 * sys_regs and leave it in complete control of the caches.
Marc Zyngier4d449232014-01-14 18:00:55 +000097 */
98static bool access_vm_reg(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +030099 struct sys_reg_params *p,
Marc Zyngier4d449232014-01-14 18:00:55 +0000100 const struct sys_reg_desc *r)
101{
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000102 bool was_enabled = vcpu_has_cache_enabled(vcpu);
Marc Zyngier4d449232014-01-14 18:00:55 +0000103
104 BUG_ON(!p->is_write);
105
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100106 if (!p->is_aarch32) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300107 vcpu_sys_reg(vcpu, r->reg) = p->regval;
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100108 } else {
109 if (!p->is_32bit)
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300110 vcpu_cp15_64_high(vcpu, r->reg) = upper_32_bits(p->regval);
111 vcpu_cp15_64_low(vcpu, r->reg) = lower_32_bits(p->regval);
Marc Zyngierdedf97e2014-08-01 12:00:36 +0100112 }
Victor Kamenskyf0a3eaf2014-07-02 17:19:30 +0100113
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000114 kvm_toggle_cache(vcpu, was_enabled);
Marc Zyngier4d449232014-01-14 18:00:55 +0000115 return true;
116}
117
Andre Przywara6d52f352014-06-03 10:13:13 +0200118/*
119 * Trap handler for the GICv3 SGI generation system register.
120 * Forward the request to the VGIC emulation.
121 * The cp15_64 code makes sure this automatically works
122 * for both AArch64 and AArch32 accesses.
123 */
124static bool access_gic_sgi(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300125 struct sys_reg_params *p,
Andre Przywara6d52f352014-06-03 10:13:13 +0200126 const struct sys_reg_desc *r)
127{
Andre Przywara6d52f352014-06-03 10:13:13 +0200128 if (!p->is_write)
129 return read_from_write_only(vcpu, p);
130
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300131 vgic_v3_dispatch_sgi(vcpu, p->regval);
Andre Przywara6d52f352014-06-03 10:13:13 +0200132
133 return true;
134}
135
Marc Zyngier7609c122014-04-24 10:21:16 +0100136static bool trap_raz_wi(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300137 struct sys_reg_params *p,
Marc Zyngier7609c122014-04-24 10:21:16 +0100138 const struct sys_reg_desc *r)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000139{
140 if (p->is_write)
141 return ignore_write(vcpu, p);
142 else
143 return read_zero(vcpu, p);
144}
145
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100146static bool trap_oslsr_el1(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300147 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100148 const struct sys_reg_desc *r)
149{
150 if (p->is_write) {
151 return ignore_write(vcpu, p);
152 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300153 p->regval = (1 << 3);
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100154 return true;
155 }
156}
157
158static bool trap_dbgauthstatus_el1(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300159 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100160 const struct sys_reg_desc *r)
161{
162 if (p->is_write) {
163 return ignore_write(vcpu, p);
164 } else {
165 u32 val;
166 asm volatile("mrs %0, dbgauthstatus_el1" : "=r" (val));
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300167 p->regval = val;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100168 return true;
169 }
170}
171
172/*
173 * We want to avoid world-switching all the DBG registers all the
174 * time:
175 *
176 * - If we've touched any debug register, it is likely that we're
177 * going to touch more of them. It then makes sense to disable the
178 * traps and start doing the save/restore dance
179 * - If debug is active (DBG_MDSCR_KDE or DBG_MDSCR_MDE set), it is
180 * then mandatory to save/restore the registers, as the guest
181 * depends on them.
182 *
183 * For this, we use a DIRTY bit, indicating the guest has modified the
184 * debug registers, used as follow:
185 *
186 * On guest entry:
187 * - If the dirty bit is set (because we're coming back from trapping),
188 * disable the traps, save host registers, restore guest registers.
189 * - If debug is actively in use (DBG_MDSCR_KDE or DBG_MDSCR_MDE set),
190 * set the dirty bit, disable the traps, save host registers,
191 * restore guest registers.
192 * - Otherwise, enable the traps
193 *
194 * On guest exit:
195 * - If the dirty bit is set, save guest registers, restore host
196 * registers and clear the dirty bit. This ensure that the host can
197 * now use the debug registers.
198 */
199static bool trap_debug_regs(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +0300200 struct sys_reg_params *p,
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100201 const struct sys_reg_desc *r)
202{
203 if (p->is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300204 vcpu_sys_reg(vcpu, r->reg) = p->regval;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100205 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
206 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300207 p->regval = vcpu_sys_reg(vcpu, r->reg);
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100208 }
209
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300210 trace_trap_reg(__func__, r->reg, p->is_write, p->regval);
Alex Bennéeeef8c852015-07-07 17:30:03 +0100211
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100212 return true;
213}
214
Alex Bennée84e690b2015-07-07 17:30:00 +0100215/*
216 * reg_to_dbg/dbg_to_reg
217 *
218 * A 32 bit write to a debug register leave top bits alone
219 * A 32 bit read from a debug register only returns the bottom bits
220 *
221 * All writes will set the KVM_ARM64_DEBUG_DIRTY flag to ensure the
222 * hyp.S code switches between host and guest values in future.
223 */
Marc Zyngier281243c2015-12-16 15:41:12 +0000224static void reg_to_dbg(struct kvm_vcpu *vcpu,
225 struct sys_reg_params *p,
226 u64 *dbg_reg)
Alex Bennée84e690b2015-07-07 17:30:00 +0100227{
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300228 u64 val = p->regval;
Alex Bennée84e690b2015-07-07 17:30:00 +0100229
230 if (p->is_32bit) {
231 val &= 0xffffffffUL;
232 val |= ((*dbg_reg >> 32) << 32);
233 }
234
235 *dbg_reg = val;
236 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
237}
238
Marc Zyngier281243c2015-12-16 15:41:12 +0000239static void dbg_to_reg(struct kvm_vcpu *vcpu,
240 struct sys_reg_params *p,
241 u64 *dbg_reg)
Alex Bennée84e690b2015-07-07 17:30:00 +0100242{
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300243 p->regval = *dbg_reg;
Alex Bennée84e690b2015-07-07 17:30:00 +0100244 if (p->is_32bit)
Pavel Fedin2ec5be32015-12-04 15:03:13 +0300245 p->regval &= 0xffffffffUL;
Alex Bennée84e690b2015-07-07 17:30:00 +0100246}
247
Marc Zyngier281243c2015-12-16 15:41:12 +0000248static bool trap_bvr(struct kvm_vcpu *vcpu,
249 struct sys_reg_params *p,
250 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100251{
252 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
253
254 if (p->is_write)
255 reg_to_dbg(vcpu, p, dbg_reg);
256 else
257 dbg_to_reg(vcpu, p, dbg_reg);
258
Alex Bennéeeef8c852015-07-07 17:30:03 +0100259 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
260
Alex Bennée84e690b2015-07-07 17:30:00 +0100261 return true;
262}
263
264static int set_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
265 const struct kvm_one_reg *reg, void __user *uaddr)
266{
267 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
268
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100269 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100270 return -EFAULT;
271 return 0;
272}
273
274static int get_bvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
275 const struct kvm_one_reg *reg, void __user *uaddr)
276{
277 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
278
279 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
280 return -EFAULT;
281 return 0;
282}
283
Marc Zyngier281243c2015-12-16 15:41:12 +0000284static void reset_bvr(struct kvm_vcpu *vcpu,
285 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100286{
287 vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg] = rd->val;
288}
289
Marc Zyngier281243c2015-12-16 15:41:12 +0000290static bool trap_bcr(struct kvm_vcpu *vcpu,
291 struct sys_reg_params *p,
292 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100293{
294 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
295
296 if (p->is_write)
297 reg_to_dbg(vcpu, p, dbg_reg);
298 else
299 dbg_to_reg(vcpu, p, dbg_reg);
300
Alex Bennéeeef8c852015-07-07 17:30:03 +0100301 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
302
Alex Bennée84e690b2015-07-07 17:30:00 +0100303 return true;
304}
305
306static int set_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
307 const struct kvm_one_reg *reg, void __user *uaddr)
308{
309 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
310
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100311 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100312 return -EFAULT;
313
314 return 0;
315}
316
317static int get_bcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
318 const struct kvm_one_reg *reg, void __user *uaddr)
319{
320 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg];
321
322 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
323 return -EFAULT;
324 return 0;
325}
326
Marc Zyngier281243c2015-12-16 15:41:12 +0000327static void reset_bcr(struct kvm_vcpu *vcpu,
328 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100329{
330 vcpu->arch.vcpu_debug_state.dbg_bcr[rd->reg] = rd->val;
331}
332
Marc Zyngier281243c2015-12-16 15:41:12 +0000333static bool trap_wvr(struct kvm_vcpu *vcpu,
334 struct sys_reg_params *p,
335 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100336{
337 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
338
339 if (p->is_write)
340 reg_to_dbg(vcpu, p, dbg_reg);
341 else
342 dbg_to_reg(vcpu, p, dbg_reg);
343
Alex Bennéeeef8c852015-07-07 17:30:03 +0100344 trace_trap_reg(__func__, rd->reg, p->is_write,
345 vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg]);
346
Alex Bennée84e690b2015-07-07 17:30:00 +0100347 return true;
348}
349
350static int set_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
351 const struct kvm_one_reg *reg, void __user *uaddr)
352{
353 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
354
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100355 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100356 return -EFAULT;
357 return 0;
358}
359
360static int get_wvr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
361 const struct kvm_one_reg *reg, void __user *uaddr)
362{
363 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg];
364
365 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
366 return -EFAULT;
367 return 0;
368}
369
Marc Zyngier281243c2015-12-16 15:41:12 +0000370static void reset_wvr(struct kvm_vcpu *vcpu,
371 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100372{
373 vcpu->arch.vcpu_debug_state.dbg_wvr[rd->reg] = rd->val;
374}
375
Marc Zyngier281243c2015-12-16 15:41:12 +0000376static bool trap_wcr(struct kvm_vcpu *vcpu,
377 struct sys_reg_params *p,
378 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100379{
380 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
381
382 if (p->is_write)
383 reg_to_dbg(vcpu, p, dbg_reg);
384 else
385 dbg_to_reg(vcpu, p, dbg_reg);
386
Alex Bennéeeef8c852015-07-07 17:30:03 +0100387 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
388
Alex Bennée84e690b2015-07-07 17:30:00 +0100389 return true;
390}
391
392static int set_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
393 const struct kvm_one_reg *reg, void __user *uaddr)
394{
395 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
396
Marc Zyngier1713e5a2015-09-16 10:54:37 +0100397 if (copy_from_user(r, uaddr, KVM_REG_SIZE(reg->id)) != 0)
Alex Bennée84e690b2015-07-07 17:30:00 +0100398 return -EFAULT;
399 return 0;
400}
401
402static int get_wcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *rd,
403 const struct kvm_one_reg *reg, void __user *uaddr)
404{
405 __u64 *r = &vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg];
406
407 if (copy_to_user(uaddr, r, KVM_REG_SIZE(reg->id)) != 0)
408 return -EFAULT;
409 return 0;
410}
411
Marc Zyngier281243c2015-12-16 15:41:12 +0000412static void reset_wcr(struct kvm_vcpu *vcpu,
413 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +0100414{
415 vcpu->arch.vcpu_debug_state.dbg_wcr[rd->reg] = rd->val;
416}
417
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000418static void reset_amair_el1(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
419{
420 u64 amair;
421
422 asm volatile("mrs %0, amair_el1\n" : "=r" (amair));
423 vcpu_sys_reg(vcpu, AMAIR_EL1) = amair;
424}
425
426static void reset_mpidr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
427{
Andre Przywara4429fc62014-06-02 15:37:13 +0200428 u64 mpidr;
429
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000430 /*
Andre Przywara4429fc62014-06-02 15:37:13 +0200431 * Map the vcpu_id into the first three affinity level fields of
432 * the MPIDR. We limit the number of VCPUs in level 0 due to a
433 * limitation to 16 CPUs in that level in the ICC_SGIxR registers
434 * of the GICv3 to be able to address each CPU directly when
435 * sending IPIs.
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000436 */
Andre Przywara4429fc62014-06-02 15:37:13 +0200437 mpidr = (vcpu->vcpu_id & 0x0f) << MPIDR_LEVEL_SHIFT(0);
438 mpidr |= ((vcpu->vcpu_id >> 4) & 0xff) << MPIDR_LEVEL_SHIFT(1);
439 mpidr |= ((vcpu->vcpu_id >> 12) & 0xff) << MPIDR_LEVEL_SHIFT(2);
440 vcpu_sys_reg(vcpu, MPIDR_EL1) = (1ULL << 31) | mpidr;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000441}
442
Shannon Zhaoab946832015-06-18 16:01:53 +0800443static void reset_pmcr(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r)
444{
445 u64 pmcr, val;
446
447 asm volatile("mrs %0, pmcr_el0\n" : "=r" (pmcr));
448 /* Writable bits of PMCR_EL0 (ARMV8_PMU_PMCR_MASK) is reset to UNKNOWN
449 * except PMCR.E resetting to zero.
450 */
451 val = ((pmcr & ~ARMV8_PMU_PMCR_MASK)
452 | (ARMV8_PMU_PMCR_MASK & 0xdecafbad)) & (~ARMV8_PMU_PMCR_E);
453 vcpu_sys_reg(vcpu, PMCR_EL0) = val;
454}
455
456static bool access_pmcr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
457 const struct sys_reg_desc *r)
458{
459 u64 val;
460
461 if (!kvm_arm_pmu_v3_ready(vcpu))
462 return trap_raz_wi(vcpu, p, r);
463
464 if (p->is_write) {
465 /* Only update writeable bits of PMCR */
466 val = vcpu_sys_reg(vcpu, PMCR_EL0);
467 val &= ~ARMV8_PMU_PMCR_MASK;
468 val |= p->regval & ARMV8_PMU_PMCR_MASK;
469 vcpu_sys_reg(vcpu, PMCR_EL0) = val;
470 } else {
471 /* PMCR.P & PMCR.C are RAZ */
472 val = vcpu_sys_reg(vcpu, PMCR_EL0)
473 & ~(ARMV8_PMU_PMCR_P | ARMV8_PMU_PMCR_C);
474 p->regval = val;
475 }
476
477 return true;
478}
479
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800480static bool access_pmselr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
481 const struct sys_reg_desc *r)
482{
483 if (!kvm_arm_pmu_v3_ready(vcpu))
484 return trap_raz_wi(vcpu, p, r);
485
486 if (p->is_write)
487 vcpu_sys_reg(vcpu, PMSELR_EL0) = p->regval;
488 else
489 /* return PMSELR.SEL field */
490 p->regval = vcpu_sys_reg(vcpu, PMSELR_EL0)
491 & ARMV8_PMU_COUNTER_MASK;
492
493 return true;
494}
495
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800496static bool access_pmceid(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
497 const struct sys_reg_desc *r)
498{
499 u64 pmceid;
500
501 if (!kvm_arm_pmu_v3_ready(vcpu))
502 return trap_raz_wi(vcpu, p, r);
503
504 BUG_ON(p->is_write);
505
506 if (!(p->Op2 & 1))
507 asm volatile("mrs %0, pmceid0_el0\n" : "=r" (pmceid));
508 else
509 asm volatile("mrs %0, pmceid1_el0\n" : "=r" (pmceid));
510
511 p->regval = pmceid;
512
513 return true;
514}
515
Shannon Zhao051ff582015-12-08 15:29:06 +0800516static bool pmu_counter_idx_valid(struct kvm_vcpu *vcpu, u64 idx)
517{
518 u64 pmcr, val;
519
520 pmcr = vcpu_sys_reg(vcpu, PMCR_EL0);
521 val = (pmcr >> ARMV8_PMU_PMCR_N_SHIFT) & ARMV8_PMU_PMCR_N_MASK;
522 if (idx >= val && idx != ARMV8_PMU_CYCLE_IDX)
523 return false;
524
525 return true;
526}
527
528static bool access_pmu_evcntr(struct kvm_vcpu *vcpu,
529 struct sys_reg_params *p,
530 const struct sys_reg_desc *r)
531{
532 u64 idx;
533
534 if (!kvm_arm_pmu_v3_ready(vcpu))
535 return trap_raz_wi(vcpu, p, r);
536
537 if (r->CRn == 9 && r->CRm == 13) {
538 if (r->Op2 == 2) {
539 /* PMXEVCNTR_EL0 */
540 idx = vcpu_sys_reg(vcpu, PMSELR_EL0)
541 & ARMV8_PMU_COUNTER_MASK;
542 } else if (r->Op2 == 0) {
543 /* PMCCNTR_EL0 */
544 idx = ARMV8_PMU_CYCLE_IDX;
545 } else {
546 BUG();
547 }
548 } else if (r->CRn == 14 && (r->CRm & 12) == 8) {
549 /* PMEVCNTRn_EL0 */
550 idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
551 } else {
552 BUG();
553 }
554
555 if (!pmu_counter_idx_valid(vcpu, idx))
556 return false;
557
558 if (p->is_write)
559 kvm_pmu_set_counter_value(vcpu, idx, p->regval);
560 else
561 p->regval = kvm_pmu_get_counter_value(vcpu, idx);
562
563 return true;
564}
565
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800566static bool access_pmu_evtyper(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
567 const struct sys_reg_desc *r)
568{
569 u64 idx, reg;
570
571 if (!kvm_arm_pmu_v3_ready(vcpu))
572 return trap_raz_wi(vcpu, p, r);
573
574 if (r->CRn == 9 && r->CRm == 13 && r->Op2 == 1) {
575 /* PMXEVTYPER_EL0 */
576 idx = vcpu_sys_reg(vcpu, PMSELR_EL0) & ARMV8_PMU_COUNTER_MASK;
577 reg = PMEVTYPER0_EL0 + idx;
578 } else if (r->CRn == 14 && (r->CRm & 12) == 12) {
579 idx = ((r->CRm & 3) << 3) | (r->Op2 & 7);
580 if (idx == ARMV8_PMU_CYCLE_IDX)
581 reg = PMCCFILTR_EL0;
582 else
583 /* PMEVTYPERn_EL0 */
584 reg = PMEVTYPER0_EL0 + idx;
585 } else {
586 BUG();
587 }
588
589 if (!pmu_counter_idx_valid(vcpu, idx))
590 return false;
591
592 if (p->is_write) {
593 kvm_pmu_set_counter_event_type(vcpu, p->regval, idx);
594 vcpu_sys_reg(vcpu, reg) = p->regval & ARMV8_PMU_EVTYPE_MASK;
595 } else {
596 p->regval = vcpu_sys_reg(vcpu, reg) & ARMV8_PMU_EVTYPE_MASK;
597 }
598
599 return true;
600}
601
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800602static bool access_pmcnten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
603 const struct sys_reg_desc *r)
604{
605 u64 val, mask;
606
607 if (!kvm_arm_pmu_v3_ready(vcpu))
608 return trap_raz_wi(vcpu, p, r);
609
610 mask = kvm_pmu_valid_counter_mask(vcpu);
611 if (p->is_write) {
612 val = p->regval & mask;
613 if (r->Op2 & 0x1) {
614 /* accessing PMCNTENSET_EL0 */
615 vcpu_sys_reg(vcpu, PMCNTENSET_EL0) |= val;
616 kvm_pmu_enable_counter(vcpu, val);
617 } else {
618 /* accessing PMCNTENCLR_EL0 */
619 vcpu_sys_reg(vcpu, PMCNTENSET_EL0) &= ~val;
620 kvm_pmu_disable_counter(vcpu, val);
621 }
622 } else {
623 p->regval = vcpu_sys_reg(vcpu, PMCNTENSET_EL0) & mask;
624 }
625
626 return true;
627}
628
Shannon Zhao9db52c72015-09-08 14:40:20 +0800629static bool access_pminten(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
630 const struct sys_reg_desc *r)
631{
632 u64 mask = kvm_pmu_valid_counter_mask(vcpu);
633
634 if (!kvm_arm_pmu_v3_ready(vcpu))
635 return trap_raz_wi(vcpu, p, r);
636
637 if (p->is_write) {
638 u64 val = p->regval & mask;
639
640 if (r->Op2 & 0x1)
641 /* accessing PMINTENSET_EL1 */
642 vcpu_sys_reg(vcpu, PMINTENSET_EL1) |= val;
643 else
644 /* accessing PMINTENCLR_EL1 */
645 vcpu_sys_reg(vcpu, PMINTENSET_EL1) &= ~val;
646 } else {
647 p->regval = vcpu_sys_reg(vcpu, PMINTENSET_EL1) & mask;
648 }
649
650 return true;
651}
652
Shannon Zhao76d883c2015-09-08 15:03:26 +0800653static bool access_pmovs(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
654 const struct sys_reg_desc *r)
655{
656 u64 mask = kvm_pmu_valid_counter_mask(vcpu);
657
658 if (!kvm_arm_pmu_v3_ready(vcpu))
659 return trap_raz_wi(vcpu, p, r);
660
661 if (p->is_write) {
662 if (r->CRm & 0x2)
663 /* accessing PMOVSSET_EL0 */
664 kvm_pmu_overflow_set(vcpu, p->regval & mask);
665 else
666 /* accessing PMOVSCLR_EL0 */
667 vcpu_sys_reg(vcpu, PMOVSSET_EL0) &= ~(p->regval & mask);
668 } else {
669 p->regval = vcpu_sys_reg(vcpu, PMOVSSET_EL0) & mask;
670 }
671
672 return true;
673}
674
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100675/* Silly macro to expand the DBG{BCR,BVR,WVR,WCR}n_EL1 registers in one go */
676#define DBG_BCR_BVR_WCR_WVR_EL1(n) \
677 /* DBGBVRn_EL1 */ \
678 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b100), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100679 trap_bvr, reset_bvr, n, 0, get_bvr, set_bvr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100680 /* DBGBCRn_EL1 */ \
681 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b101), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100682 trap_bcr, reset_bcr, n, 0, get_bcr, set_bcr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100683 /* DBGWVRn_EL1 */ \
684 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b110), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100685 trap_wvr, reset_wvr, n, 0, get_wvr, set_wvr }, \
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100686 /* DBGWCRn_EL1 */ \
687 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm((n)), Op2(0b111), \
Alex Bennée84e690b2015-07-07 17:30:00 +0100688 trap_wcr, reset_wcr, n, 0, get_wcr, set_wcr }
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100689
Shannon Zhao051ff582015-12-08 15:29:06 +0800690/* Macro to expand the PMEVCNTRn_EL0 register */
691#define PMU_PMEVCNTR_EL0(n) \
692 /* PMEVCNTRn_EL0 */ \
693 { Op0(0b11), Op1(0b011), CRn(0b1110), \
694 CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
695 access_pmu_evcntr, reset_unknown, (PMEVCNTR0_EL0 + n), }
696
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800697/* Macro to expand the PMEVTYPERn_EL0 register */
698#define PMU_PMEVTYPER_EL0(n) \
699 /* PMEVTYPERn_EL0 */ \
700 { Op0(0b11), Op1(0b011), CRn(0b1110), \
701 CRm((0b1100 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
702 access_pmu_evtyper, reset_unknown, (PMEVTYPER0_EL0 + n), }
703
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000704/*
705 * Architected system registers.
706 * Important: Must be sorted ascending by Op0, Op1, CRn, CRm, Op2
Marc Zyngier7609c122014-04-24 10:21:16 +0100707 *
708 * We could trap ID_DFR0 and tell the guest we don't support performance
709 * monitoring. Unfortunately the patch to make the kernel check ID_DFR0 was
710 * NAKed, so it will read the PMCR anyway.
711 *
712 * Therefore we tell the guest we have 0 counters. Unfortunately, we
713 * must always support PMCCNTR (the cycle counter): we just RAZ/WI for
714 * all PM registers, which doesn't crash the guest kernel at least.
715 *
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100716 * Debug handling: We do trap most, if not all debug related system
717 * registers. The implementation is good enough to ensure that a guest
718 * can use these with minimal performance degradation. The drawback is
719 * that we don't implement any of the external debug, none of the
720 * OSlock protocol. This should be revisited if we ever encounter a
721 * more demanding guest...
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000722 */
723static const struct sys_reg_desc sys_reg_descs[] = {
724 /* DC ISW */
725 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b0110), Op2(0b010),
726 access_dcsw },
727 /* DC CSW */
728 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b1010), Op2(0b010),
729 access_dcsw },
730 /* DC CISW */
731 { Op0(0b01), Op1(0b000), CRn(0b0111), CRm(0b1110), Op2(0b010),
732 access_dcsw },
733
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100734 DBG_BCR_BVR_WCR_WVR_EL1(0),
735 DBG_BCR_BVR_WCR_WVR_EL1(1),
736 /* MDCCINT_EL1 */
737 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b000),
738 trap_debug_regs, reset_val, MDCCINT_EL1, 0 },
739 /* MDSCR_EL1 */
740 { Op0(0b10), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b010),
741 trap_debug_regs, reset_val, MDSCR_EL1, 0 },
742 DBG_BCR_BVR_WCR_WVR_EL1(2),
743 DBG_BCR_BVR_WCR_WVR_EL1(3),
744 DBG_BCR_BVR_WCR_WVR_EL1(4),
745 DBG_BCR_BVR_WCR_WVR_EL1(5),
746 DBG_BCR_BVR_WCR_WVR_EL1(6),
747 DBG_BCR_BVR_WCR_WVR_EL1(7),
748 DBG_BCR_BVR_WCR_WVR_EL1(8),
749 DBG_BCR_BVR_WCR_WVR_EL1(9),
750 DBG_BCR_BVR_WCR_WVR_EL1(10),
751 DBG_BCR_BVR_WCR_WVR_EL1(11),
752 DBG_BCR_BVR_WCR_WVR_EL1(12),
753 DBG_BCR_BVR_WCR_WVR_EL1(13),
754 DBG_BCR_BVR_WCR_WVR_EL1(14),
755 DBG_BCR_BVR_WCR_WVR_EL1(15),
756
757 /* MDRAR_EL1 */
758 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b000),
759 trap_raz_wi },
760 /* OSLAR_EL1 */
761 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b100),
762 trap_raz_wi },
763 /* OSLSR_EL1 */
764 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0001), Op2(0b100),
765 trap_oslsr_el1 },
766 /* OSDLR_EL1 */
767 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0011), Op2(0b100),
768 trap_raz_wi },
769 /* DBGPRCR_EL1 */
770 { Op0(0b10), Op1(0b000), CRn(0b0001), CRm(0b0100), Op2(0b100),
771 trap_raz_wi },
772 /* DBGCLAIMSET_EL1 */
773 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1000), Op2(0b110),
774 trap_raz_wi },
775 /* DBGCLAIMCLR_EL1 */
776 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1001), Op2(0b110),
777 trap_raz_wi },
778 /* DBGAUTHSTATUS_EL1 */
779 { Op0(0b10), Op1(0b000), CRn(0b0111), CRm(0b1110), Op2(0b110),
780 trap_dbgauthstatus_el1 },
781
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100782 /* MDCCSR_EL1 */
783 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0001), Op2(0b000),
784 trap_raz_wi },
785 /* DBGDTR_EL0 */
786 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0100), Op2(0b000),
787 trap_raz_wi },
788 /* DBGDTR[TR]X_EL0 */
789 { Op0(0b10), Op1(0b011), CRn(0b0000), CRm(0b0101), Op2(0b000),
790 trap_raz_wi },
791
Marc Zyngier62a89c42013-02-07 10:32:33 +0000792 /* DBGVCR32_EL2 */
793 { Op0(0b10), Op1(0b100), CRn(0b0000), CRm(0b0111), Op2(0b000),
794 NULL, reset_val, DBGVCR32_EL2, 0 },
795
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000796 /* MPIDR_EL1 */
797 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b101),
798 NULL, reset_mpidr, MPIDR_EL1 },
799 /* SCTLR_EL1 */
800 { Op0(0b11), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b000),
Marc Zyngier3c1e7162014-12-19 16:05:31 +0000801 access_vm_reg, reset_val, SCTLR_EL1, 0x00C50078 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000802 /* CPACR_EL1 */
803 { Op0(0b11), Op1(0b000), CRn(0b0001), CRm(0b0000), Op2(0b010),
804 NULL, reset_val, CPACR_EL1, 0 },
805 /* TTBR0_EL1 */
806 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000807 access_vm_reg, reset_unknown, TTBR0_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000808 /* TTBR1_EL1 */
809 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000810 access_vm_reg, reset_unknown, TTBR1_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000811 /* TCR_EL1 */
812 { Op0(0b11), Op1(0b000), CRn(0b0010), CRm(0b0000), Op2(0b010),
Marc Zyngier4d449232014-01-14 18:00:55 +0000813 access_vm_reg, reset_val, TCR_EL1, 0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000814
815 /* AFSR0_EL1 */
816 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0001), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000817 access_vm_reg, reset_unknown, AFSR0_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000818 /* AFSR1_EL1 */
819 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0001), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000820 access_vm_reg, reset_unknown, AFSR1_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000821 /* ESR_EL1 */
822 { Op0(0b11), Op1(0b000), CRn(0b0101), CRm(0b0010), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000823 access_vm_reg, reset_unknown, ESR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000824 /* FAR_EL1 */
825 { Op0(0b11), Op1(0b000), CRn(0b0110), CRm(0b0000), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000826 access_vm_reg, reset_unknown, FAR_EL1 },
Marc Zyngier1bbd8052013-06-07 11:02:34 +0100827 /* PAR_EL1 */
828 { Op0(0b11), Op1(0b000), CRn(0b0111), CRm(0b0100), Op2(0b000),
829 NULL, reset_unknown, PAR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000830
831 /* PMINTENSET_EL1 */
832 { Op0(0b11), Op1(0b000), CRn(0b1001), CRm(0b1110), Op2(0b001),
Shannon Zhao9db52c72015-09-08 14:40:20 +0800833 access_pminten, reset_unknown, PMINTENSET_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000834 /* PMINTENCLR_EL1 */
835 { Op0(0b11), Op1(0b000), CRn(0b1001), CRm(0b1110), Op2(0b010),
Shannon Zhao9db52c72015-09-08 14:40:20 +0800836 access_pminten, NULL, PMINTENSET_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000837
838 /* MAIR_EL1 */
839 { Op0(0b11), Op1(0b000), CRn(0b1010), CRm(0b0010), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000840 access_vm_reg, reset_unknown, MAIR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000841 /* AMAIR_EL1 */
842 { Op0(0b11), Op1(0b000), CRn(0b1010), CRm(0b0011), Op2(0b000),
Marc Zyngier4d449232014-01-14 18:00:55 +0000843 access_vm_reg, reset_amair_el1, AMAIR_EL1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000844
845 /* VBAR_EL1 */
846 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b0000), Op2(0b000),
847 NULL, reset_val, VBAR_EL1, 0 },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +0000848
Andre Przywara6d52f352014-06-03 10:13:13 +0200849 /* ICC_SGI1R_EL1 */
850 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b1011), Op2(0b101),
851 access_gic_sgi },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +0000852 /* ICC_SRE_EL1 */
853 { Op0(0b11), Op1(0b000), CRn(0b1100), CRm(0b1100), Op2(0b101),
854 trap_raz_wi },
855
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000856 /* CONTEXTIDR_EL1 */
857 { Op0(0b11), Op1(0b000), CRn(0b1101), CRm(0b0000), Op2(0b001),
Marc Zyngier4d449232014-01-14 18:00:55 +0000858 access_vm_reg, reset_val, CONTEXTIDR_EL1, 0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000859 /* TPIDR_EL1 */
860 { Op0(0b11), Op1(0b000), CRn(0b1101), CRm(0b0000), Op2(0b100),
861 NULL, reset_unknown, TPIDR_EL1 },
862
863 /* CNTKCTL_EL1 */
864 { Op0(0b11), Op1(0b000), CRn(0b1110), CRm(0b0001), Op2(0b000),
865 NULL, reset_val, CNTKCTL_EL1, 0},
866
867 /* CSSELR_EL1 */
868 { Op0(0b11), Op1(0b010), CRn(0b0000), CRm(0b0000), Op2(0b000),
869 NULL, reset_unknown, CSSELR_EL1 },
870
871 /* PMCR_EL0 */
872 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b000),
Shannon Zhaoab946832015-06-18 16:01:53 +0800873 access_pmcr, reset_pmcr, },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000874 /* PMCNTENSET_EL0 */
875 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b001),
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800876 access_pmcnten, reset_unknown, PMCNTENSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000877 /* PMCNTENCLR_EL0 */
878 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b010),
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800879 access_pmcnten, NULL, PMCNTENSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000880 /* PMOVSCLR_EL0 */
881 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b011),
Shannon Zhao76d883c2015-09-08 15:03:26 +0800882 access_pmovs, NULL, PMOVSSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000883 /* PMSWINC_EL0 */
884 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b100),
Marc Zyngier7609c122014-04-24 10:21:16 +0100885 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000886 /* PMSELR_EL0 */
887 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b101),
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800888 access_pmselr, reset_unknown, PMSELR_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000889 /* PMCEID0_EL0 */
890 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b110),
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800891 access_pmceid },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000892 /* PMCEID1_EL0 */
893 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1100), Op2(0b111),
Shannon Zhaoa86b5502015-09-07 16:11:12 +0800894 access_pmceid },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000895 /* PMCCNTR_EL0 */
896 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b000),
Shannon Zhao051ff582015-12-08 15:29:06 +0800897 access_pmu_evcntr, reset_unknown, PMCCNTR_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000898 /* PMXEVTYPER_EL0 */
899 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b001),
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800900 access_pmu_evtyper },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000901 /* PMXEVCNTR_EL0 */
902 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1101), Op2(0b010),
Shannon Zhao051ff582015-12-08 15:29:06 +0800903 access_pmu_evcntr },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000904 /* PMUSERENR_EL0 */
905 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b000),
Marc Zyngier7609c122014-04-24 10:21:16 +0100906 trap_raz_wi },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000907 /* PMOVSSET_EL0 */
908 { Op0(0b11), Op1(0b011), CRn(0b1001), CRm(0b1110), Op2(0b011),
Shannon Zhao76d883c2015-09-08 15:03:26 +0800909 access_pmovs, reset_unknown, PMOVSSET_EL0 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +0000910
911 /* TPIDR_EL0 */
912 { Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b010),
913 NULL, reset_unknown, TPIDR_EL0 },
914 /* TPIDRRO_EL0 */
915 { Op0(0b11), Op1(0b011), CRn(0b1101), CRm(0b0000), Op2(0b011),
916 NULL, reset_unknown, TPIDRRO_EL0 },
Marc Zyngier62a89c42013-02-07 10:32:33 +0000917
Shannon Zhao051ff582015-12-08 15:29:06 +0800918 /* PMEVCNTRn_EL0 */
919 PMU_PMEVCNTR_EL0(0),
920 PMU_PMEVCNTR_EL0(1),
921 PMU_PMEVCNTR_EL0(2),
922 PMU_PMEVCNTR_EL0(3),
923 PMU_PMEVCNTR_EL0(4),
924 PMU_PMEVCNTR_EL0(5),
925 PMU_PMEVCNTR_EL0(6),
926 PMU_PMEVCNTR_EL0(7),
927 PMU_PMEVCNTR_EL0(8),
928 PMU_PMEVCNTR_EL0(9),
929 PMU_PMEVCNTR_EL0(10),
930 PMU_PMEVCNTR_EL0(11),
931 PMU_PMEVCNTR_EL0(12),
932 PMU_PMEVCNTR_EL0(13),
933 PMU_PMEVCNTR_EL0(14),
934 PMU_PMEVCNTR_EL0(15),
935 PMU_PMEVCNTR_EL0(16),
936 PMU_PMEVCNTR_EL0(17),
937 PMU_PMEVCNTR_EL0(18),
938 PMU_PMEVCNTR_EL0(19),
939 PMU_PMEVCNTR_EL0(20),
940 PMU_PMEVCNTR_EL0(21),
941 PMU_PMEVCNTR_EL0(22),
942 PMU_PMEVCNTR_EL0(23),
943 PMU_PMEVCNTR_EL0(24),
944 PMU_PMEVCNTR_EL0(25),
945 PMU_PMEVCNTR_EL0(26),
946 PMU_PMEVCNTR_EL0(27),
947 PMU_PMEVCNTR_EL0(28),
948 PMU_PMEVCNTR_EL0(29),
949 PMU_PMEVCNTR_EL0(30),
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800950 /* PMEVTYPERn_EL0 */
951 PMU_PMEVTYPER_EL0(0),
952 PMU_PMEVTYPER_EL0(1),
953 PMU_PMEVTYPER_EL0(2),
954 PMU_PMEVTYPER_EL0(3),
955 PMU_PMEVTYPER_EL0(4),
956 PMU_PMEVTYPER_EL0(5),
957 PMU_PMEVTYPER_EL0(6),
958 PMU_PMEVTYPER_EL0(7),
959 PMU_PMEVTYPER_EL0(8),
960 PMU_PMEVTYPER_EL0(9),
961 PMU_PMEVTYPER_EL0(10),
962 PMU_PMEVTYPER_EL0(11),
963 PMU_PMEVTYPER_EL0(12),
964 PMU_PMEVTYPER_EL0(13),
965 PMU_PMEVTYPER_EL0(14),
966 PMU_PMEVTYPER_EL0(15),
967 PMU_PMEVTYPER_EL0(16),
968 PMU_PMEVTYPER_EL0(17),
969 PMU_PMEVTYPER_EL0(18),
970 PMU_PMEVTYPER_EL0(19),
971 PMU_PMEVTYPER_EL0(20),
972 PMU_PMEVTYPER_EL0(21),
973 PMU_PMEVTYPER_EL0(22),
974 PMU_PMEVTYPER_EL0(23),
975 PMU_PMEVTYPER_EL0(24),
976 PMU_PMEVTYPER_EL0(25),
977 PMU_PMEVTYPER_EL0(26),
978 PMU_PMEVTYPER_EL0(27),
979 PMU_PMEVTYPER_EL0(28),
980 PMU_PMEVTYPER_EL0(29),
981 PMU_PMEVTYPER_EL0(30),
982 /* PMCCFILTR_EL0
983 * This register resets as unknown in 64bit mode while it resets as zero
984 * in 32bit mode. Here we choose to reset it as zero for consistency.
985 */
986 { Op0(0b11), Op1(0b011), CRn(0b1110), CRm(0b1111), Op2(0b111),
987 access_pmu_evtyper, reset_val, PMCCFILTR_EL0, 0 },
Shannon Zhao051ff582015-12-08 15:29:06 +0800988
Marc Zyngier62a89c42013-02-07 10:32:33 +0000989 /* DACR32_EL2 */
990 { Op0(0b11), Op1(0b100), CRn(0b0011), CRm(0b0000), Op2(0b000),
991 NULL, reset_unknown, DACR32_EL2 },
992 /* IFSR32_EL2 */
993 { Op0(0b11), Op1(0b100), CRn(0b0101), CRm(0b0000), Op2(0b001),
994 NULL, reset_unknown, IFSR32_EL2 },
995 /* FPEXC32_EL2 */
996 { Op0(0b11), Op1(0b100), CRn(0b0101), CRm(0b0011), Op2(0b000),
997 NULL, reset_val, FPEXC32_EL2, 0x70 },
998};
999
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001000static bool trap_dbgidr(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001001 struct sys_reg_params *p,
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001002 const struct sys_reg_desc *r)
1003{
1004 if (p->is_write) {
1005 return ignore_write(vcpu, p);
1006 } else {
Suzuki K. Poulose4db8e5e2015-10-19 14:24:55 +01001007 u64 dfr = read_system_reg(SYS_ID_AA64DFR0_EL1);
1008 u64 pfr = read_system_reg(SYS_ID_AA64PFR0_EL1);
1009 u32 el3 = !!cpuid_feature_extract_field(pfr, ID_AA64PFR0_EL3_SHIFT);
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001010
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001011 p->regval = ((((dfr >> ID_AA64DFR0_WRPS_SHIFT) & 0xf) << 28) |
1012 (((dfr >> ID_AA64DFR0_BRPS_SHIFT) & 0xf) << 24) |
1013 (((dfr >> ID_AA64DFR0_CTX_CMPS_SHIFT) & 0xf) << 20)
1014 | (6 << 16) | (el3 << 14) | (el3 << 12));
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001015 return true;
1016 }
1017}
1018
1019static bool trap_debug32(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001020 struct sys_reg_params *p,
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001021 const struct sys_reg_desc *r)
1022{
1023 if (p->is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001024 vcpu_cp14(vcpu, r->reg) = p->regval;
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001025 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
1026 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001027 p->regval = vcpu_cp14(vcpu, r->reg);
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001028 }
1029
1030 return true;
1031}
1032
Alex Bennée84e690b2015-07-07 17:30:00 +01001033/* AArch32 debug register mappings
1034 *
1035 * AArch32 DBGBVRn is mapped to DBGBVRn_EL1[31:0]
1036 * AArch32 DBGBXVRn is mapped to DBGBVRn_EL1[63:32]
1037 *
1038 * All control registers and watchpoint value registers are mapped to
1039 * the lower 32 bits of their AArch64 equivalents. We share the trap
1040 * handlers with the above AArch64 code which checks what mode the
1041 * system is in.
1042 */
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001043
Marc Zyngier281243c2015-12-16 15:41:12 +00001044static bool trap_xvr(struct kvm_vcpu *vcpu,
1045 struct sys_reg_params *p,
1046 const struct sys_reg_desc *rd)
Alex Bennée84e690b2015-07-07 17:30:00 +01001047{
1048 u64 *dbg_reg = &vcpu->arch.vcpu_debug_state.dbg_bvr[rd->reg];
1049
1050 if (p->is_write) {
1051 u64 val = *dbg_reg;
1052
1053 val &= 0xffffffffUL;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001054 val |= p->regval << 32;
Alex Bennée84e690b2015-07-07 17:30:00 +01001055 *dbg_reg = val;
1056
1057 vcpu->arch.debug_flags |= KVM_ARM64_DEBUG_DIRTY;
1058 } else {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001059 p->regval = *dbg_reg >> 32;
Alex Bennée84e690b2015-07-07 17:30:00 +01001060 }
1061
Alex Bennéeeef8c852015-07-07 17:30:03 +01001062 trace_trap_reg(__func__, rd->reg, p->is_write, *dbg_reg);
1063
Alex Bennée84e690b2015-07-07 17:30:00 +01001064 return true;
1065}
1066
1067#define DBG_BCR_BVR_WCR_WVR(n) \
1068 /* DBGBVRn */ \
1069 { Op1( 0), CRn( 0), CRm((n)), Op2( 4), trap_bvr, NULL, n }, \
1070 /* DBGBCRn */ \
1071 { Op1( 0), CRn( 0), CRm((n)), Op2( 5), trap_bcr, NULL, n }, \
1072 /* DBGWVRn */ \
1073 { Op1( 0), CRn( 0), CRm((n)), Op2( 6), trap_wvr, NULL, n }, \
1074 /* DBGWCRn */ \
1075 { Op1( 0), CRn( 0), CRm((n)), Op2( 7), trap_wcr, NULL, n }
1076
1077#define DBGBXVR(n) \
1078 { Op1( 0), CRn( 1), CRm((n)), Op2( 1), trap_xvr, NULL, n }
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001079
1080/*
1081 * Trapped cp14 registers. We generally ignore most of the external
1082 * debug, on the principle that they don't really make sense to a
Alex Bennée84e690b2015-07-07 17:30:00 +01001083 * guest. Revisit this one day, would this principle change.
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001084 */
Marc Zyngier72564012014-04-24 10:27:13 +01001085static const struct sys_reg_desc cp14_regs[] = {
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001086 /* DBGIDR */
1087 { Op1( 0), CRn( 0), CRm( 0), Op2( 0), trap_dbgidr },
1088 /* DBGDTRRXext */
1089 { Op1( 0), CRn( 0), CRm( 0), Op2( 2), trap_raz_wi },
1090
1091 DBG_BCR_BVR_WCR_WVR(0),
1092 /* DBGDSCRint */
1093 { Op1( 0), CRn( 0), CRm( 1), Op2( 0), trap_raz_wi },
1094 DBG_BCR_BVR_WCR_WVR(1),
1095 /* DBGDCCINT */
1096 { Op1( 0), CRn( 0), CRm( 2), Op2( 0), trap_debug32 },
1097 /* DBGDSCRext */
1098 { Op1( 0), CRn( 0), CRm( 2), Op2( 2), trap_debug32 },
1099 DBG_BCR_BVR_WCR_WVR(2),
1100 /* DBGDTR[RT]Xint */
1101 { Op1( 0), CRn( 0), CRm( 3), Op2( 0), trap_raz_wi },
1102 /* DBGDTR[RT]Xext */
1103 { Op1( 0), CRn( 0), CRm( 3), Op2( 2), trap_raz_wi },
1104 DBG_BCR_BVR_WCR_WVR(3),
1105 DBG_BCR_BVR_WCR_WVR(4),
1106 DBG_BCR_BVR_WCR_WVR(5),
1107 /* DBGWFAR */
1108 { Op1( 0), CRn( 0), CRm( 6), Op2( 0), trap_raz_wi },
1109 /* DBGOSECCR */
1110 { Op1( 0), CRn( 0), CRm( 6), Op2( 2), trap_raz_wi },
1111 DBG_BCR_BVR_WCR_WVR(6),
1112 /* DBGVCR */
1113 { Op1( 0), CRn( 0), CRm( 7), Op2( 0), trap_debug32 },
1114 DBG_BCR_BVR_WCR_WVR(7),
1115 DBG_BCR_BVR_WCR_WVR(8),
1116 DBG_BCR_BVR_WCR_WVR(9),
1117 DBG_BCR_BVR_WCR_WVR(10),
1118 DBG_BCR_BVR_WCR_WVR(11),
1119 DBG_BCR_BVR_WCR_WVR(12),
1120 DBG_BCR_BVR_WCR_WVR(13),
1121 DBG_BCR_BVR_WCR_WVR(14),
1122 DBG_BCR_BVR_WCR_WVR(15),
1123
1124 /* DBGDRAR (32bit) */
1125 { Op1( 0), CRn( 1), CRm( 0), Op2( 0), trap_raz_wi },
1126
1127 DBGBXVR(0),
1128 /* DBGOSLAR */
1129 { Op1( 0), CRn( 1), CRm( 0), Op2( 4), trap_raz_wi },
1130 DBGBXVR(1),
1131 /* DBGOSLSR */
1132 { Op1( 0), CRn( 1), CRm( 1), Op2( 4), trap_oslsr_el1 },
1133 DBGBXVR(2),
1134 DBGBXVR(3),
1135 /* DBGOSDLR */
1136 { Op1( 0), CRn( 1), CRm( 3), Op2( 4), trap_raz_wi },
1137 DBGBXVR(4),
1138 /* DBGPRCR */
1139 { Op1( 0), CRn( 1), CRm( 4), Op2( 4), trap_raz_wi },
1140 DBGBXVR(5),
1141 DBGBXVR(6),
1142 DBGBXVR(7),
1143 DBGBXVR(8),
1144 DBGBXVR(9),
1145 DBGBXVR(10),
1146 DBGBXVR(11),
1147 DBGBXVR(12),
1148 DBGBXVR(13),
1149 DBGBXVR(14),
1150 DBGBXVR(15),
1151
1152 /* DBGDSAR (32bit) */
1153 { Op1( 0), CRn( 2), CRm( 0), Op2( 0), trap_raz_wi },
1154
1155 /* DBGDEVID2 */
1156 { Op1( 0), CRn( 7), CRm( 0), Op2( 7), trap_raz_wi },
1157 /* DBGDEVID1 */
1158 { Op1( 0), CRn( 7), CRm( 1), Op2( 7), trap_raz_wi },
1159 /* DBGDEVID */
1160 { Op1( 0), CRn( 7), CRm( 2), Op2( 7), trap_raz_wi },
1161 /* DBGCLAIMSET */
1162 { Op1( 0), CRn( 7), CRm( 8), Op2( 6), trap_raz_wi },
1163 /* DBGCLAIMCLR */
1164 { Op1( 0), CRn( 7), CRm( 9), Op2( 6), trap_raz_wi },
1165 /* DBGAUTHSTATUS */
1166 { Op1( 0), CRn( 7), CRm(14), Op2( 6), trap_dbgauthstatus_el1 },
Marc Zyngier72564012014-04-24 10:27:13 +01001167};
1168
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001169/* Trapped cp14 64bit registers */
1170static const struct sys_reg_desc cp14_64_regs[] = {
Marc Zyngierbdfb4b32014-04-24 10:31:37 +01001171 /* DBGDRAR (64bit) */
1172 { Op1( 0), CRm( 1), .access = trap_raz_wi },
1173
1174 /* DBGDSAR (64bit) */
1175 { Op1( 0), CRm( 2), .access = trap_raz_wi },
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001176};
1177
Shannon Zhao051ff582015-12-08 15:29:06 +08001178/* Macro to expand the PMEVCNTRn register */
1179#define PMU_PMEVCNTR(n) \
1180 /* PMEVCNTRn */ \
1181 { Op1(0), CRn(0b1110), \
1182 CRm((0b1000 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
1183 access_pmu_evcntr }
1184
Shannon Zhao9feb21a2016-02-23 11:11:27 +08001185/* Macro to expand the PMEVTYPERn register */
1186#define PMU_PMEVTYPER(n) \
1187 /* PMEVTYPERn */ \
1188 { Op1(0), CRn(0b1110), \
1189 CRm((0b1100 | (((n) >> 3) & 0x3))), Op2(((n) & 0x7)), \
1190 access_pmu_evtyper }
1191
Marc Zyngier4d449232014-01-14 18:00:55 +00001192/*
1193 * Trapped cp15 registers. TTBR0/TTBR1 get a double encoding,
1194 * depending on the way they are accessed (as a 32bit or a 64bit
1195 * register).
1196 */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001197static const struct sys_reg_desc cp15_regs[] = {
Andre Przywara6d52f352014-06-03 10:13:13 +02001198 { Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi },
1199
Marc Zyngier3c1e7162014-12-19 16:05:31 +00001200 { Op1( 0), CRn( 1), CRm( 0), Op2( 0), access_vm_reg, NULL, c1_SCTLR },
Marc Zyngier4d449232014-01-14 18:00:55 +00001201 { Op1( 0), CRn( 2), CRm( 0), Op2( 0), access_vm_reg, NULL, c2_TTBR0 },
1202 { Op1( 0), CRn( 2), CRm( 0), Op2( 1), access_vm_reg, NULL, c2_TTBR1 },
1203 { Op1( 0), CRn( 2), CRm( 0), Op2( 2), access_vm_reg, NULL, c2_TTBCR },
1204 { Op1( 0), CRn( 3), CRm( 0), Op2( 0), access_vm_reg, NULL, c3_DACR },
1205 { Op1( 0), CRn( 5), CRm( 0), Op2( 0), access_vm_reg, NULL, c5_DFSR },
1206 { Op1( 0), CRn( 5), CRm( 0), Op2( 1), access_vm_reg, NULL, c5_IFSR },
1207 { Op1( 0), CRn( 5), CRm( 1), Op2( 0), access_vm_reg, NULL, c5_ADFSR },
1208 { Op1( 0), CRn( 5), CRm( 1), Op2( 1), access_vm_reg, NULL, c5_AIFSR },
1209 { Op1( 0), CRn( 6), CRm( 0), Op2( 0), access_vm_reg, NULL, c6_DFAR },
1210 { Op1( 0), CRn( 6), CRm( 0), Op2( 2), access_vm_reg, NULL, c6_IFAR },
1211
Marc Zyngier62a89c42013-02-07 10:32:33 +00001212 /*
1213 * DC{C,I,CI}SW operations:
1214 */
1215 { Op1( 0), CRn( 7), CRm( 6), Op2( 2), access_dcsw },
1216 { Op1( 0), CRn( 7), CRm(10), Op2( 2), access_dcsw },
1217 { Op1( 0), CRn( 7), CRm(14), Op2( 2), access_dcsw },
Marc Zyngier4d449232014-01-14 18:00:55 +00001218
Marc Zyngier7609c122014-04-24 10:21:16 +01001219 /* PMU */
Shannon Zhaoab946832015-06-18 16:01:53 +08001220 { Op1( 0), CRn( 9), CRm(12), Op2( 0), access_pmcr },
Shannon Zhao96b0eeb2015-09-08 12:26:13 +08001221 { Op1( 0), CRn( 9), CRm(12), Op2( 1), access_pmcnten },
1222 { Op1( 0), CRn( 9), CRm(12), Op2( 2), access_pmcnten },
Shannon Zhao76d883c2015-09-08 15:03:26 +08001223 { Op1( 0), CRn( 9), CRm(12), Op2( 3), access_pmovs },
Shannon Zhao3965c3c2015-08-31 17:20:22 +08001224 { Op1( 0), CRn( 9), CRm(12), Op2( 5), access_pmselr },
Shannon Zhaoa86b5502015-09-07 16:11:12 +08001225 { Op1( 0), CRn( 9), CRm(12), Op2( 6), access_pmceid },
1226 { Op1( 0), CRn( 9), CRm(12), Op2( 7), access_pmceid },
Shannon Zhao051ff582015-12-08 15:29:06 +08001227 { Op1( 0), CRn( 9), CRm(13), Op2( 0), access_pmu_evcntr },
Shannon Zhao9feb21a2016-02-23 11:11:27 +08001228 { Op1( 0), CRn( 9), CRm(13), Op2( 1), access_pmu_evtyper },
Shannon Zhao051ff582015-12-08 15:29:06 +08001229 { Op1( 0), CRn( 9), CRm(13), Op2( 2), access_pmu_evcntr },
Marc Zyngier7609c122014-04-24 10:21:16 +01001230 { Op1( 0), CRn( 9), CRm(14), Op2( 0), trap_raz_wi },
Shannon Zhao9db52c72015-09-08 14:40:20 +08001231 { Op1( 0), CRn( 9), CRm(14), Op2( 1), access_pminten },
1232 { Op1( 0), CRn( 9), CRm(14), Op2( 2), access_pminten },
Shannon Zhao76d883c2015-09-08 15:03:26 +08001233 { Op1( 0), CRn( 9), CRm(14), Op2( 3), access_pmovs },
Marc Zyngier4d449232014-01-14 18:00:55 +00001234
1235 { Op1( 0), CRn(10), CRm( 2), Op2( 0), access_vm_reg, NULL, c10_PRRR },
1236 { Op1( 0), CRn(10), CRm( 2), Op2( 1), access_vm_reg, NULL, c10_NMRR },
1237 { Op1( 0), CRn(10), CRm( 3), Op2( 0), access_vm_reg, NULL, c10_AMAIR0 },
1238 { Op1( 0), CRn(10), CRm( 3), Op2( 1), access_vm_reg, NULL, c10_AMAIR1 },
Christoffer Dalldb7dedd2014-11-19 11:23:54 +00001239
1240 /* ICC_SRE */
1241 { Op1( 0), CRn(12), CRm(12), Op2( 5), trap_raz_wi },
1242
Marc Zyngier4d449232014-01-14 18:00:55 +00001243 { Op1( 0), CRn(13), CRm( 0), Op2( 1), access_vm_reg, NULL, c13_CID },
Shannon Zhao051ff582015-12-08 15:29:06 +08001244
1245 /* PMEVCNTRn */
1246 PMU_PMEVCNTR(0),
1247 PMU_PMEVCNTR(1),
1248 PMU_PMEVCNTR(2),
1249 PMU_PMEVCNTR(3),
1250 PMU_PMEVCNTR(4),
1251 PMU_PMEVCNTR(5),
1252 PMU_PMEVCNTR(6),
1253 PMU_PMEVCNTR(7),
1254 PMU_PMEVCNTR(8),
1255 PMU_PMEVCNTR(9),
1256 PMU_PMEVCNTR(10),
1257 PMU_PMEVCNTR(11),
1258 PMU_PMEVCNTR(12),
1259 PMU_PMEVCNTR(13),
1260 PMU_PMEVCNTR(14),
1261 PMU_PMEVCNTR(15),
1262 PMU_PMEVCNTR(16),
1263 PMU_PMEVCNTR(17),
1264 PMU_PMEVCNTR(18),
1265 PMU_PMEVCNTR(19),
1266 PMU_PMEVCNTR(20),
1267 PMU_PMEVCNTR(21),
1268 PMU_PMEVCNTR(22),
1269 PMU_PMEVCNTR(23),
1270 PMU_PMEVCNTR(24),
1271 PMU_PMEVCNTR(25),
1272 PMU_PMEVCNTR(26),
1273 PMU_PMEVCNTR(27),
1274 PMU_PMEVCNTR(28),
1275 PMU_PMEVCNTR(29),
1276 PMU_PMEVCNTR(30),
Shannon Zhao9feb21a2016-02-23 11:11:27 +08001277 /* PMEVTYPERn */
1278 PMU_PMEVTYPER(0),
1279 PMU_PMEVTYPER(1),
1280 PMU_PMEVTYPER(2),
1281 PMU_PMEVTYPER(3),
1282 PMU_PMEVTYPER(4),
1283 PMU_PMEVTYPER(5),
1284 PMU_PMEVTYPER(6),
1285 PMU_PMEVTYPER(7),
1286 PMU_PMEVTYPER(8),
1287 PMU_PMEVTYPER(9),
1288 PMU_PMEVTYPER(10),
1289 PMU_PMEVTYPER(11),
1290 PMU_PMEVTYPER(12),
1291 PMU_PMEVTYPER(13),
1292 PMU_PMEVTYPER(14),
1293 PMU_PMEVTYPER(15),
1294 PMU_PMEVTYPER(16),
1295 PMU_PMEVTYPER(17),
1296 PMU_PMEVTYPER(18),
1297 PMU_PMEVTYPER(19),
1298 PMU_PMEVTYPER(20),
1299 PMU_PMEVTYPER(21),
1300 PMU_PMEVTYPER(22),
1301 PMU_PMEVTYPER(23),
1302 PMU_PMEVTYPER(24),
1303 PMU_PMEVTYPER(25),
1304 PMU_PMEVTYPER(26),
1305 PMU_PMEVTYPER(27),
1306 PMU_PMEVTYPER(28),
1307 PMU_PMEVTYPER(29),
1308 PMU_PMEVTYPER(30),
1309 /* PMCCFILTR */
1310 { Op1(0), CRn(14), CRm(15), Op2(7), access_pmu_evtyper },
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001311};
1312
1313static const struct sys_reg_desc cp15_64_regs[] = {
1314 { Op1( 0), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, c2_TTBR0 },
Shannon Zhao051ff582015-12-08 15:29:06 +08001315 { Op1( 0), CRn( 0), CRm( 9), Op2( 0), access_pmu_evcntr },
Andre Przywara6d52f352014-06-03 10:13:13 +02001316 { Op1( 0), CRn( 0), CRm(12), Op2( 0), access_gic_sgi },
Marc Zyngier4d449232014-01-14 18:00:55 +00001317 { Op1( 1), CRn( 0), CRm( 2), Op2( 0), access_vm_reg, NULL, c2_TTBR1 },
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001318};
1319
1320/* Target specific emulation tables */
1321static struct kvm_sys_reg_target_table *target_tables[KVM_ARM_NUM_TARGETS];
1322
1323void kvm_register_target_sys_reg_table(unsigned int target,
1324 struct kvm_sys_reg_target_table *table)
1325{
1326 target_tables[target] = table;
1327}
1328
1329/* Get specific register table for this target. */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001330static const struct sys_reg_desc *get_target_table(unsigned target,
1331 bool mode_is_64,
1332 size_t *num)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001333{
1334 struct kvm_sys_reg_target_table *table;
1335
1336 table = target_tables[target];
Marc Zyngier62a89c42013-02-07 10:32:33 +00001337 if (mode_is_64) {
1338 *num = table->table64.num;
1339 return table->table64.table;
1340 } else {
1341 *num = table->table32.num;
1342 return table->table32.table;
1343 }
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001344}
1345
1346static const struct sys_reg_desc *find_reg(const struct sys_reg_params *params,
1347 const struct sys_reg_desc table[],
1348 unsigned int num)
1349{
1350 unsigned int i;
1351
1352 for (i = 0; i < num; i++) {
1353 const struct sys_reg_desc *r = &table[i];
1354
1355 if (params->Op0 != r->Op0)
1356 continue;
1357 if (params->Op1 != r->Op1)
1358 continue;
1359 if (params->CRn != r->CRn)
1360 continue;
1361 if (params->CRm != r->CRm)
1362 continue;
1363 if (params->Op2 != r->Op2)
1364 continue;
1365
1366 return r;
1367 }
1368 return NULL;
1369}
1370
Marc Zyngier62a89c42013-02-07 10:32:33 +00001371int kvm_handle_cp14_load_store(struct kvm_vcpu *vcpu, struct kvm_run *run)
1372{
1373 kvm_inject_undefined(vcpu);
1374 return 1;
1375}
1376
Marc Zyngier72564012014-04-24 10:27:13 +01001377/*
1378 * emulate_cp -- tries to match a sys_reg access in a handling table, and
1379 * call the corresponding trap handler.
1380 *
1381 * @params: pointer to the descriptor of the access
1382 * @table: array of trap descriptors
1383 * @num: size of the trap descriptor array
1384 *
1385 * Return 0 if the access has been handled, and -1 if not.
1386 */
1387static int emulate_cp(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001388 struct sys_reg_params *params,
Marc Zyngier72564012014-04-24 10:27:13 +01001389 const struct sys_reg_desc *table,
1390 size_t num)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001391{
Marc Zyngier72564012014-04-24 10:27:13 +01001392 const struct sys_reg_desc *r;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001393
Marc Zyngier72564012014-04-24 10:27:13 +01001394 if (!table)
1395 return -1; /* Not handled */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001396
Marc Zyngier62a89c42013-02-07 10:32:33 +00001397 r = find_reg(params, table, num);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001398
Marc Zyngier72564012014-04-24 10:27:13 +01001399 if (r) {
Marc Zyngier62a89c42013-02-07 10:32:33 +00001400 /*
1401 * Not having an accessor means that we have
1402 * configured a trap that we don't know how to
1403 * handle. This certainly qualifies as a gross bug
1404 * that should be fixed right away.
1405 */
1406 BUG_ON(!r->access);
1407
1408 if (likely(r->access(vcpu, params, r))) {
1409 /* Skip instruction, since it was emulated */
1410 kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
Shannon Zhao6327f352016-01-13 17:16:41 +08001411 /* Handled */
1412 return 0;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001413 }
Marc Zyngier62a89c42013-02-07 10:32:33 +00001414 }
1415
Marc Zyngier72564012014-04-24 10:27:13 +01001416 /* Not handled */
1417 return -1;
1418}
1419
1420static void unhandled_cp_access(struct kvm_vcpu *vcpu,
1421 struct sys_reg_params *params)
1422{
1423 u8 hsr_ec = kvm_vcpu_trap_get_class(vcpu);
1424 int cp;
1425
1426 switch(hsr_ec) {
Mark Rutlandc6d01a92014-11-24 13:59:30 +00001427 case ESR_ELx_EC_CP15_32:
1428 case ESR_ELx_EC_CP15_64:
Marc Zyngier72564012014-04-24 10:27:13 +01001429 cp = 15;
1430 break;
Mark Rutlandc6d01a92014-11-24 13:59:30 +00001431 case ESR_ELx_EC_CP14_MR:
1432 case ESR_ELx_EC_CP14_64:
Marc Zyngier72564012014-04-24 10:27:13 +01001433 cp = 14;
1434 break;
1435 default:
1436 WARN_ON((cp = -1));
1437 }
1438
1439 kvm_err("Unsupported guest CP%d access at: %08lx\n",
1440 cp, *vcpu_pc(vcpu));
Marc Zyngier62a89c42013-02-07 10:32:33 +00001441 print_sys_reg_instr(params);
1442 kvm_inject_undefined(vcpu);
1443}
1444
1445/**
Shannon Zhao7769db92016-01-13 17:16:40 +08001446 * kvm_handle_cp_64 -- handles a mrrc/mcrr trap on a guest CP14/CP15 access
Marc Zyngier62a89c42013-02-07 10:32:33 +00001447 * @vcpu: The VCPU pointer
1448 * @run: The kvm_run struct
1449 */
Marc Zyngier72564012014-04-24 10:27:13 +01001450static int kvm_handle_cp_64(struct kvm_vcpu *vcpu,
1451 const struct sys_reg_desc *global,
1452 size_t nr_global,
1453 const struct sys_reg_desc *target_specific,
1454 size_t nr_specific)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001455{
1456 struct sys_reg_params params;
1457 u32 hsr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001458 int Rt = (hsr >> 5) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001459 int Rt2 = (hsr >> 10) & 0xf;
1460
Marc Zyngier2072d292014-01-21 10:55:17 +00001461 params.is_aarch32 = true;
1462 params.is_32bit = false;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001463 params.CRm = (hsr >> 1) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001464 params.is_write = ((hsr & 1) == 0);
1465
1466 params.Op0 = 0;
1467 params.Op1 = (hsr >> 16) & 0xf;
1468 params.Op2 = 0;
1469 params.CRn = 0;
1470
1471 /*
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001472 * Make a 64-bit value out of Rt and Rt2. As we use the same trap
Marc Zyngier62a89c42013-02-07 10:32:33 +00001473 * backends between AArch32 and AArch64, we get away with it.
1474 */
1475 if (params.is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001476 params.regval = vcpu_get_reg(vcpu, Rt) & 0xffffffff;
1477 params.regval |= vcpu_get_reg(vcpu, Rt2) << 32;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001478 }
1479
Marc Zyngier72564012014-04-24 10:27:13 +01001480 if (!emulate_cp(vcpu, &params, target_specific, nr_specific))
1481 goto out;
1482 if (!emulate_cp(vcpu, &params, global, nr_global))
1483 goto out;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001484
Marc Zyngier72564012014-04-24 10:27:13 +01001485 unhandled_cp_access(vcpu, &params);
1486
1487out:
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001488 /* Split up the value between registers for the read side */
Marc Zyngier62a89c42013-02-07 10:32:33 +00001489 if (!params.is_write) {
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001490 vcpu_set_reg(vcpu, Rt, lower_32_bits(params.regval));
1491 vcpu_set_reg(vcpu, Rt2, upper_32_bits(params.regval));
Marc Zyngier62a89c42013-02-07 10:32:33 +00001492 }
1493
1494 return 1;
1495}
1496
1497/**
Shannon Zhao7769db92016-01-13 17:16:40 +08001498 * kvm_handle_cp_32 -- handles a mrc/mcr trap on a guest CP14/CP15 access
Marc Zyngier62a89c42013-02-07 10:32:33 +00001499 * @vcpu: The VCPU pointer
1500 * @run: The kvm_run struct
1501 */
Marc Zyngier72564012014-04-24 10:27:13 +01001502static int kvm_handle_cp_32(struct kvm_vcpu *vcpu,
1503 const struct sys_reg_desc *global,
1504 size_t nr_global,
1505 const struct sys_reg_desc *target_specific,
1506 size_t nr_specific)
Marc Zyngier62a89c42013-02-07 10:32:33 +00001507{
1508 struct sys_reg_params params;
1509 u32 hsr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001510 int Rt = (hsr >> 5) & 0xf;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001511
Marc Zyngier2072d292014-01-21 10:55:17 +00001512 params.is_aarch32 = true;
1513 params.is_32bit = true;
Marc Zyngier62a89c42013-02-07 10:32:33 +00001514 params.CRm = (hsr >> 1) & 0xf;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001515 params.regval = vcpu_get_reg(vcpu, Rt);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001516 params.is_write = ((hsr & 1) == 0);
1517 params.CRn = (hsr >> 10) & 0xf;
1518 params.Op0 = 0;
1519 params.Op1 = (hsr >> 14) & 0x7;
1520 params.Op2 = (hsr >> 17) & 0x7;
1521
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001522 if (!emulate_cp(vcpu, &params, target_specific, nr_specific) ||
1523 !emulate_cp(vcpu, &params, global, nr_global)) {
1524 if (!params.is_write)
1525 vcpu_set_reg(vcpu, Rt, params.regval);
Marc Zyngier72564012014-04-24 10:27:13 +01001526 return 1;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001527 }
Marc Zyngier72564012014-04-24 10:27:13 +01001528
1529 unhandled_cp_access(vcpu, &params);
Marc Zyngier62a89c42013-02-07 10:32:33 +00001530 return 1;
1531}
1532
Marc Zyngier72564012014-04-24 10:27:13 +01001533int kvm_handle_cp15_64(struct kvm_vcpu *vcpu, struct kvm_run *run)
1534{
1535 const struct sys_reg_desc *target_specific;
1536 size_t num;
1537
1538 target_specific = get_target_table(vcpu->arch.target, false, &num);
1539 return kvm_handle_cp_64(vcpu,
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001540 cp15_64_regs, ARRAY_SIZE(cp15_64_regs),
Marc Zyngier72564012014-04-24 10:27:13 +01001541 target_specific, num);
1542}
1543
1544int kvm_handle_cp15_32(struct kvm_vcpu *vcpu, struct kvm_run *run)
1545{
1546 const struct sys_reg_desc *target_specific;
1547 size_t num;
1548
1549 target_specific = get_target_table(vcpu->arch.target, false, &num);
1550 return kvm_handle_cp_32(vcpu,
1551 cp15_regs, ARRAY_SIZE(cp15_regs),
1552 target_specific, num);
1553}
1554
1555int kvm_handle_cp14_64(struct kvm_vcpu *vcpu, struct kvm_run *run)
1556{
1557 return kvm_handle_cp_64(vcpu,
Marc Zyngiera9866ba02014-04-24 14:11:48 +01001558 cp14_64_regs, ARRAY_SIZE(cp14_64_regs),
Marc Zyngier72564012014-04-24 10:27:13 +01001559 NULL, 0);
1560}
1561
1562int kvm_handle_cp14_32(struct kvm_vcpu *vcpu, struct kvm_run *run)
1563{
1564 return kvm_handle_cp_32(vcpu,
1565 cp14_regs, ARRAY_SIZE(cp14_regs),
1566 NULL, 0);
1567}
1568
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001569static int emulate_sys_reg(struct kvm_vcpu *vcpu,
Pavel Fedin3fec0372015-12-04 15:03:12 +03001570 struct sys_reg_params *params)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001571{
1572 size_t num;
1573 const struct sys_reg_desc *table, *r;
1574
Marc Zyngier62a89c42013-02-07 10:32:33 +00001575 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001576
1577 /* Search target-specific then generic table. */
1578 r = find_reg(params, table, num);
1579 if (!r)
1580 r = find_reg(params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1581
1582 if (likely(r)) {
1583 /*
1584 * Not having an accessor means that we have
1585 * configured a trap that we don't know how to
1586 * handle. This certainly qualifies as a gross bug
1587 * that should be fixed right away.
1588 */
1589 BUG_ON(!r->access);
1590
1591 if (likely(r->access(vcpu, params, r))) {
1592 /* Skip instruction, since it was emulated */
1593 kvm_skip_instr(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
1594 return 1;
1595 }
1596 /* If access function fails, it should complain. */
1597 } else {
1598 kvm_err("Unsupported guest sys_reg access at: %lx\n",
1599 *vcpu_pc(vcpu));
1600 print_sys_reg_instr(params);
1601 }
1602 kvm_inject_undefined(vcpu);
1603 return 1;
1604}
1605
1606static void reset_sys_reg_descs(struct kvm_vcpu *vcpu,
1607 const struct sys_reg_desc *table, size_t num)
1608{
1609 unsigned long i;
1610
1611 for (i = 0; i < num; i++)
1612 if (table[i].reset)
1613 table[i].reset(vcpu, &table[i]);
1614}
1615
1616/**
1617 * kvm_handle_sys_reg -- handles a mrs/msr trap on a guest sys_reg access
1618 * @vcpu: The VCPU pointer
1619 * @run: The kvm_run struct
1620 */
1621int kvm_handle_sys_reg(struct kvm_vcpu *vcpu, struct kvm_run *run)
1622{
1623 struct sys_reg_params params;
1624 unsigned long esr = kvm_vcpu_get_hsr(vcpu);
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001625 int Rt = (esr >> 5) & 0x1f;
1626 int ret;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001627
Alex Bennéeeef8c852015-07-07 17:30:03 +01001628 trace_kvm_handle_sys_reg(esr);
1629
Marc Zyngier2072d292014-01-21 10:55:17 +00001630 params.is_aarch32 = false;
1631 params.is_32bit = false;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001632 params.Op0 = (esr >> 20) & 3;
1633 params.Op1 = (esr >> 14) & 0x7;
1634 params.CRn = (esr >> 10) & 0xf;
1635 params.CRm = (esr >> 1) & 0xf;
1636 params.Op2 = (esr >> 17) & 0x7;
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001637 params.regval = vcpu_get_reg(vcpu, Rt);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001638 params.is_write = !(esr & 1);
1639
Pavel Fedin2ec5be32015-12-04 15:03:13 +03001640 ret = emulate_sys_reg(vcpu, &params);
1641
1642 if (!params.is_write)
1643 vcpu_set_reg(vcpu, Rt, params.regval);
1644 return ret;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001645}
1646
1647/******************************************************************************
1648 * Userspace API
1649 *****************************************************************************/
1650
1651static bool index_to_params(u64 id, struct sys_reg_params *params)
1652{
1653 switch (id & KVM_REG_SIZE_MASK) {
1654 case KVM_REG_SIZE_U64:
1655 /* Any unused index bits means it's not valid. */
1656 if (id & ~(KVM_REG_ARCH_MASK | KVM_REG_SIZE_MASK
1657 | KVM_REG_ARM_COPROC_MASK
1658 | KVM_REG_ARM64_SYSREG_OP0_MASK
1659 | KVM_REG_ARM64_SYSREG_OP1_MASK
1660 | KVM_REG_ARM64_SYSREG_CRN_MASK
1661 | KVM_REG_ARM64_SYSREG_CRM_MASK
1662 | KVM_REG_ARM64_SYSREG_OP2_MASK))
1663 return false;
1664 params->Op0 = ((id & KVM_REG_ARM64_SYSREG_OP0_MASK)
1665 >> KVM_REG_ARM64_SYSREG_OP0_SHIFT);
1666 params->Op1 = ((id & KVM_REG_ARM64_SYSREG_OP1_MASK)
1667 >> KVM_REG_ARM64_SYSREG_OP1_SHIFT);
1668 params->CRn = ((id & KVM_REG_ARM64_SYSREG_CRN_MASK)
1669 >> KVM_REG_ARM64_SYSREG_CRN_SHIFT);
1670 params->CRm = ((id & KVM_REG_ARM64_SYSREG_CRM_MASK)
1671 >> KVM_REG_ARM64_SYSREG_CRM_SHIFT);
1672 params->Op2 = ((id & KVM_REG_ARM64_SYSREG_OP2_MASK)
1673 >> KVM_REG_ARM64_SYSREG_OP2_SHIFT);
1674 return true;
1675 default:
1676 return false;
1677 }
1678}
1679
1680/* Decode an index value, and find the sys_reg_desc entry. */
1681static const struct sys_reg_desc *index_to_sys_reg_desc(struct kvm_vcpu *vcpu,
1682 u64 id)
1683{
1684 size_t num;
1685 const struct sys_reg_desc *table, *r;
1686 struct sys_reg_params params;
1687
1688 /* We only do sys_reg for now. */
1689 if ((id & KVM_REG_ARM_COPROC_MASK) != KVM_REG_ARM64_SYSREG)
1690 return NULL;
1691
1692 if (!index_to_params(id, &params))
1693 return NULL;
1694
Marc Zyngier62a89c42013-02-07 10:32:33 +00001695 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001696 r = find_reg(&params, table, num);
1697 if (!r)
1698 r = find_reg(&params, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
1699
1700 /* Not saved in the sys_reg array? */
1701 if (r && !r->reg)
1702 r = NULL;
1703
1704 return r;
1705}
1706
1707/*
1708 * These are the invariant sys_reg registers: we let the guest see the
1709 * host versions of these, so they're part of the guest state.
1710 *
1711 * A future CPU may provide a mechanism to present different values to
1712 * the guest, or a future kvm may trap them.
1713 */
1714
1715#define FUNCTION_INVARIANT(reg) \
1716 static void get_##reg(struct kvm_vcpu *v, \
1717 const struct sys_reg_desc *r) \
1718 { \
1719 u64 val; \
1720 \
1721 asm volatile("mrs %0, " __stringify(reg) "\n" \
1722 : "=r" (val)); \
1723 ((struct sys_reg_desc *)r)->val = val; \
1724 }
1725
1726FUNCTION_INVARIANT(midr_el1)
1727FUNCTION_INVARIANT(ctr_el0)
1728FUNCTION_INVARIANT(revidr_el1)
1729FUNCTION_INVARIANT(id_pfr0_el1)
1730FUNCTION_INVARIANT(id_pfr1_el1)
1731FUNCTION_INVARIANT(id_dfr0_el1)
1732FUNCTION_INVARIANT(id_afr0_el1)
1733FUNCTION_INVARIANT(id_mmfr0_el1)
1734FUNCTION_INVARIANT(id_mmfr1_el1)
1735FUNCTION_INVARIANT(id_mmfr2_el1)
1736FUNCTION_INVARIANT(id_mmfr3_el1)
1737FUNCTION_INVARIANT(id_isar0_el1)
1738FUNCTION_INVARIANT(id_isar1_el1)
1739FUNCTION_INVARIANT(id_isar2_el1)
1740FUNCTION_INVARIANT(id_isar3_el1)
1741FUNCTION_INVARIANT(id_isar4_el1)
1742FUNCTION_INVARIANT(id_isar5_el1)
1743FUNCTION_INVARIANT(clidr_el1)
1744FUNCTION_INVARIANT(aidr_el1)
1745
1746/* ->val is filled in by kvm_sys_reg_table_init() */
1747static struct sys_reg_desc invariant_sys_regs[] = {
1748 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b000),
1749 NULL, get_midr_el1 },
1750 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0000), Op2(0b110),
1751 NULL, get_revidr_el1 },
1752 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b000),
1753 NULL, get_id_pfr0_el1 },
1754 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b001),
1755 NULL, get_id_pfr1_el1 },
1756 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b010),
1757 NULL, get_id_dfr0_el1 },
1758 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b011),
1759 NULL, get_id_afr0_el1 },
1760 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b100),
1761 NULL, get_id_mmfr0_el1 },
1762 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b101),
1763 NULL, get_id_mmfr1_el1 },
1764 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b110),
1765 NULL, get_id_mmfr2_el1 },
1766 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0001), Op2(0b111),
1767 NULL, get_id_mmfr3_el1 },
1768 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b000),
1769 NULL, get_id_isar0_el1 },
1770 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b001),
1771 NULL, get_id_isar1_el1 },
1772 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b010),
1773 NULL, get_id_isar2_el1 },
1774 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b011),
1775 NULL, get_id_isar3_el1 },
1776 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b100),
1777 NULL, get_id_isar4_el1 },
1778 { Op0(0b11), Op1(0b000), CRn(0b0000), CRm(0b0010), Op2(0b101),
1779 NULL, get_id_isar5_el1 },
1780 { Op0(0b11), Op1(0b001), CRn(0b0000), CRm(0b0000), Op2(0b001),
1781 NULL, get_clidr_el1 },
1782 { Op0(0b11), Op1(0b001), CRn(0b0000), CRm(0b0000), Op2(0b111),
1783 NULL, get_aidr_el1 },
1784 { Op0(0b11), Op1(0b011), CRn(0b0000), CRm(0b0000), Op2(0b001),
1785 NULL, get_ctr_el0 },
1786};
1787
Victor Kamensky26c99af2014-06-12 09:30:12 -07001788static int reg_from_user(u64 *val, const void __user *uaddr, u64 id)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001789{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001790 if (copy_from_user(val, uaddr, KVM_REG_SIZE(id)) != 0)
1791 return -EFAULT;
1792 return 0;
1793}
1794
Victor Kamensky26c99af2014-06-12 09:30:12 -07001795static int reg_to_user(void __user *uaddr, const u64 *val, u64 id)
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001796{
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001797 if (copy_to_user(uaddr, val, KVM_REG_SIZE(id)) != 0)
1798 return -EFAULT;
1799 return 0;
1800}
1801
1802static int get_invariant_sys_reg(u64 id, void __user *uaddr)
1803{
1804 struct sys_reg_params params;
1805 const struct sys_reg_desc *r;
1806
1807 if (!index_to_params(id, &params))
1808 return -ENOENT;
1809
1810 r = find_reg(&params, invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs));
1811 if (!r)
1812 return -ENOENT;
1813
1814 return reg_to_user(uaddr, &r->val, id);
1815}
1816
1817static int set_invariant_sys_reg(u64 id, void __user *uaddr)
1818{
1819 struct sys_reg_params params;
1820 const struct sys_reg_desc *r;
1821 int err;
1822 u64 val = 0; /* Make sure high bits are 0 for 32-bit regs */
1823
1824 if (!index_to_params(id, &params))
1825 return -ENOENT;
1826 r = find_reg(&params, invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs));
1827 if (!r)
1828 return -ENOENT;
1829
1830 err = reg_from_user(&val, uaddr, id);
1831 if (err)
1832 return err;
1833
1834 /* This is what we mean by invariant: you can't change it. */
1835 if (r->val != val)
1836 return -EINVAL;
1837
1838 return 0;
1839}
1840
1841static bool is_valid_cache(u32 val)
1842{
1843 u32 level, ctype;
1844
1845 if (val >= CSSELR_MAX)
Will Deacon18d45762014-08-26 15:13:22 +01001846 return false;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001847
1848 /* Bottom bit is Instruction or Data bit. Next 3 bits are level. */
1849 level = (val >> 1);
1850 ctype = (cache_levels >> (level * 3)) & 7;
1851
1852 switch (ctype) {
1853 case 0: /* No cache */
1854 return false;
1855 case 1: /* Instruction cache only */
1856 return (val & 1);
1857 case 2: /* Data cache only */
1858 case 4: /* Unified cache */
1859 return !(val & 1);
1860 case 3: /* Separate instruction and data caches */
1861 return true;
1862 default: /* Reserved: we can't know instruction or data. */
1863 return false;
1864 }
1865}
1866
1867static int demux_c15_get(u64 id, void __user *uaddr)
1868{
1869 u32 val;
1870 u32 __user *uval = uaddr;
1871
1872 /* Fail if we have unknown bits set. */
1873 if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
1874 | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
1875 return -ENOENT;
1876
1877 switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
1878 case KVM_REG_ARM_DEMUX_ID_CCSIDR:
1879 if (KVM_REG_SIZE(id) != 4)
1880 return -ENOENT;
1881 val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
1882 >> KVM_REG_ARM_DEMUX_VAL_SHIFT;
1883 if (!is_valid_cache(val))
1884 return -ENOENT;
1885
1886 return put_user(get_ccsidr(val), uval);
1887 default:
1888 return -ENOENT;
1889 }
1890}
1891
1892static int demux_c15_set(u64 id, void __user *uaddr)
1893{
1894 u32 val, newval;
1895 u32 __user *uval = uaddr;
1896
1897 /* Fail if we have unknown bits set. */
1898 if (id & ~(KVM_REG_ARCH_MASK|KVM_REG_SIZE_MASK|KVM_REG_ARM_COPROC_MASK
1899 | ((1 << KVM_REG_ARM_COPROC_SHIFT)-1)))
1900 return -ENOENT;
1901
1902 switch (id & KVM_REG_ARM_DEMUX_ID_MASK) {
1903 case KVM_REG_ARM_DEMUX_ID_CCSIDR:
1904 if (KVM_REG_SIZE(id) != 4)
1905 return -ENOENT;
1906 val = (id & KVM_REG_ARM_DEMUX_VAL_MASK)
1907 >> KVM_REG_ARM_DEMUX_VAL_SHIFT;
1908 if (!is_valid_cache(val))
1909 return -ENOENT;
1910
1911 if (get_user(newval, uval))
1912 return -EFAULT;
1913
1914 /* This is also invariant: you can't change it. */
1915 if (newval != get_ccsidr(val))
1916 return -EINVAL;
1917 return 0;
1918 default:
1919 return -ENOENT;
1920 }
1921}
1922
1923int kvm_arm_sys_reg_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
1924{
1925 const struct sys_reg_desc *r;
1926 void __user *uaddr = (void __user *)(unsigned long)reg->addr;
1927
1928 if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
1929 return demux_c15_get(reg->id, uaddr);
1930
1931 if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
1932 return -ENOENT;
1933
1934 r = index_to_sys_reg_desc(vcpu, reg->id);
1935 if (!r)
1936 return get_invariant_sys_reg(reg->id, uaddr);
1937
Alex Bennée84e690b2015-07-07 17:30:00 +01001938 if (r->get_user)
1939 return (r->get_user)(vcpu, r, reg, uaddr);
1940
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001941 return reg_to_user(uaddr, &vcpu_sys_reg(vcpu, r->reg), reg->id);
1942}
1943
1944int kvm_arm_sys_reg_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg)
1945{
1946 const struct sys_reg_desc *r;
1947 void __user *uaddr = (void __user *)(unsigned long)reg->addr;
1948
1949 if ((reg->id & KVM_REG_ARM_COPROC_MASK) == KVM_REG_ARM_DEMUX)
1950 return demux_c15_set(reg->id, uaddr);
1951
1952 if (KVM_REG_SIZE(reg->id) != sizeof(__u64))
1953 return -ENOENT;
1954
1955 r = index_to_sys_reg_desc(vcpu, reg->id);
1956 if (!r)
1957 return set_invariant_sys_reg(reg->id, uaddr);
1958
Alex Bennée84e690b2015-07-07 17:30:00 +01001959 if (r->set_user)
1960 return (r->set_user)(vcpu, r, reg, uaddr);
1961
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001962 return reg_from_user(&vcpu_sys_reg(vcpu, r->reg), uaddr, reg->id);
1963}
1964
1965static unsigned int num_demux_regs(void)
1966{
1967 unsigned int i, count = 0;
1968
1969 for (i = 0; i < CSSELR_MAX; i++)
1970 if (is_valid_cache(i))
1971 count++;
1972
1973 return count;
1974}
1975
1976static int write_demux_regids(u64 __user *uindices)
1977{
Alex Bennéeefd48ce2014-07-01 16:53:13 +01001978 u64 val = KVM_REG_ARM64 | KVM_REG_SIZE_U32 | KVM_REG_ARM_DEMUX;
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00001979 unsigned int i;
1980
1981 val |= KVM_REG_ARM_DEMUX_ID_CCSIDR;
1982 for (i = 0; i < CSSELR_MAX; i++) {
1983 if (!is_valid_cache(i))
1984 continue;
1985 if (put_user(val | i, uindices))
1986 return -EFAULT;
1987 uindices++;
1988 }
1989 return 0;
1990}
1991
1992static u64 sys_reg_to_index(const struct sys_reg_desc *reg)
1993{
1994 return (KVM_REG_ARM64 | KVM_REG_SIZE_U64 |
1995 KVM_REG_ARM64_SYSREG |
1996 (reg->Op0 << KVM_REG_ARM64_SYSREG_OP0_SHIFT) |
1997 (reg->Op1 << KVM_REG_ARM64_SYSREG_OP1_SHIFT) |
1998 (reg->CRn << KVM_REG_ARM64_SYSREG_CRN_SHIFT) |
1999 (reg->CRm << KVM_REG_ARM64_SYSREG_CRM_SHIFT) |
2000 (reg->Op2 << KVM_REG_ARM64_SYSREG_OP2_SHIFT));
2001}
2002
2003static bool copy_reg_to_user(const struct sys_reg_desc *reg, u64 __user **uind)
2004{
2005 if (!*uind)
2006 return true;
2007
2008 if (put_user(sys_reg_to_index(reg), *uind))
2009 return false;
2010
2011 (*uind)++;
2012 return true;
2013}
2014
2015/* Assumed ordered tables, see kvm_sys_reg_table_init. */
2016static int walk_sys_regs(struct kvm_vcpu *vcpu, u64 __user *uind)
2017{
2018 const struct sys_reg_desc *i1, *i2, *end1, *end2;
2019 unsigned int total = 0;
2020 size_t num;
2021
2022 /* We check for duplicates here, to allow arch-specific overrides. */
Marc Zyngier62a89c42013-02-07 10:32:33 +00002023 i1 = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002024 end1 = i1 + num;
2025 i2 = sys_reg_descs;
2026 end2 = sys_reg_descs + ARRAY_SIZE(sys_reg_descs);
2027
2028 BUG_ON(i1 == end1 || i2 == end2);
2029
2030 /* Walk carefully, as both tables may refer to the same register. */
2031 while (i1 || i2) {
2032 int cmp = cmp_sys_reg(i1, i2);
2033 /* target-specific overrides generic entry. */
2034 if (cmp <= 0) {
2035 /* Ignore registers we trap but don't save. */
2036 if (i1->reg) {
2037 if (!copy_reg_to_user(i1, &uind))
2038 return -EFAULT;
2039 total++;
2040 }
2041 } else {
2042 /* Ignore registers we trap but don't save. */
2043 if (i2->reg) {
2044 if (!copy_reg_to_user(i2, &uind))
2045 return -EFAULT;
2046 total++;
2047 }
2048 }
2049
2050 if (cmp <= 0 && ++i1 == end1)
2051 i1 = NULL;
2052 if (cmp >= 0 && ++i2 == end2)
2053 i2 = NULL;
2054 }
2055 return total;
2056}
2057
2058unsigned long kvm_arm_num_sys_reg_descs(struct kvm_vcpu *vcpu)
2059{
2060 return ARRAY_SIZE(invariant_sys_regs)
2061 + num_demux_regs()
2062 + walk_sys_regs(vcpu, (u64 __user *)NULL);
2063}
2064
2065int kvm_arm_copy_sys_reg_indices(struct kvm_vcpu *vcpu, u64 __user *uindices)
2066{
2067 unsigned int i;
2068 int err;
2069
2070 /* Then give them all the invariant registers' indices. */
2071 for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++) {
2072 if (put_user(sys_reg_to_index(&invariant_sys_regs[i]), uindices))
2073 return -EFAULT;
2074 uindices++;
2075 }
2076
2077 err = walk_sys_regs(vcpu, uindices);
2078 if (err < 0)
2079 return err;
2080 uindices += err;
2081
2082 return write_demux_regids(uindices);
2083}
2084
Marc Zyngiere6a95512014-05-07 13:43:39 +01002085static int check_sysreg_table(const struct sys_reg_desc *table, unsigned int n)
2086{
2087 unsigned int i;
2088
2089 for (i = 1; i < n; i++) {
2090 if (cmp_sys_reg(&table[i-1], &table[i]) >= 0) {
2091 kvm_err("sys_reg table %p out of order (%d)\n", table, i - 1);
2092 return 1;
2093 }
2094 }
2095
2096 return 0;
2097}
2098
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002099void kvm_sys_reg_table_init(void)
2100{
2101 unsigned int i;
2102 struct sys_reg_desc clidr;
2103
2104 /* Make sure tables are unique and in order. */
Marc Zyngiere6a95512014-05-07 13:43:39 +01002105 BUG_ON(check_sysreg_table(sys_reg_descs, ARRAY_SIZE(sys_reg_descs)));
2106 BUG_ON(check_sysreg_table(cp14_regs, ARRAY_SIZE(cp14_regs)));
2107 BUG_ON(check_sysreg_table(cp14_64_regs, ARRAY_SIZE(cp14_64_regs)));
2108 BUG_ON(check_sysreg_table(cp15_regs, ARRAY_SIZE(cp15_regs)));
2109 BUG_ON(check_sysreg_table(cp15_64_regs, ARRAY_SIZE(cp15_64_regs)));
2110 BUG_ON(check_sysreg_table(invariant_sys_regs, ARRAY_SIZE(invariant_sys_regs)));
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002111
2112 /* We abuse the reset function to overwrite the table itself. */
2113 for (i = 0; i < ARRAY_SIZE(invariant_sys_regs); i++)
2114 invariant_sys_regs[i].reset(NULL, &invariant_sys_regs[i]);
2115
2116 /*
2117 * CLIDR format is awkward, so clean it up. See ARM B4.1.20:
2118 *
2119 * If software reads the Cache Type fields from Ctype1
2120 * upwards, once it has seen a value of 0b000, no caches
2121 * exist at further-out levels of the hierarchy. So, for
2122 * example, if Ctype3 is the first Cache Type field with a
2123 * value of 0b000, the values of Ctype4 to Ctype7 must be
2124 * ignored.
2125 */
2126 get_clidr_el1(NULL, &clidr); /* Ugly... */
2127 cache_levels = clidr.val;
2128 for (i = 0; i < 7; i++)
2129 if (((cache_levels >> (i*3)) & 7) == 0)
2130 break;
2131 /* Clear all higher bits. */
2132 cache_levels &= (1 << (i*3))-1;
2133}
2134
2135/**
2136 * kvm_reset_sys_regs - sets system registers to reset value
2137 * @vcpu: The VCPU pointer
2138 *
2139 * This function finds the right table above and sets the registers on the
2140 * virtual CPU struct to their architecturally defined reset values.
2141 */
2142void kvm_reset_sys_regs(struct kvm_vcpu *vcpu)
2143{
2144 size_t num;
2145 const struct sys_reg_desc *table;
2146
2147 /* Catch someone adding a register without putting in reset entry. */
2148 memset(&vcpu->arch.ctxt.sys_regs, 0x42, sizeof(vcpu->arch.ctxt.sys_regs));
2149
2150 /* Generic chip reset first (so target could override). */
2151 reset_sys_reg_descs(vcpu, sys_reg_descs, ARRAY_SIZE(sys_reg_descs));
2152
Marc Zyngier62a89c42013-02-07 10:32:33 +00002153 table = get_target_table(vcpu->arch.target, true, &num);
Marc Zyngier7c8c5e6a2012-12-10 16:15:34 +00002154 reset_sys_reg_descs(vcpu, table, num);
2155
2156 for (num = 1; num < NR_SYS_REGS; num++)
2157 if (vcpu_sys_reg(vcpu, num) == 0x4242424242424242)
2158 panic("Didn't reset vcpu_sys_reg(%zi)", num);
2159}