blob: ecab87b857289840ee8e99d3a7fff783d7716088 [file] [log] [blame]
Steve Glendinningd0cad872010-03-16 08:46:46 +00001 /***************************************************************************
2 *
3 * Copyright (C) 2007-2010 SMSC
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
18 *
19 *****************************************************************************/
20
21#include <linux/module.h>
22#include <linux/kmod.h>
23#include <linux/init.h>
24#include <linux/netdevice.h>
25#include <linux/etherdevice.h>
26#include <linux/ethtool.h>
27#include <linux/mii.h>
28#include <linux/usb.h>
29#include <linux/crc32.h>
30#include <linux/usb/usbnet.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Steve Glendinningd0cad872010-03-16 08:46:46 +000032#include "smsc75xx.h"
33
34#define SMSC_CHIPNAME "smsc75xx"
35#define SMSC_DRIVER_VERSION "1.0.0"
36#define HS_USB_PKT_SIZE (512)
37#define FS_USB_PKT_SIZE (64)
38#define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
39#define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
40#define DEFAULT_BULK_IN_DELAY (0x00002000)
41#define MAX_SINGLE_PACKET_SIZE (9000)
42#define LAN75XX_EEPROM_MAGIC (0x7500)
43#define EEPROM_MAC_OFFSET (0x01)
44#define DEFAULT_TX_CSUM_ENABLE (true)
45#define DEFAULT_RX_CSUM_ENABLE (true)
46#define DEFAULT_TSO_ENABLE (true)
47#define SMSC75XX_INTERNAL_PHY_ID (1)
48#define SMSC75XX_TX_OVERHEAD (8)
49#define MAX_RX_FIFO_SIZE (20 * 1024)
50#define MAX_TX_FIFO_SIZE (12 * 1024)
51#define USB_VENDOR_ID_SMSC (0x0424)
52#define USB_PRODUCT_ID_LAN7500 (0x7500)
53#define USB_PRODUCT_ID_LAN7505 (0x7505)
Nico Erfurthea1649d2011-11-08 07:30:40 +000054#define RXW_PADDING 2
Steve Glendinningd0cad872010-03-16 08:46:46 +000055
56#define check_warn(ret, fmt, args...) \
57 ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
58
59#define check_warn_return(ret, fmt, args...) \
60 ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
61
62#define check_warn_goto_done(ret, fmt, args...) \
63 ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
64
65struct smsc75xx_priv {
66 struct usbnet *dev;
67 u32 rfe_ctl;
68 u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
Steve Glendinningd0cad872010-03-16 08:46:46 +000069 struct mutex dataport_mutex;
70 spinlock_t rfe_ctl_lock;
71 struct work_struct set_multicast;
72};
73
74struct usb_context {
75 struct usb_ctrlrequest req;
76 struct usbnet *dev;
77};
78
Rusty Russelleb939922011-12-19 14:08:01 +000079static bool turbo_mode = true;
Steve Glendinningd0cad872010-03-16 08:46:46 +000080module_param(turbo_mode, bool, 0644);
81MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
82
83static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
84 u32 *data)
85{
86 u32 *buf = kmalloc(4, GFP_KERNEL);
87 int ret;
88
89 BUG_ON(!dev);
90
91 if (!buf)
92 return -ENOMEM;
93
94 ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
95 USB_VENDOR_REQUEST_READ_REGISTER,
96 USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
97 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
98
99 if (unlikely(ret < 0))
100 netdev_warn(dev->net,
Steve Glendinning4f49add2012-04-30 07:56:52 +0000101 "Failed to read reg index 0x%08x: %d", index, ret);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000102
103 le32_to_cpus(buf);
104 *data = *buf;
105 kfree(buf);
106
107 return ret;
108}
109
110static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
111 u32 data)
112{
113 u32 *buf = kmalloc(4, GFP_KERNEL);
114 int ret;
115
116 BUG_ON(!dev);
117
118 if (!buf)
119 return -ENOMEM;
120
121 *buf = data;
122 cpu_to_le32s(buf);
123
124 ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
125 USB_VENDOR_REQUEST_WRITE_REGISTER,
126 USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
127 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
128
129 if (unlikely(ret < 0))
130 netdev_warn(dev->net,
Steve Glendinning4f49add2012-04-30 07:56:52 +0000131 "Failed to write reg index 0x%08x: %d", index, ret);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000132
133 kfree(buf);
134
135 return ret;
136}
137
138/* Loop until the read is completed with timeout
139 * called with phy_mutex held */
140static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
141{
142 unsigned long start_time = jiffies;
143 u32 val;
144 int ret;
145
146 do {
147 ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
148 check_warn_return(ret, "Error reading MII_ACCESS");
149
150 if (!(val & MII_ACCESS_BUSY))
151 return 0;
152 } while (!time_after(jiffies, start_time + HZ));
153
154 return -EIO;
155}
156
157static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
158{
159 struct usbnet *dev = netdev_priv(netdev);
160 u32 val, addr;
161 int ret;
162
163 mutex_lock(&dev->phy_mutex);
164
165 /* confirm MII not busy */
166 ret = smsc75xx_phy_wait_not_busy(dev);
167 check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
168
169 /* set the address, index & direction (read from PHY) */
170 phy_id &= dev->mii.phy_id_mask;
171 idx &= dev->mii.reg_num_mask;
172 addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
173 | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
Steve Glendinningcb8722d2012-04-30 07:56:51 +0000174 | MII_ACCESS_READ | MII_ACCESS_BUSY;
Steve Glendinningd0cad872010-03-16 08:46:46 +0000175 ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
176 check_warn_goto_done(ret, "Error writing MII_ACCESS");
177
178 ret = smsc75xx_phy_wait_not_busy(dev);
179 check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
180
181 ret = smsc75xx_read_reg(dev, MII_DATA, &val);
182 check_warn_goto_done(ret, "Error reading MII_DATA");
183
184 ret = (u16)(val & 0xFFFF);
185
186done:
187 mutex_unlock(&dev->phy_mutex);
188 return ret;
189}
190
191static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
192 int regval)
193{
194 struct usbnet *dev = netdev_priv(netdev);
195 u32 val, addr;
196 int ret;
197
198 mutex_lock(&dev->phy_mutex);
199
200 /* confirm MII not busy */
201 ret = smsc75xx_phy_wait_not_busy(dev);
202 check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
203
204 val = regval;
205 ret = smsc75xx_write_reg(dev, MII_DATA, val);
206 check_warn_goto_done(ret, "Error writing MII_DATA");
207
208 /* set the address, index & direction (write to PHY) */
209 phy_id &= dev->mii.phy_id_mask;
210 idx &= dev->mii.reg_num_mask;
211 addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
212 | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
Steve Glendinningcb8722d2012-04-30 07:56:51 +0000213 | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
Steve Glendinningd0cad872010-03-16 08:46:46 +0000214 ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
215 check_warn_goto_done(ret, "Error writing MII_ACCESS");
216
217 ret = smsc75xx_phy_wait_not_busy(dev);
218 check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
219
220done:
221 mutex_unlock(&dev->phy_mutex);
222}
223
224static int smsc75xx_wait_eeprom(struct usbnet *dev)
225{
226 unsigned long start_time = jiffies;
227 u32 val;
228 int ret;
229
230 do {
231 ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
232 check_warn_return(ret, "Error reading E2P_CMD");
233
234 if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
235 break;
236 udelay(40);
237 } while (!time_after(jiffies, start_time + HZ));
238
239 if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
240 netdev_warn(dev->net, "EEPROM read operation timeout");
241 return -EIO;
242 }
243
244 return 0;
245}
246
247static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
248{
249 unsigned long start_time = jiffies;
250 u32 val;
251 int ret;
252
253 do {
254 ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
255 check_warn_return(ret, "Error reading E2P_CMD");
256
257 if (!(val & E2P_CMD_BUSY))
258 return 0;
259
260 udelay(40);
261 } while (!time_after(jiffies, start_time + HZ));
262
263 netdev_warn(dev->net, "EEPROM is busy");
264 return -EIO;
265}
266
267static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
268 u8 *data)
269{
270 u32 val;
271 int i, ret;
272
273 BUG_ON(!dev);
274 BUG_ON(!data);
275
276 ret = smsc75xx_eeprom_confirm_not_busy(dev);
277 if (ret)
278 return ret;
279
280 for (i = 0; i < length; i++) {
281 val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
282 ret = smsc75xx_write_reg(dev, E2P_CMD, val);
283 check_warn_return(ret, "Error writing E2P_CMD");
284
285 ret = smsc75xx_wait_eeprom(dev);
286 if (ret < 0)
287 return ret;
288
289 ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
290 check_warn_return(ret, "Error reading E2P_DATA");
291
292 data[i] = val & 0xFF;
293 offset++;
294 }
295
296 return 0;
297}
298
299static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
300 u8 *data)
301{
302 u32 val;
303 int i, ret;
304
305 BUG_ON(!dev);
306 BUG_ON(!data);
307
308 ret = smsc75xx_eeprom_confirm_not_busy(dev);
309 if (ret)
310 return ret;
311
312 /* Issue write/erase enable command */
313 val = E2P_CMD_BUSY | E2P_CMD_EWEN;
314 ret = smsc75xx_write_reg(dev, E2P_CMD, val);
315 check_warn_return(ret, "Error writing E2P_CMD");
316
317 ret = smsc75xx_wait_eeprom(dev);
318 if (ret < 0)
319 return ret;
320
321 for (i = 0; i < length; i++) {
322
323 /* Fill data register */
324 val = data[i];
325 ret = smsc75xx_write_reg(dev, E2P_DATA, val);
326 check_warn_return(ret, "Error writing E2P_DATA");
327
328 /* Send "write" command */
329 val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
330 ret = smsc75xx_write_reg(dev, E2P_CMD, val);
331 check_warn_return(ret, "Error writing E2P_CMD");
332
333 ret = smsc75xx_wait_eeprom(dev);
334 if (ret < 0)
335 return ret;
336
337 offset++;
338 }
339
340 return 0;
341}
342
343static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
344{
345 int i, ret;
346
347 for (i = 0; i < 100; i++) {
348 u32 dp_sel;
349 ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
350 check_warn_return(ret, "Error reading DP_SEL");
351
352 if (dp_sel & DP_SEL_DPRDY)
353 return 0;
354
355 udelay(40);
356 }
357
358 netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
359
360 return -EIO;
361}
362
363static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
364 u32 length, u32 *buf)
365{
366 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
367 u32 dp_sel;
368 int i, ret;
369
370 mutex_lock(&pdata->dataport_mutex);
371
372 ret = smsc75xx_dataport_wait_not_busy(dev);
373 check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
374
375 ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
376 check_warn_goto_done(ret, "Error reading DP_SEL");
377
378 dp_sel &= ~DP_SEL_RSEL;
379 dp_sel |= ram_select;
380 ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
381 check_warn_goto_done(ret, "Error writing DP_SEL");
382
383 for (i = 0; i < length; i++) {
384 ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
385 check_warn_goto_done(ret, "Error writing DP_ADDR");
386
387 ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
388 check_warn_goto_done(ret, "Error writing DP_DATA");
389
390 ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
391 check_warn_goto_done(ret, "Error writing DP_CMD");
392
393 ret = smsc75xx_dataport_wait_not_busy(dev);
394 check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
395 }
396
397done:
398 mutex_unlock(&pdata->dataport_mutex);
399 return ret;
400}
401
402/* returns hash bit number for given MAC address */
403static u32 smsc75xx_hash(char addr[ETH_ALEN])
404{
405 return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
406}
407
408static void smsc75xx_deferred_multicast_write(struct work_struct *param)
409{
410 struct smsc75xx_priv *pdata =
411 container_of(param, struct smsc75xx_priv, set_multicast);
412 struct usbnet *dev = pdata->dev;
413 int ret;
414
415 netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
416 pdata->rfe_ctl);
417
418 smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
419 DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
420
421 ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
422 check_warn(ret, "Error writing RFE_CRL");
423}
424
425static void smsc75xx_set_multicast(struct net_device *netdev)
426{
427 struct usbnet *dev = netdev_priv(netdev);
428 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
429 unsigned long flags;
430 int i;
431
432 spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
433
434 pdata->rfe_ctl &=
435 ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
436 pdata->rfe_ctl |= RFE_CTL_AB;
437
438 for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
439 pdata->multicast_hash_table[i] = 0;
440
441 if (dev->net->flags & IFF_PROMISC) {
442 netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
443 pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
444 } else if (dev->net->flags & IFF_ALLMULTI) {
445 netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
446 pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
447 } else if (!netdev_mc_empty(dev->net)) {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000448 struct netdev_hw_addr *ha;
Steve Glendinningd0cad872010-03-16 08:46:46 +0000449
450 netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
451
452 pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
453
Jiri Pirko22bedad32010-04-01 21:22:57 +0000454 netdev_for_each_mc_addr(ha, netdev) {
455 u32 bitnum = smsc75xx_hash(ha->addr);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000456 pdata->multicast_hash_table[bitnum / 32] |=
457 (1 << (bitnum % 32));
458 }
459 } else {
460 netif_dbg(dev, drv, dev->net, "receive own packets only");
461 pdata->rfe_ctl |= RFE_CTL_DPF;
462 }
463
464 spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
465
466 /* defer register writes to a sleepable context */
467 schedule_work(&pdata->set_multicast);
468}
469
470static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
471 u16 lcladv, u16 rmtadv)
472{
473 u32 flow = 0, fct_flow = 0;
474 int ret;
475
476 if (duplex == DUPLEX_FULL) {
477 u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
478
479 if (cap & FLOW_CTRL_TX) {
480 flow = (FLOW_TX_FCEN | 0xFFFF);
481 /* set fct_flow thresholds to 20% and 80% */
482 fct_flow = (8 << 8) | 32;
483 }
484
485 if (cap & FLOW_CTRL_RX)
486 flow |= FLOW_RX_FCEN;
487
488 netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
489 (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
490 (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
491 } else {
492 netif_dbg(dev, link, dev->net, "half duplex");
493 }
494
495 ret = smsc75xx_write_reg(dev, FLOW, flow);
496 check_warn_return(ret, "Error writing FLOW");
497
498 ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
499 check_warn_return(ret, "Error writing FCT_FLOW");
500
501 return 0;
502}
503
504static int smsc75xx_link_reset(struct usbnet *dev)
505{
506 struct mii_if_info *mii = &dev->mii;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000507 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
Steve Glendinningd0cad872010-03-16 08:46:46 +0000508 u16 lcladv, rmtadv;
509 int ret;
510
Steve Glendinningb1405042012-04-30 07:56:54 +0000511 /* read and write to clear phy interrupt status */
Steve Glendinningd0cad872010-03-16 08:46:46 +0000512 ret = smsc75xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
513 check_warn_return(ret, "Error reading PHY_INT_SRC");
Steve Glendinning77496222012-05-04 00:57:11 +0000514 smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
515 PHY_INT_SRC_CLEAR_ALL);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000516
517 ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
518 check_warn_return(ret, "Error writing INT_STS");
519
520 mii_check_media(mii, 1, 1);
521 mii_ethtool_gset(&dev->mii, &ecmd);
522 lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
523 rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
524
David Decotigny8ae6daca2011-04-27 18:32:38 +0000525 netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x"
526 " rmtadv: %04x", ethtool_cmd_speed(&ecmd),
527 ecmd.duplex, lcladv, rmtadv);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000528
529 return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
530}
531
532static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
533{
534 u32 intdata;
535
536 if (urb->actual_length != 4) {
537 netdev_warn(dev->net,
538 "unexpected urb length %d", urb->actual_length);
539 return;
540 }
541
542 memcpy(&intdata, urb->transfer_buffer, 4);
543 le32_to_cpus(&intdata);
544
545 netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
546
547 if (intdata & INT_ENP_PHY_INT)
548 usbnet_defer_kevent(dev, EVENT_LINK_RESET);
549 else
550 netdev_warn(dev->net,
551 "unexpected interrupt, intdata=0x%08X", intdata);
552}
553
Steve Glendinningd0cad872010-03-16 08:46:46 +0000554static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
555{
556 return MAX_EEPROM_SIZE;
557}
558
559static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
560 struct ethtool_eeprom *ee, u8 *data)
561{
562 struct usbnet *dev = netdev_priv(netdev);
563
564 ee->magic = LAN75XX_EEPROM_MAGIC;
565
566 return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
567}
568
569static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
570 struct ethtool_eeprom *ee, u8 *data)
571{
572 struct usbnet *dev = netdev_priv(netdev);
573
574 if (ee->magic != LAN75XX_EEPROM_MAGIC) {
575 netdev_warn(dev->net,
576 "EEPROM: magic value mismatch: 0x%x", ee->magic);
577 return -EINVAL;
578 }
579
580 return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
581}
582
Steve Glendinningd0cad872010-03-16 08:46:46 +0000583static const struct ethtool_ops smsc75xx_ethtool_ops = {
584 .get_link = usbnet_get_link,
585 .nway_reset = usbnet_nway_reset,
586 .get_drvinfo = usbnet_get_drvinfo,
587 .get_msglevel = usbnet_get_msglevel,
588 .set_msglevel = usbnet_set_msglevel,
589 .get_settings = usbnet_get_settings,
590 .set_settings = usbnet_set_settings,
591 .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
592 .get_eeprom = smsc75xx_ethtool_get_eeprom,
593 .set_eeprom = smsc75xx_ethtool_set_eeprom,
Steve Glendinningd0cad872010-03-16 08:46:46 +0000594};
595
596static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
597{
598 struct usbnet *dev = netdev_priv(netdev);
599
600 if (!netif_running(netdev))
601 return -EINVAL;
602
603 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
604}
605
606static void smsc75xx_init_mac_address(struct usbnet *dev)
607{
608 /* try reading mac address from EEPROM */
609 if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
610 dev->net->dev_addr) == 0) {
611 if (is_valid_ether_addr(dev->net->dev_addr)) {
612 /* eeprom values are valid so use them */
613 netif_dbg(dev, ifup, dev->net,
614 "MAC address read from EEPROM");
615 return;
616 }
617 }
618
619 /* no eeprom, or eeprom values are invalid. generate random MAC */
Danny Kukawkaf2cedb62012-02-15 06:45:39 +0000620 eth_hw_addr_random(dev->net);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000621 netif_dbg(dev, ifup, dev->net, "MAC address set to random_ether_addr");
622}
623
624static int smsc75xx_set_mac_address(struct usbnet *dev)
625{
626 u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
627 dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
628 u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
629
630 int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
631 check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
632
633 ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
634 check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
635
636 addr_hi |= ADDR_FILTX_FB_VALID;
637 ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
638 check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
639
640 ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
641 check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
642
643 return 0;
644}
645
646static int smsc75xx_phy_initialize(struct usbnet *dev)
647{
Steve Glendinningb1405042012-04-30 07:56:54 +0000648 int bmcr, ret, timeout = 0;
Steve Glendinningd0cad872010-03-16 08:46:46 +0000649
650 /* Initialize MII structure */
651 dev->mii.dev = dev->net;
652 dev->mii.mdio_read = smsc75xx_mdio_read;
653 dev->mii.mdio_write = smsc75xx_mdio_write;
654 dev->mii.phy_id_mask = 0x1f;
655 dev->mii.reg_num_mask = 0x1f;
Steve Glendinningc0b92e42012-04-30 07:56:55 +0000656 dev->mii.supports_gmii = 1;
Steve Glendinningd0cad872010-03-16 08:46:46 +0000657 dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
658
659 /* reset phy and wait for reset to complete */
660 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
661
662 do {
663 msleep(10);
664 bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
665 check_warn_return(bmcr, "Error reading MII_BMCR");
666 timeout++;
Steve Glendinning8a1d59d2012-04-30 07:56:53 +0000667 } while ((bmcr & BMCR_RESET) && (timeout < 100));
Steve Glendinningd0cad872010-03-16 08:46:46 +0000668
669 if (timeout >= 100) {
670 netdev_warn(dev->net, "timeout on PHY Reset");
671 return -EIO;
672 }
673
674 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
675 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
676 ADVERTISE_PAUSE_ASYM);
Steve Glendinningc0b92e42012-04-30 07:56:55 +0000677 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
678 ADVERTISE_1000FULL);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000679
Steve Glendinningb1405042012-04-30 07:56:54 +0000680 /* read and write to clear phy interrupt status */
681 ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
682 check_warn_return(ret, "Error reading PHY_INT_SRC");
683 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000684
685 smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
686 PHY_INT_MASK_DEFAULT);
687 mii_nway_restart(&dev->mii);
688
689 netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
690 return 0;
691}
692
693static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
694{
695 int ret = 0;
696 u32 buf;
697 bool rxenabled;
698
699 ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
700 check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
701
702 rxenabled = ((buf & MAC_RX_RXEN) != 0);
703
704 if (rxenabled) {
705 buf &= ~MAC_RX_RXEN;
706 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
707 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
708 }
709
710 /* add 4 to size for FCS */
711 buf &= ~MAC_RX_MAX_SIZE;
712 buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
713
714 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
715 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
716
717 if (rxenabled) {
718 buf |= MAC_RX_RXEN;
719 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
720 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
721 }
722
723 return 0;
724}
725
726static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
727{
728 struct usbnet *dev = netdev_priv(netdev);
729
730 int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
731 check_warn_return(ret, "Failed to set mac rx frame length");
732
733 return usbnet_change_mtu(netdev, new_mtu);
734}
735
Michał Mirosław78e47fe2011-04-01 20:56:23 -0700736/* Enable or disable Rx checksum offload engine */
Michał Mirosławc8f44af2011-11-15 15:29:55 +0000737static int smsc75xx_set_features(struct net_device *netdev,
738 netdev_features_t features)
Michał Mirosław78e47fe2011-04-01 20:56:23 -0700739{
740 struct usbnet *dev = netdev_priv(netdev);
741 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
742 unsigned long flags;
743 int ret;
744
745 spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
746
747 if (features & NETIF_F_RXCSUM)
748 pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
749 else
750 pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
751
752 spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
753 /* it's racing here! */
754
755 ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
756 check_warn_return(ret, "Error writing RFE_CTL");
757
758 return 0;
759}
760
Steve Glendinningd0cad872010-03-16 08:46:46 +0000761static int smsc75xx_reset(struct usbnet *dev)
762{
763 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
764 u32 buf;
765 int ret = 0, timeout;
766
767 netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
768
769 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
770 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
771
772 buf |= HW_CFG_LRST;
773
774 ret = smsc75xx_write_reg(dev, HW_CFG, buf);
775 check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
776
777 timeout = 0;
778 do {
779 msleep(10);
780 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
781 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
782 timeout++;
783 } while ((buf & HW_CFG_LRST) && (timeout < 100));
784
785 if (timeout >= 100) {
786 netdev_warn(dev->net, "timeout on completion of Lite Reset");
787 return -EIO;
788 }
789
790 netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
791
792 ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
793 check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
794
795 buf |= PMT_CTL_PHY_RST;
796
797 ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
798 check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
799
800 timeout = 0;
801 do {
802 msleep(10);
803 ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
804 check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
805 timeout++;
806 } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
807
808 if (timeout >= 100) {
809 netdev_warn(dev->net, "timeout waiting for PHY Reset");
810 return -EIO;
811 }
812
813 netif_dbg(dev, ifup, dev->net, "PHY reset complete");
814
815 smsc75xx_init_mac_address(dev);
816
817 ret = smsc75xx_set_mac_address(dev);
818 check_warn_return(ret, "Failed to set mac address");
819
820 netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
821
822 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
823 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
824
825 netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
826
827 buf |= HW_CFG_BIR;
828
829 ret = smsc75xx_write_reg(dev, HW_CFG, buf);
830 check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
831
832 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
833 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
834
835 netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
836 "writing HW_CFG_BIR: 0x%08x", buf);
837
838 if (!turbo_mode) {
839 buf = 0;
840 dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
841 } else if (dev->udev->speed == USB_SPEED_HIGH) {
842 buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
843 dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
844 } else {
845 buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
846 dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
847 }
848
849 netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
850 (ulong)dev->rx_urb_size);
851
852 ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
853 check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
854
855 ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
856 check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
857
858 netif_dbg(dev, ifup, dev->net,
859 "Read Value from BURST_CAP after writing: 0x%08x", buf);
860
861 ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
862 check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
863
864 ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
865 check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
866
867 netif_dbg(dev, ifup, dev->net,
868 "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
869
870 if (turbo_mode) {
871 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
872 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
873
874 netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
875
876 buf |= (HW_CFG_MEF | HW_CFG_BCE);
877
878 ret = smsc75xx_write_reg(dev, HW_CFG, buf);
879 check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
880
881 ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
882 check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
883
884 netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
885 }
886
887 /* set FIFO sizes */
888 buf = (MAX_RX_FIFO_SIZE - 512) / 512;
889 ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
890 check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
891
892 netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
893
894 buf = (MAX_TX_FIFO_SIZE - 512) / 512;
895 ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
896 check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
897
898 netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
899
900 ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
901 check_warn_return(ret, "Failed to write INT_STS: %d", ret);
902
903 ret = smsc75xx_read_reg(dev, ID_REV, &buf);
904 check_warn_return(ret, "Failed to read ID_REV: %d", ret);
905
906 netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
907
908 /* Configure GPIO pins as LED outputs */
909 ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
910 check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
911
912 buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
913 buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
914
915 ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
916 check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
917
918 ret = smsc75xx_write_reg(dev, FLOW, 0);
919 check_warn_return(ret, "Failed to write FLOW: %d", ret);
920
921 ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
922 check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
923
924 /* Don't need rfe_ctl_lock during initialisation */
925 ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
926 check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
927
928 pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
929
930 ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
931 check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
932
933 ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
934 check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
935
936 netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
937
938 /* Enable or disable checksum offload engines */
Michał Mirosław78e47fe2011-04-01 20:56:23 -0700939 smsc75xx_set_features(dev->net, dev->net->features);
Steve Glendinningd0cad872010-03-16 08:46:46 +0000940
941 smsc75xx_set_multicast(dev->net);
942
943 ret = smsc75xx_phy_initialize(dev);
944 check_warn_return(ret, "Failed to initialize PHY: %d", ret);
945
946 ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
947 check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
948
949 /* enable PHY interrupts */
950 buf |= INT_ENP_PHY_INT;
951
952 ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
953 check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
954
Steve Glendinning2f3a0812012-04-30 07:56:56 +0000955 /* allow mac to detect speed and duplex from phy */
956 ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
957 check_warn_return(ret, "Failed to read MAC_CR: %d", ret);
958
959 buf |= (MAC_CR_ADD | MAC_CR_ASD);
960 ret = smsc75xx_write_reg(dev, MAC_CR, buf);
961 check_warn_return(ret, "Failed to write MAC_CR: %d", ret);
962
Steve Glendinningd0cad872010-03-16 08:46:46 +0000963 ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
964 check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
965
966 buf |= MAC_TX_TXEN;
967
968 ret = smsc75xx_write_reg(dev, MAC_TX, buf);
969 check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
970
971 netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
972
973 ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
974 check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
975
976 buf |= FCT_TX_CTL_EN;
977
978 ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
979 check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
980
981 netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
982
983 ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
984 check_warn_return(ret, "Failed to set max rx frame length");
985
986 ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
987 check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
988
989 buf |= MAC_RX_RXEN;
990
991 ret = smsc75xx_write_reg(dev, MAC_RX, buf);
992 check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
993
994 netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
995
996 ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
997 check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
998
999 buf |= FCT_RX_CTL_EN;
1000
1001 ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
1002 check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
1003
1004 netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
1005
1006 netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
1007 return 0;
1008}
1009
1010static const struct net_device_ops smsc75xx_netdev_ops = {
1011 .ndo_open = usbnet_open,
1012 .ndo_stop = usbnet_stop,
1013 .ndo_start_xmit = usbnet_start_xmit,
1014 .ndo_tx_timeout = usbnet_tx_timeout,
1015 .ndo_change_mtu = smsc75xx_change_mtu,
1016 .ndo_set_mac_address = eth_mac_addr,
1017 .ndo_validate_addr = eth_validate_addr,
1018 .ndo_do_ioctl = smsc75xx_ioctl,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001019 .ndo_set_rx_mode = smsc75xx_set_multicast,
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001020 .ndo_set_features = smsc75xx_set_features,
Steve Glendinningd0cad872010-03-16 08:46:46 +00001021};
1022
1023static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
1024{
1025 struct smsc75xx_priv *pdata = NULL;
1026 int ret;
1027
1028 printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
1029
1030 ret = usbnet_get_endpoints(dev, intf);
1031 check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
1032
1033 dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
1034 GFP_KERNEL);
1035
1036 pdata = (struct smsc75xx_priv *)(dev->data[0]);
1037 if (!pdata) {
1038 netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
1039 return -ENOMEM;
1040 }
1041
1042 pdata->dev = dev;
1043
1044 spin_lock_init(&pdata->rfe_ctl_lock);
1045 mutex_init(&pdata->dataport_mutex);
1046
1047 INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
1048
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001049 if (DEFAULT_TX_CSUM_ENABLE) {
1050 dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1051 if (DEFAULT_TSO_ENABLE)
1052 dev->net->features |= NETIF_F_SG |
1053 NETIF_F_TSO | NETIF_F_TSO6;
1054 }
1055 if (DEFAULT_RX_CSUM_ENABLE)
1056 dev->net->features |= NETIF_F_RXCSUM;
Steve Glendinningd0cad872010-03-16 08:46:46 +00001057
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001058 dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1059 NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
Steve Glendinningd0cad872010-03-16 08:46:46 +00001060
1061 /* Init all registers */
1062 ret = smsc75xx_reset(dev);
1063
1064 dev->net->netdev_ops = &smsc75xx_netdev_ops;
1065 dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
1066 dev->net->flags |= IFF_MULTICAST;
1067 dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
Stephane Filloda99ff7d2012-04-15 11:38:29 +00001068 dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
Steve Glendinningd0cad872010-03-16 08:46:46 +00001069 return 0;
1070}
1071
1072static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
1073{
1074 struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1075 if (pdata) {
1076 netif_dbg(dev, ifdown, dev->net, "free pdata");
1077 kfree(pdata);
1078 pdata = NULL;
1079 dev->data[0] = 0;
1080 }
1081}
1082
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001083static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
1084 u32 rx_cmd_a, u32 rx_cmd_b)
Steve Glendinningd0cad872010-03-16 08:46:46 +00001085{
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001086 if (!(dev->net->features & NETIF_F_RXCSUM) ||
1087 unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
Steve Glendinningd0cad872010-03-16 08:46:46 +00001088 skb->ip_summed = CHECKSUM_NONE;
1089 } else {
1090 skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
1091 skb->ip_summed = CHECKSUM_COMPLETE;
1092 }
1093}
1094
1095static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
1096{
Steve Glendinningd0cad872010-03-16 08:46:46 +00001097 while (skb->len > 0) {
1098 u32 rx_cmd_a, rx_cmd_b, align_count, size;
1099 struct sk_buff *ax_skb;
1100 unsigned char *packet;
1101
1102 memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
1103 le32_to_cpus(&rx_cmd_a);
1104 skb_pull(skb, 4);
1105
1106 memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
1107 le32_to_cpus(&rx_cmd_b);
Nico Erfurthea1649d2011-11-08 07:30:40 +00001108 skb_pull(skb, 4 + RXW_PADDING);
Steve Glendinningd0cad872010-03-16 08:46:46 +00001109
1110 packet = skb->data;
1111
1112 /* get the packet length */
Nico Erfurthea1649d2011-11-08 07:30:40 +00001113 size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
1114 align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
Steve Glendinningd0cad872010-03-16 08:46:46 +00001115
1116 if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
1117 netif_dbg(dev, rx_err, dev->net,
1118 "Error rx_cmd_a=0x%08x", rx_cmd_a);
1119 dev->net->stats.rx_errors++;
1120 dev->net->stats.rx_dropped++;
1121
1122 if (rx_cmd_a & RX_CMD_A_FCS)
1123 dev->net->stats.rx_crc_errors++;
1124 else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
1125 dev->net->stats.rx_frame_errors++;
1126 } else {
1127 /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
1128 if (unlikely(size > (ETH_FRAME_LEN + 12))) {
1129 netif_dbg(dev, rx_err, dev->net,
1130 "size err rx_cmd_a=0x%08x", rx_cmd_a);
1131 return 0;
1132 }
1133
1134 /* last frame in this batch */
1135 if (skb->len == size) {
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001136 smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
1137 rx_cmd_b);
Steve Glendinningd0cad872010-03-16 08:46:46 +00001138
1139 skb_trim(skb, skb->len - 4); /* remove fcs */
1140 skb->truesize = size + sizeof(struct sk_buff);
1141
1142 return 1;
1143 }
1144
1145 ax_skb = skb_clone(skb, GFP_ATOMIC);
1146 if (unlikely(!ax_skb)) {
1147 netdev_warn(dev->net, "Error allocating skb");
1148 return 0;
1149 }
1150
1151 ax_skb->len = size;
1152 ax_skb->data = packet;
1153 skb_set_tail_pointer(ax_skb, size);
1154
Michał Mirosław78e47fe2011-04-01 20:56:23 -07001155 smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
1156 rx_cmd_b);
Steve Glendinningd0cad872010-03-16 08:46:46 +00001157
1158 skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
1159 ax_skb->truesize = size + sizeof(struct sk_buff);
1160
1161 usbnet_skb_return(dev, ax_skb);
1162 }
1163
1164 skb_pull(skb, size);
1165
1166 /* padding bytes before the next frame starts */
1167 if (skb->len)
1168 skb_pull(skb, align_count);
1169 }
1170
1171 if (unlikely(skb->len < 0)) {
1172 netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
1173 return 0;
1174 }
1175
1176 return 1;
1177}
1178
1179static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
1180 struct sk_buff *skb, gfp_t flags)
1181{
1182 u32 tx_cmd_a, tx_cmd_b;
1183
1184 skb_linearize(skb);
1185
1186 if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
1187 struct sk_buff *skb2 =
1188 skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
1189 dev_kfree_skb_any(skb);
1190 skb = skb2;
1191 if (!skb)
1192 return NULL;
1193 }
1194
1195 tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
1196
1197 if (skb->ip_summed == CHECKSUM_PARTIAL)
1198 tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
1199
1200 if (skb_is_gso(skb)) {
1201 u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
1202 tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
1203
1204 tx_cmd_a |= TX_CMD_A_LSO;
1205 } else {
1206 tx_cmd_b = 0;
1207 }
1208
1209 skb_push(skb, 4);
1210 cpu_to_le32s(&tx_cmd_b);
1211 memcpy(skb->data, &tx_cmd_b, 4);
1212
1213 skb_push(skb, 4);
1214 cpu_to_le32s(&tx_cmd_a);
1215 memcpy(skb->data, &tx_cmd_a, 4);
1216
1217 return skb;
1218}
1219
1220static const struct driver_info smsc75xx_info = {
1221 .description = "smsc75xx USB 2.0 Gigabit Ethernet",
1222 .bind = smsc75xx_bind,
1223 .unbind = smsc75xx_unbind,
1224 .link_reset = smsc75xx_link_reset,
1225 .reset = smsc75xx_reset,
1226 .rx_fixup = smsc75xx_rx_fixup,
1227 .tx_fixup = smsc75xx_tx_fixup,
1228 .status = smsc75xx_status,
Steve Glendinning7bdd3052012-04-30 07:56:50 +00001229 .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
Steve Glendinningd0cad872010-03-16 08:46:46 +00001230};
1231
1232static const struct usb_device_id products[] = {
1233 {
1234 /* SMSC7500 USB Gigabit Ethernet Device */
1235 USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
1236 .driver_info = (unsigned long) &smsc75xx_info,
1237 },
1238 {
1239 /* SMSC7500 USB Gigabit Ethernet Device */
1240 USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
1241 .driver_info = (unsigned long) &smsc75xx_info,
1242 },
1243 { }, /* END */
1244};
1245MODULE_DEVICE_TABLE(usb, products);
1246
1247static struct usb_driver smsc75xx_driver = {
1248 .name = SMSC_CHIPNAME,
1249 .id_table = products,
1250 .probe = usbnet_probe,
1251 .suspend = usbnet_suspend,
1252 .resume = usbnet_resume,
1253 .disconnect = usbnet_disconnect,
1254};
1255
Greg Kroah-Hartmand632eb12011-11-18 09:44:20 -08001256module_usb_driver(smsc75xx_driver);
Steve Glendinningd0cad872010-03-16 08:46:46 +00001257
1258MODULE_AUTHOR("Nancy Lin");
1259MODULE_AUTHOR("Steve Glendinning <steve.glendinning@smsc.com>");
1260MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
1261MODULE_LICENSE("GPL");