blob: 887df56cb6550eb6e836eeecaae1e2ba63fd77d4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnesd1d70672014-05-28 14:39:03 -070031#include <linux/async.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Daniel Vetter4f03b1f2014-09-10 12:43:49 +020035#include <drm/drm_legacy.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010039#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060040#include <linux/pci.h>
Daniel Vettera4de0522014-06-05 16:20:46 +020041#include <linux/console.h>
42#include <linux/vt.h>
Dave Airlie28d52042009-09-21 14:33:58 +100043#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080044#include <linux/acpi.h>
45#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100046#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090047#include <linux/slab.h>
Chris Wilson44834a62010-08-19 16:09:23 +010048#include <acpi/video.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020049#include <linux/pm.h>
50#include <linux/pm_runtime.h>
Imre Deak4bdc7292014-05-20 19:47:20 +030051#include <linux/oom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Eric Anholtc153f452007-09-03 12:06:45 +100054static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Jani Nikula4c8a4be2014-03-31 14:27:15 +030057 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +100058 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 int value;
60
61 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +100062 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +100063 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 }
65
Eric Anholtc153f452007-09-03 12:06:45 +100066 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 case I915_PARAM_IRQ_ACTIVE:
Chris Wilson5c6c6002014-09-06 10:28:27 +010068 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 case I915_PARAM_ALLOW_BATCHBUFFER:
Chris Wilson5c6c6002014-09-06 10:28:27 +010070 return -ENODEV;
Dave Airlie0d6aa602006-01-02 20:14:23 +110071 case I915_PARAM_LAST_DISPATCH:
Chris Wilson5c6c6002014-09-06 10:28:27 +010072 return -ENODEV;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040073 case I915_PARAM_CHIPSET_ID:
Ville Syrjäläffbab09b2013-10-04 14:53:40 +030074 value = dev->pdev->device;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -040075 break;
Eric Anholt673a3942008-07-30 12:06:12 -070076 case I915_PARAM_HAS_GEM:
Daniel Vetter2e895b12012-04-23 16:50:51 +020077 value = 1;
Eric Anholt673a3942008-07-30 12:06:12 -070078 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -080079 case I915_PARAM_NUM_FENCES_AVAIL:
80 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
81 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +020082 case I915_PARAM_HAS_OVERLAY:
83 value = dev_priv->overlay ? 1 : 0;
84 break;
Jesse Barnese9560f72009-11-19 10:49:07 -080085 case I915_PARAM_HAS_PAGEFLIPPING:
86 value = 1;
87 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -050088 case I915_PARAM_HAS_EXECBUF2:
89 /* depends on GEM */
Daniel Vetter2e895b12012-04-23 16:50:51 +020090 value = 1;
Jesse Barnes76446ca2009-12-17 22:05:42 -050091 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +080092 case I915_PARAM_HAS_BSD:
Chris Wilsonedc912f2012-05-11 14:29:32 +010093 value = intel_ring_initialized(&dev_priv->ring[VCS]);
Zou Nan haie3a815f2010-05-31 13:58:47 +080094 break;
Chris Wilson549f7362010-10-19 11:19:32 +010095 case I915_PARAM_HAS_BLT:
Chris Wilsonedc912f2012-05-11 14:29:32 +010096 value = intel_ring_initialized(&dev_priv->ring[BCS]);
Chris Wilson549f7362010-10-19 11:19:32 +010097 break;
Xiang, Haihaoa1f2cc72013-05-28 19:22:34 -070098 case I915_PARAM_HAS_VEBOX:
99 value = intel_ring_initialized(&dev_priv->ring[VECS]);
100 break;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100101 case I915_PARAM_HAS_RELAXED_FENCING:
102 value = 1;
103 break;
Daniel Vetterbbf0c6b2010-12-05 11:30:40 +0100104 case I915_PARAM_HAS_COHERENT_RINGS:
105 value = 1;
106 break;
Chris Wilson72bfa192010-12-19 11:42:05 +0000107 case I915_PARAM_HAS_EXEC_CONSTANTS:
108 value = INTEL_INFO(dev)->gen >= 4;
109 break;
Chris Wilson271d81b2011-03-01 15:24:41 +0000110 case I915_PARAM_HAS_RELAXED_DELTA:
111 value = 1;
112 break;
Eric Anholtae662d32012-01-03 09:23:29 -0800113 case I915_PARAM_HAS_GEN7_SOL_RESET:
114 value = 1;
115 break;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200116 case I915_PARAM_HAS_LLC:
117 value = HAS_LLC(dev);
118 break;
Chris Wilson651d7942013-08-08 14:41:10 +0100119 case I915_PARAM_HAS_WT:
120 value = HAS_WT(dev);
121 break;
Daniel Vetter777ee962012-02-15 23:50:25 +0100122 case I915_PARAM_HAS_ALIASING_PPGTT:
Daniel Vetter896ab1a2014-08-06 15:04:51 +0200123 value = USES_PPGTT(dev);
Daniel Vetter777ee962012-02-15 23:50:25 +0100124 break;
Ben Widawsky172cf152012-06-05 15:24:25 -0700125 case I915_PARAM_HAS_WAIT_TIMEOUT:
126 value = 1;
127 break;
Chris Wilson2fedbff2012-08-08 10:23:22 +0100128 case I915_PARAM_HAS_SEMAPHORES:
129 value = i915_semaphore_is_enabled(dev);
130 break;
Dave Airlieec6f1bb2012-08-16 10:15:34 +1000131 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
132 value = 1;
133 break;
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100134 case I915_PARAM_HAS_SECURE_BATCHES:
135 value = capable(CAP_SYS_ADMIN);
136 break;
Daniel Vetterb45305f2012-12-17 16:21:27 +0100137 case I915_PARAM_HAS_PINNED_BATCHES:
138 value = 1;
139 break;
Daniel Vettered5982e2013-01-17 22:23:36 +0100140 case I915_PARAM_HAS_EXEC_NO_RELOC:
141 value = 1;
142 break;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000143 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
144 value = 1;
145 break;
Brad Volkind728c8e2014-02-18 10:15:56 -0800146 case I915_PARAM_CMD_PARSER_VERSION:
147 value = i915_cmd_parser_get_version();
148 break;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800149 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
150 value = 1;
151 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 default:
Ben Widawskye29c32d2013-05-31 11:28:45 -0700153 DRM_DEBUG("Unknown parameter %d\n", param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000154 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 }
156
Daniel Vetter1d6ac182013-12-11 11:34:44 +0100157 if (copy_to_user(param->value, &value, sizeof(int))) {
158 DRM_ERROR("copy_to_user failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000159 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 }
161
162 return 0;
163}
164
Eric Anholtc153f452007-09-03 12:06:45 +1000165static int i915_setparam(struct drm_device *dev, void *data,
166 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000169 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000172 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000173 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175
Eric Anholtc153f452007-09-03 12:06:45 +1000176 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Chris Wilson5c6c6002014-09-06 10:28:27 +0100180 return -ENODEV;
181
Jesse Barnes0f973f22009-01-26 17:10:45 -0800182 case I915_SETPARAM_NUM_USED_FENCES:
183 if (param->value > dev_priv->num_fence_regs ||
184 param->value < 0)
185 return -EINVAL;
186 /* Userspace can use first N regs */
187 dev_priv->fence_reg_start = param->value;
188 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800190 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800191 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000192 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 }
194
195 return 0;
196}
197
Dave Airlieec2a4c32009-08-04 11:43:41 +1000198static int i915_get_bridge_dev(struct drm_device *dev)
199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
Dave Airlieec2a4c32009-08-04 11:43:41 +1000203 if (!dev_priv->bridge_dev) {
204 DRM_ERROR("bridge device not found\n");
205 return -1;
206 }
207 return 0;
208}
209
Zhenyu Wangc48044112009-12-17 14:48:43 +0800210#define MCHBAR_I915 0x44
211#define MCHBAR_I965 0x48
212#define MCHBAR_SIZE (4*4096)
213
214#define DEVEN_REG 0x54
215#define DEVEN_MCHBAR_EN (1 << 28)
216
217/* Allocate space for the MCH regs if needed, return nonzero on error */
218static int
219intel_alloc_mchbar_resource(struct drm_device *dev)
220{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300221 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100222 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800223 u32 temp_lo, temp_hi = 0;
224 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100225 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800226
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100227 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800228 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
229 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
230 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
231
232 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
233#ifdef CONFIG_PNP
234 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100235 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
236 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800237#endif
238
239 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100240 dev_priv->mch_res.name = "i915 MCHBAR";
241 dev_priv->mch_res.flags = IORESOURCE_MEM;
242 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
243 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800244 MCHBAR_SIZE, MCHBAR_SIZE,
245 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100246 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800247 dev_priv->bridge_dev);
248 if (ret) {
249 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
250 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100251 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800252 }
253
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100254 if (INTEL_INFO(dev)->gen >= 4)
Zhenyu Wangc48044112009-12-17 14:48:43 +0800255 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
256 upper_32_bits(dev_priv->mch_res.start));
257
258 pci_write_config_dword(dev_priv->bridge_dev, reg,
259 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100260 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800261}
262
263/* Setup MCHBAR if possible, return true if we should disable it again */
264static void
265intel_setup_mchbar(struct drm_device *dev)
266{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100268 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800269 u32 temp;
270 bool enabled;
271
Jesse Barnes11ea8b72014-03-03 14:27:57 -0800272 if (IS_VALLEYVIEW(dev))
273 return;
274
Zhenyu Wangc48044112009-12-17 14:48:43 +0800275 dev_priv->mchbar_need_disable = false;
276
277 if (IS_I915G(dev) || IS_I915GM(dev)) {
278 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
279 enabled = !!(temp & DEVEN_MCHBAR_EN);
280 } else {
281 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
282 enabled = temp & 1;
283 }
284
285 /* If it's already enabled, don't have to do anything */
286 if (enabled)
287 return;
288
289 if (intel_alloc_mchbar_resource(dev))
290 return;
291
292 dev_priv->mchbar_need_disable = true;
293
294 /* Space is allocated or reserved, so enable it. */
295 if (IS_I915G(dev) || IS_I915GM(dev)) {
296 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
297 temp | DEVEN_MCHBAR_EN);
298 } else {
299 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
300 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
301 }
302}
303
304static void
305intel_teardown_mchbar(struct drm_device *dev)
306{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300307 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100308 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800309 u32 temp;
310
311 if (dev_priv->mchbar_need_disable) {
312 if (IS_I915G(dev) || IS_I915GM(dev)) {
313 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
314 temp &= ~DEVEN_MCHBAR_EN;
315 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
316 } else {
317 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
318 temp &= ~1;
319 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
320 }
321 }
322
323 if (dev_priv->mch_res.start)
324 release_resource(&dev_priv->mch_res);
325}
326
Dave Airlie28d52042009-09-21 14:33:58 +1000327/* true = enable decode, false = disable decoder */
328static unsigned int i915_vga_set_decode(void *cookie, bool state)
329{
330 struct drm_device *dev = cookie;
331
332 intel_modeset_vga_set_state(dev, state);
333 if (state)
334 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
335 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
336 else
337 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
338}
339
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000340static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
341{
342 struct drm_device *dev = pci_get_drvdata(pdev);
343 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
Robin Schroer1a5036b2014-06-02 16:59:39 +0200344
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000345 if (state == VGA_SWITCHEROO_ON) {
Joe Perchesa70491c2012-03-18 13:00:11 -0700346 pr_info("switched on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000347 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000348 /* i915 resume handler doesn't set to D0 */
349 pci_set_power_state(dev->pdev, PCI_D0);
Imre Deakfc49b3d2014-10-23 19:23:27 +0300350 i915_resume_legacy(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000351 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000352 } else {
Joe Perchesa70491c2012-03-18 13:00:11 -0700353 pr_err("switched off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000354 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Imre Deakfc49b3d2014-10-23 19:23:27 +0300355 i915_suspend_legacy(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000356 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000357 }
358}
359
360static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
361{
362 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000363
Daniel Vetterfc8fd402013-11-03 20:46:34 +0100364 /*
365 * FIXME: open_count is protected by drm_global_mutex but that would lead to
366 * locking inversion with the driver load path. And the access here is
367 * completely racy anyway. So don't bother with locking for now.
368 */
369 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000370}
371
Takashi Iwai26ec6852012-05-11 07:51:17 +0200372static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
373 .set_gpu_state = i915_switcheroo_set_state,
374 .reprobe = NULL,
375 .can_switch = i915_switcheroo_can_switch,
376};
377
Chris Wilson2c7111d2011-03-29 10:40:27 +0100378static int i915_load_modeset_init(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
381 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800382
Bryan Freed6d139a82010-10-14 09:14:51 +0100383 ret = intel_parse_bios(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 if (ret)
385 DRM_INFO("failed to find VBIOS tables\n");
386
Chris Wilson934f992c2011-01-20 13:09:12 +0000387 /* If we have > 1 VGA cards, then we need to arbitrate access
388 * to the common VGA resources.
389 *
390 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
391 * then we do not take part in VGA arbitration and the
392 * vga_client_register() fails with -ENODEV.
393 */
Dave Airlieebff5fa92013-10-11 15:12:04 +1000394 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
395 if (ret && ret != -ENODEV)
396 goto out;
Dave Airlie28d52042009-09-21 14:33:58 +1000397
Jesse Barnes723bfd72010-10-07 16:01:13 -0700398 intel_register_dsm_handler();
399
Dave Airlie0d697042012-09-10 12:28:36 +1000400 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000401 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +0100402 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000403
Chris Wilson9797fbf2012-04-24 15:47:39 +0100404 /* Initialise stolen first so that we may reserve preallocated
405 * objects for the BIOS to KMS transition.
406 */
407 ret = i915_gem_init_stolen(dev);
408 if (ret)
409 goto cleanup_vga_switcheroo;
410
Imre Deake13192f2014-02-18 00:02:15 +0200411 intel_power_domains_init_hw(dev_priv);
412
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200413 ret = intel_irq_install(dev_priv);
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100414 if (ret)
415 goto cleanup_gem_stolen;
416
417 /* Important: The output setup functions called by modeset_init need
418 * working irqs for e.g. gmbus and dp aux transfers. */
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800419 intel_modeset_init(dev);
420
Chris Wilson1070a422012-04-24 15:47:41 +0100421 ret = i915_gem_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 if (ret)
Imre Deak713028b2014-04-25 17:28:00 +0300423 goto cleanup_irq;
Chris Wilson2c7111d2011-03-29 10:40:27 +0100424
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100425 intel_modeset_gem_init(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100426
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 /* Always safe in the mode setting case. */
428 /* FIXME: do pre/post-mode set stuff in core KMS code */
Ville Syrjäläba0bf122013-10-04 14:53:33 +0300429 dev->vblank_disable_allowed = true;
Imre Deak713028b2014-04-25 17:28:00 +0300430 if (INTEL_INFO(dev)->num_pipes == 0)
Ben Widawskye3c74752013-04-05 13:12:39 -0700431 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Chris Wilson5a793952010-06-06 10:50:03 +0100433 ret = intel_fbdev_init(dev);
434 if (ret)
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100435 goto cleanup_gem;
436
437 /* Only enable hotplug handling once the fbdev is fully set up. */
Daniel Vetterb9632912014-09-30 10:56:44 +0200438 intel_hpd_init(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100439
440 /*
441 * Some ports require correctly set-up hpd registers for detection to
442 * work properly (leading to ghost connected connector status), e.g. VGA
443 * on gm45. Hence we can only set up the initial fbdev config after hpd
444 * irqs are fully enabled. Now we should scan for the initial config
445 * only once hotplug handling is enabled, but due to screwed-up locking
446 * around kms/fbdev init we can't protect the fdbev initial config
447 * scanning against hotplug events. Hence do this first and ignore the
448 * tiny window where we will loose hotplug notifactions.
449 */
Jesse Barnesd1d70672014-05-28 14:39:03 -0700450 async_schedule(intel_fbdev_initial_config, dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100451
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000452 drm_kms_helper_poll_init(dev);
Chris Wilson87acb0a2010-10-19 10:13:00 +0100453
Jesse Barnes79e53942008-11-07 14:24:08 -0800454 return 0;
455
Chris Wilson2c7111d2011-03-29 10:40:27 +0100456cleanup_gem:
457 mutex_lock(&dev->struct_mutex);
458 i915_gem_cleanup_ringbuffer(dev);
Ben Widawsky55d23282013-05-25 12:26:39 -0700459 i915_gem_context_fini(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +0100460 mutex_unlock(&dev->struct_mutex);
Imre Deak713028b2014-04-25 17:28:00 +0300461cleanup_irq:
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100462 drm_irq_uninstall(dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100463cleanup_gem_stolen:
464 i915_gem_cleanup_stolen(dev);
Chris Wilson5a793952010-06-06 10:50:03 +0100465cleanup_vga_switcheroo:
466 vga_switcheroo_unregister_client(dev->pdev);
467cleanup_vga_client:
468 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800469out:
470 return ret;
471}
472
Daniel Vetter243eaf32013-12-17 10:00:54 +0100473#if IS_ENABLED(CONFIG_FB)
Chris Wilsonf96de582013-12-16 15:57:40 +0000474static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vettere1887192012-06-12 11:28:17 +0200475{
476 struct apertures_struct *ap;
477 struct pci_dev *pdev = dev_priv->dev->pdev;
478 bool primary;
Chris Wilsonf96de582013-12-16 15:57:40 +0000479 int ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200480
481 ap = alloc_apertures(1);
482 if (!ap)
Chris Wilsonf96de582013-12-16 15:57:40 +0000483 return -ENOMEM;
Daniel Vettere1887192012-06-12 11:28:17 +0200484
Ben Widawskydabb7a92013-01-17 12:45:16 -0800485 ap->ranges[0].base = dev_priv->gtt.mappable_base;
Ben Widawskyf64e2922013-05-25 12:26:36 -0700486 ap->ranges[0].size = dev_priv->gtt.mappable_end;
Ben Widawsky93d18792013-01-17 12:45:17 -0800487
Daniel Vettere1887192012-06-12 11:28:17 +0200488 primary =
489 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
490
Chris Wilsonf96de582013-12-16 15:57:40 +0000491 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Daniel Vettere1887192012-06-12 11:28:17 +0200492
493 kfree(ap);
Chris Wilsonf96de582013-12-16 15:57:40 +0000494
495 return ret;
Daniel Vettere1887192012-06-12 11:28:17 +0200496}
Daniel Vetter4520f532013-10-09 09:18:51 +0200497#else
Chris Wilsonf96de582013-12-16 15:57:40 +0000498static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
Daniel Vetter4520f532013-10-09 09:18:51 +0200499{
Chris Wilsonf96de582013-12-16 15:57:40 +0000500 return 0;
Daniel Vetter4520f532013-10-09 09:18:51 +0200501}
502#endif
Daniel Vettere1887192012-06-12 11:28:17 +0200503
Daniel Vettera4de0522014-06-05 16:20:46 +0200504#if !defined(CONFIG_VGA_CONSOLE)
505static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
506{
507 return 0;
508}
509#elif !defined(CONFIG_DUMMY_CONSOLE)
510static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
511{
512 return -ENODEV;
513}
514#else
515static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
516{
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200517 int ret = 0;
Daniel Vettera4de0522014-06-05 16:20:46 +0200518
519 DRM_INFO("Replacing VGA console driver\n");
520
521 console_lock();
Daniel Vetter1bb9e632014-07-08 10:02:43 +0200522 if (con_is_bound(&vga_con))
523 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
Daniel Vettera4de0522014-06-05 16:20:46 +0200524 if (ret == 0) {
525 ret = do_unregister_con_driver(&vga_con);
526
527 /* Ignore "already unregistered". */
528 if (ret == -ENODEV)
529 ret = 0;
530 }
531 console_unlock();
532
533 return ret;
534}
535#endif
536
Daniel Vetterc96ea642012-08-08 22:01:51 +0200537static void i915_dump_device_info(struct drm_i915_private *dev_priv)
538{
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000539 const struct intel_device_info *info = &dev_priv->info;
Daniel Vetterc96ea642012-08-08 22:01:51 +0200540
Damien Lespiaue2a58002013-04-23 16:38:34 +0100541#define PRINT_S(name) "%s"
542#define SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100543#define PRINT_FLAG(name) info->name ? #name "," : ""
544#define SEP_COMMA ,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300545 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
Damien Lespiaue2a58002013-04-23 16:38:34 +0100546 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
Daniel Vetterc96ea642012-08-08 22:01:51 +0200547 info->gen,
548 dev_priv->dev->pdev->device,
Ville Syrjälä19c656a2014-06-13 15:39:56 +0300549 dev_priv->dev->pdev->revision,
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100550 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
Damien Lespiaue2a58002013-04-23 16:38:34 +0100551#undef PRINT_S
552#undef SEP_EMPTY
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100553#undef PRINT_FLAG
554#undef SEP_COMMA
Daniel Vetterc96ea642012-08-08 22:01:51 +0200555}
556
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000557/*
558 * Determine various intel_device_info fields at runtime.
559 *
560 * Use it when either:
561 * - it's judged too laborious to fill n static structures with the limit
562 * when a simple if statement does the job,
563 * - run-time checks (eg read fuse/strap registers) are needed.
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000564 *
565 * This function needs to be called:
566 * - after the MMIO has been setup as we are reading registers,
567 * - after the PCH has been detected,
568 * - before the first usage of the fields it can tweak.
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000569 */
570static void intel_device_info_runtime_init(struct drm_device *dev)
571{
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000572 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000573 struct intel_device_info *info;
Damien Lespiaud615a162014-03-03 17:31:48 +0000574 enum pipe pipe;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000575
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000576 info = (struct intel_device_info *)&dev_priv->info;
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000577
Damien Lespiau1fc8ac32014-02-12 19:13:31 +0000578 if (IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen == 9)
Damien Lespiau055e3932014-08-18 13:49:10 +0100579 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000580 info->num_sprites[pipe] = 2;
581 else
Damien Lespiau055e3932014-08-18 13:49:10 +0100582 for_each_pipe(dev_priv, pipe)
Damien Lespiaud615a162014-03-03 17:31:48 +0000583 info->num_sprites[pipe] = 1;
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000584
Damien Lespiaua0bae572014-02-10 17:20:55 +0000585 if (i915.disable_display) {
586 DRM_INFO("Display disabled (module parameter)\n");
587 info->num_pipes = 0;
588 } else if (info->num_pipes > 0 &&
589 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
590 !IS_VALLEYVIEW(dev)) {
Damien Lespiau658ac4c2014-02-10 17:19:45 +0000591 u32 fuse_strap = I915_READ(FUSE_STRAP);
592 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
593
594 /*
595 * SFUSE_STRAP is supposed to have a bit signalling the display
596 * is fused off. Unfortunately it seems that, at least in
597 * certain cases, fused off display means that PCH display
598 * reads don't land anywhere. In that case, we read 0s.
599 *
600 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
601 * should be set when taking over after the firmware.
602 */
603 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
604 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
605 (dev_priv->pch_type == PCH_CPT &&
606 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
607 DRM_INFO("Display fused off, disabling\n");
608 info->num_pipes = 0;
609 }
610 }
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000611}
612
Eric Anholt63ee41d2010-12-20 18:40:06 -0800613/**
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 * i915_driver_load - setup chip and create an initial config
615 * @dev: DRM device
616 * @flags: startup flags
617 *
618 * The driver load routine has to do several things:
619 * - drive output discovery via intel_modeset_init()
620 * - initialize the memory manager
621 * - allocate initial config memory
622 * - setup the DRM framebuffer with the allocated memory
623 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000624int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +1100625{
Luca Tettamantiea059a12010-04-08 21:41:59 +0200626 struct drm_i915_private *dev_priv;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000627 struct intel_device_info *info, *device_info;
Chris Wilson934d6082012-09-14 11:57:46 +0100628 int ret = 0, mmio_bar, mmio_size;
Daniel Vetter9021f282012-03-26 09:45:41 +0200629 uint32_t aperture_size;
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000630
Daniel Vetter26394d92012-03-26 21:33:18 +0200631 info = (struct intel_device_info *) flags;
632
633 /* Refuse to load on gen6+ without kms enabled. */
Jani Nikulae147acc2013-10-10 15:25:37 +0300634 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
635 DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
636 DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
Daniel Vetter26394d92012-03-26 21:33:18 +0200637 return -ENODEV;
Jani Nikulae147acc2013-10-10 15:25:37 +0300638 }
Daniel Vetter26394d92012-03-26 21:33:18 +0200639
Daniel Vetter24986ee2013-12-11 11:34:33 +0100640 /* UMS needs agp support. */
641 if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
642 return -EINVAL;
643
Daniel Vetterb14c5672013-09-19 12:18:32 +0200644 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000645 if (dev_priv == NULL)
646 return -ENOMEM;
647
Damien Lespiau755f68f2014-07-10 14:52:43 +0100648 dev->dev_private = dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700649 dev_priv->dev = dev;
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000650
Chris Wilson87f1f462014-08-09 19:18:42 +0100651 /* Setup the write-once "constant" device info */
Damien Lespiau5c969aa2014-02-07 19:12:48 +0000652 device_info = (struct intel_device_info *)&dev_priv->info;
Chris Wilson87f1f462014-08-09 19:18:42 +0100653 memcpy(device_info, info, sizeof(dev_priv->info));
654 device_info->device_id = dev->pdev->device;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000655
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400656 spin_lock_init(&dev_priv->irq_lock);
657 spin_lock_init(&dev_priv->gpu_error.lock);
Daniel Vetter07f11d42014-09-15 14:35:09 +0200658 mutex_init(&dev_priv->backlight_lock);
Chris Wilson907b28c2013-07-19 20:36:52 +0100659 spin_lock_init(&dev_priv->uncore.lock);
Daniel Vetterc20e8352013-07-24 22:40:23 +0200660 spin_lock_init(&dev_priv->mm.object_stat_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +0530661 spin_lock_init(&dev_priv->mmio_flip_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400662 mutex_init(&dev_priv->dpio_lock);
Konstantin Khlebnikov7dcd2672013-07-17 10:22:58 +0400663 mutex_init(&dev_priv->modeset_restore_lock);
664
Daniel Vetterf742a552013-12-06 10:17:53 +0100665 intel_pm_setup(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300666
Damien Lespiau07144422013-10-15 18:55:40 +0100667 intel_display_crc_init(dev);
668
Daniel Vetterc96ea642012-08-08 22:01:51 +0200669 i915_dump_device_info(dev_priv);
670
Paulo Zanonied1c9e22013-08-12 14:34:08 -0300671 /* Not all pre-production machines fall into this category, only the
672 * very first ones. Almost everything should work, except for maybe
673 * suspend/resume. And we don't implement workarounds that affect only
674 * pre-production machines. */
675 if (IS_HSW_EARLY_SDV(dev))
676 DRM_INFO("This is an early pre-production Haswell machine. "
677 "It may not be fully functional.\n");
678
Dave Airlieec2a4c32009-08-04 11:43:41 +1000679 if (i915_get_bridge_dev(dev)) {
680 ret = -EIO;
681 goto free_priv;
682 }
683
Ben Widawsky1e1bd0f2013-04-08 18:43:49 -0700684 mmio_bar = IS_GEN2(dev) ? 1 : 0;
685 /* Before gen4, the registers and the GTT are behind different BARs.
686 * However, from gen4 onwards, the registers and the GTT are shared
687 * in the same BAR, so we want to restrict this ioremap from
688 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
689 * the register BAR remains the same size for all the earlier
690 * generations up to Ironlake.
691 */
692 if (info->gen < 5)
693 mmio_size = 512*1024;
694 else
695 mmio_size = 2*1024*1024;
696
697 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
698 if (!dev_priv->regs) {
699 DRM_ERROR("failed to map registers\n");
700 ret = -EIO;
701 goto put_bridge;
702 }
703
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700704 /* This must be called before any calls to HAS_PCH_* */
705 intel_detect_pch(dev);
706
707 intel_uncore_init(dev);
708
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800709 ret = i915_gem_gtt_init(dev);
710 if (ret)
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300711 goto out_regs;
Daniel Vettere1887192012-06-12 11:28:17 +0200712
Daniel Vettera4de0522014-06-05 16:20:46 +0200713 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100714 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
715 * otherwise the vga fbdev driver falls over. */
Chris Wilsonf96de582013-12-16 15:57:40 +0000716 ret = i915_kick_out_firmware_fb(dev_priv);
717 if (ret) {
718 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
719 goto out_gtt;
720 }
Daniel Vetter0485c9d2014-11-14 10:09:49 +0100721
722 ret = i915_kick_out_vgacon(dev_priv);
723 if (ret) {
724 DRM_ERROR("failed to remove conflicting VGA console\n");
725 goto out_gtt;
726 }
Daniel Vettera4de0522014-06-05 16:20:46 +0200727 }
Daniel Vettere1887192012-06-12 11:28:17 +0200728
Dave Airlie466e69b2011-12-19 11:15:29 +0000729 pci_set_master(dev->pdev);
730
Daniel Vetter9f82d232010-08-30 21:25:23 +0200731 /* overlay on gen2 is broken and can't address above 1G */
732 if (IS_GEN2(dev))
733 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
734
Jan Niehusmann6927faf2011-03-01 23:24:16 +0100735 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
736 * using 32bit addressing, overwriting memory if HWS is located
737 * above 4GB.
738 *
739 * The documentation also mentions an issue with undefined
740 * behaviour if any general state is accessed within a page above 4GB,
741 * which also needs to be handled carefully.
742 */
743 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
744 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
745
Ben Widawsky93d18792013-01-17 12:45:17 -0800746 aperture_size = dev_priv->gtt.mappable_end;
Chris Wilson71e93392010-10-27 18:46:52 +0100747
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800748 dev_priv->gtt.mappable =
749 io_mapping_create_wc(dev_priv->gtt.mappable_base,
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200750 aperture_size);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800751 if (dev_priv->gtt.mappable == NULL) {
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800752 ret = -EIO;
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300753 goto out_gtt;
Venkatesh Pallipadi6644107d2009-02-24 17:35:11 -0800754 }
755
Ben Widawsky911bdf02013-06-27 16:30:23 -0700756 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
757 aperture_size);
Eric Anholtab657db12009-01-23 12:57:47 -0800758
Chris Wilsone642abb2010-09-09 12:46:34 +0100759 /* The i915 workqueue is primarily used for batched retirement of
760 * requests (and thus managing bo) once the task has been completed
761 * by the GPU. i915_gem_retire_requests() is called directly when we
762 * need high-priority retirement, such as waiting for an explicit
763 * bo.
764 *
765 * It is also used for periodic low-priority events, such as
Eric Anholtdf9c2042010-11-18 09:31:12 +0800766 * idle-timers and recording error state.
Chris Wilsone642abb2010-09-09 12:46:34 +0100767 *
768 * All tasks on the workqueue are expected to acquire the dev mutex
769 * so there is no point in running more than one instance of the
Tejun Heo53621862012-08-22 16:40:57 -0700770 * workqueue at any time. Use an ordered one.
Chris Wilsone642abb2010-09-09 12:46:34 +0100771 */
Tejun Heo53621862012-08-22 16:40:57 -0700772 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700773 if (dev_priv->wq == NULL) {
774 DRM_ERROR("Failed to create our workqueue.\n");
775 ret = -ENOMEM;
Keith Packarda7b85d22011-07-10 13:12:17 -0700776 goto out_mtrrfree;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700777 }
778
Dave Airlie0e32b392014-05-02 14:02:48 +1000779 dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
780 if (dev_priv->dp_wq == NULL) {
781 DRM_ERROR("Failed to create our dp workqueue.\n");
782 ret = -ENOMEM;
783 goto out_freewq;
784 }
785
Daniel Vetterb9632912014-09-30 10:56:44 +0200786 intel_irq_init(dev_priv);
Ben Widawsky78511f22013-10-04 21:22:49 -0700787 intel_uncore_sanitize(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800788
Zhenyu Wangc48044112009-12-17 14:48:43 +0800789 /* Try to make sure MCHBAR is enabled before poking at it */
790 intel_setup_mchbar(dev);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700791 intel_setup_gmbus(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100792 intel_opregion_setup(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800793
Bryan Freed6d139a82010-10-14 09:14:51 +0100794 intel_setup_bios(dev);
795
Eric Anholt673a3942008-07-30 12:06:12 -0700796 i915_gem_load(dev);
797
Eric Anholted4cb412008-07-29 12:10:39 -0700798 /* On the 945G/GM, the chipset reports the MSI capability on the
799 * integrated graphics even though the support isn't actually there
800 * according to the published specs. It doesn't appear to function
801 * correctly in testing on 945G.
802 * This may be a side effect of MSI having been made available for PEG
803 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -0700804 *
805 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -0800806 * be lost or delayed, but we use them anyways to avoid
807 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -0700808 */
Keith Packardb60678a2008-12-08 11:12:28 -0800809 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -0800810 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -0700811
Damien Lespiau22d3fd462014-02-07 19:12:49 +0000812 intel_device_info_runtime_init(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700813
Ben Widawskye3c74752013-04-05 13:12:39 -0700814 if (INTEL_INFO(dev)->num_pipes) {
815 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
816 if (ret)
817 goto out_gem_unload;
818 }
Keith Packard52440212008-11-18 09:30:25 -0800819
Imre Deakda7e29b2014-02-18 00:02:02 +0200820 intel_power_domains_init(dev_priv);
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800821
Jesse Barnes79e53942008-11-07 14:24:08 -0800822 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter53984632010-09-22 23:44:24 +0200823 ret = i915_load_modeset_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800824 if (ret < 0) {
825 DRM_ERROR("failed to init modeset\n");
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300826 goto out_power_well;
Jesse Barnes79e53942008-11-07 14:24:08 -0800827 }
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200828 } else {
829 /* Start out suspended in ums mode. */
830 dev_priv->ums.mm_suspended = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800831 }
832
Ben Widawsky0136db52012-04-10 21:17:01 -0700833 i915_setup_sysfs(dev);
834
Ben Widawskye3c74752013-04-05 13:12:39 -0700835 if (INTEL_INFO(dev)->num_pipes) {
836 /* Must be done after probing outputs */
837 intel_opregion_init(dev);
Rafael J. Wysocki8e5c2b72013-07-25 21:43:39 +0200838 acpi_video_register();
Ben Widawskye3c74752013-04-05 13:12:39 -0700839 }
Matthew Garrett74a365b2009-03-19 21:35:39 +0000840
Daniel Vettereb48eb02012-04-26 23:28:12 +0200841 if (IS_GEN5(dev))
842 intel_gpu_ips_init(dev_priv);
Eric Anholt63ee41d2010-12-20 18:40:06 -0800843
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200844 intel_runtime_pm_enable(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200845
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 return 0;
847
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300848out_power_well:
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200849 intel_power_domains_fini(dev_priv);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300850 drm_vblank_cleanup(dev);
Chris Wilson56e2ea32010-11-08 17:10:29 +0000851out_gem_unload:
Imre Deak4bdc7292014-05-20 19:47:20 +0300852 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
853 unregister_shrinker(&dev_priv->mm.shrinker);
Keith Packarda7b85d22011-07-10 13:12:17 -0700854
Chris Wilson56e2ea32010-11-08 17:10:29 +0000855 if (dev->pdev->msi_enabled)
856 pci_disable_msi(dev->pdev);
857
858 intel_teardown_gmbus(dev);
859 intel_teardown_mchbar(dev);
Stanislaw Gruszka22accca2014-01-25 10:13:37 +0100860 pm_qos_remove_request(&dev_priv->pm_qos);
Dave Airlie0e32b392014-05-02 14:02:48 +1000861 destroy_workqueue(dev_priv->dp_wq);
862out_freewq:
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700863 destroy_workqueue(dev_priv->wq);
Keith Packarda7b85d22011-07-10 13:12:17 -0700864out_mtrrfree:
Ben Widawsky911bdf02013-06-27 16:30:23 -0700865 arch_phys_wc_del(dev_priv->gtt.mtrr);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800866 io_mapping_free(dev_priv->gtt.mappable);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300867out_gtt:
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200868 i915_global_gtt_cleanup(dev);
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300869out_regs:
Ben Widawskyc3d685a2013-10-08 16:31:03 -0700870 intel_uncore_fini(dev);
Chris Wilson6dda5692010-10-29 21:02:18 +0100871 pci_iounmap(dev->pdev, dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +1000872put_bridge:
873 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800874free_priv:
Chris Wilsoncbb47d12013-09-23 17:33:20 -0300875 if (dev_priv->slab)
876 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700877 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000878 return ret;
879}
880
881int i915_driver_unload(struct drm_device *dev)
882{
883 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc911fc12010-08-20 21:23:20 +0200884 int ret;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000885
Chris Wilsonce58c322013-12-02 11:26:07 -0200886 ret = i915_gem_suspend(dev);
887 if (ret) {
888 DRM_ERROR("failed to idle hardware: %d\n", ret);
889 return ret;
890 }
891
Daniel Vetter41373cd2014-09-30 10:56:41 +0200892 intel_power_domains_fini(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200893
Daniel Vettereb48eb02012-04-26 23:28:12 +0200894 intel_gpu_ips_teardown();
Jesse Barnes7648fa92010-05-20 14:28:11 -0700895
Ben Widawsky0136db52012-04-10 21:17:01 -0700896 i915_teardown_sysfs(dev);
897
Imre Deak4bdc7292014-05-20 19:47:20 +0300898 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
899 unregister_shrinker(&dev_priv->mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +0100900
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800901 io_mapping_free(dev_priv->gtt.mappable);
Ben Widawsky911bdf02013-06-27 16:30:23 -0700902 arch_phys_wc_del(dev_priv->gtt.mtrr);
Eric Anholtab657db12009-01-23 12:57:47 -0800903
Chris Wilson44834a62010-08-19 16:09:23 +0100904 acpi_video_unregister();
905
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300906 if (drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson7b4f3992010-10-04 15:33:04 +0100907 intel_fbdev_fini(dev);
Paulo Zanoni2ebfaf52014-10-15 14:15:04 -0300908
909 drm_vblank_cleanup(dev);
910
911 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Jesse Barnes3d8620c2010-03-26 11:07:21 -0700912 intel_modeset_cleanup(dev);
913
Zhao Yakui6363ee62009-11-24 09:48:44 +0800914 /*
915 * free the memory space allocated for the child device
916 * config parsed from VBT
917 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300918 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
919 kfree(dev_priv->vbt.child_dev);
920 dev_priv->vbt.child_dev = NULL;
921 dev_priv->vbt.child_dev_num = 0;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800922 }
Daniel Vetter6c0d93502010-08-20 18:26:46 +0200923
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000924 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000925 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -0800926 }
927
Daniel Vettera8b48992010-08-20 21:25:11 +0200928 /* Free error state after interrupts are fully disabled. */
Daniel Vetter99584db2012-11-14 17:14:04 +0100929 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
930 cancel_work_sync(&dev_priv->gpu_error.work);
Daniel Vettera8b48992010-08-20 21:25:11 +0200931 i915_destroy_error_state(dev);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200932
Eric Anholted4cb412008-07-29 12:10:39 -0700933 if (dev->pdev->msi_enabled)
934 pci_disable_msi(dev->pdev);
935
Chris Wilson44834a62010-08-19 16:09:23 +0100936 intel_opregion_fini(dev);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100937
Jesse Barnes79e53942008-11-07 14:24:08 -0800938 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter67e77c52010-08-20 22:26:30 +0200939 /* Flush any outstanding unpin_work. */
940 flush_workqueue(dev_priv->wq);
941
Jesse Barnes79e53942008-11-07 14:24:08 -0800942 mutex_lock(&dev->struct_mutex);
943 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter55a66622012-06-19 21:55:32 +0200944 i915_gem_context_fini(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800945 mutex_unlock(&dev->struct_mutex);
Chris Wilson9797fbf2012-04-24 15:47:39 +0100946 i915_gem_cleanup_stolen(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800947 }
948
Chris Wilsonf899fc62010-07-20 15:44:45 -0700949 intel_teardown_gmbus(dev);
Zhenyu Wangc48044112009-12-17 14:48:43 +0800950 intel_teardown_mchbar(dev);
951
Dave Airlie0e32b392014-05-02 14:02:48 +1000952 destroy_workqueue(dev_priv->dp_wq);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200953 destroy_workqueue(dev_priv->wq);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 pm_qos_remove_request(&dev_priv->pm_qos);
Daniel Vetterbc0c7f12010-08-20 18:18:48 +0200955
Daniel Vetter90d0a0e2014-08-06 15:04:56 +0200956 i915_global_gtt_cleanup(dev);
Imre Deak6640aab2013-05-22 17:47:13 +0300957
Chris Wilsonaec347a2013-08-26 13:46:09 +0100958 intel_uncore_fini(dev);
959 if (dev_priv->regs != NULL)
960 pci_iounmap(dev->pdev, dev_priv->regs);
961
Chris Wilson42dcedd2012-11-15 11:32:30 +0000962 if (dev_priv->slab)
963 kmem_cache_destroy(dev_priv->slab);
Eric Anholt9a298b22009-03-24 12:23:04 -0700964
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000965 pci_dev_put(dev_priv->bridge_dev);
Daniel Vetter2206e6a2014-05-13 22:21:59 +0200966 kfree(dev_priv);
Dave Airlie22eae942005-11-10 22:16:34 +1100967
968 return 0;
969}
970
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100971int i915_driver_open(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700972{
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100973 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700974
Chris Wilsonb29c19b2013-09-25 17:34:56 +0100975 ret = i915_gem_open(dev, file);
976 if (ret)
977 return ret;
Ben Widawsky254f9652012-06-04 14:42:42 -0700978
Eric Anholt673a3942008-07-30 12:06:12 -0700979 return 0;
980}
981
Jesse Barnes79e53942008-11-07 14:24:08 -0800982/**
983 * i915_driver_lastclose - clean up after all DRM clients have exited
984 * @dev: DRM device
985 *
986 * Take care of cleaning up after all DRM clients have exited. In the
987 * mode setting case, we want to restore the kernel's initial mode (just
988 * in case the last client left us in a bad state).
989 *
Daniel Vetter9021f282012-03-26 09:45:41 +0200990 * Additionally, in the non-mode setting case, we'll tear down the GTT
Jesse Barnes79e53942008-11-07 14:24:08 -0800991 * and DMA structures, since the kernel won't be using them, and clea
992 * up any GEM state.
993 */
Robin Schroer1a5036b2014-06-02 16:59:39 +0200994void i915_driver_lastclose(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
Jani Nikula4c8a4be2014-03-31 14:27:15 +0300996 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000997
Daniel Vettere8aeaee2012-07-21 16:47:09 +0200998 /* On gen6+ we refuse to init without kms enabled, but then the drm core
999 * goes right around and calls lastclose. Check for this and don't clean
1000 * up anything. */
1001 if (!dev_priv)
1002 return;
1003
1004 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetter0632fef2013-10-08 17:44:49 +02001005 intel_fbdev_restore_mode(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001006 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +10001007 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001008 }
Dave Airlie144a75f2008-03-30 07:53:58 +10001009
Eric Anholt673a3942008-07-30 12:06:12 -07001010 i915_gem_lastclose(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011}
1012
John Harrison2885f6a2014-06-26 18:23:52 +01001013void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014{
Chris Wilson0d1430a2013-12-04 14:52:06 +00001015 mutex_lock(&dev->struct_mutex);
John Harrison2885f6a2014-06-26 18:23:52 +01001016 i915_gem_context_close(dev, file);
1017 i915_gem_release(dev, file);
Chris Wilson0d1430a2013-12-04 14:52:06 +00001018 mutex_unlock(&dev->struct_mutex);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001019
1020 if (drm_core_check_feature(dev, DRIVER_MODESET))
1021 intel_modeset_preclose(dev, file);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022}
1023
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001024void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001025{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001026 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001027
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001028 if (file_priv && file_priv->bsd_ring)
1029 file_priv->bsd_ring = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001030 kfree(file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001031}
1032
Rob Clarkbaa70942013-08-02 13:27:49 -04001033const struct drm_ioctl_desc i915_ioctls[] = {
Daniel Vetter77f31812014-11-19 21:23:55 +01001034 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1035 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1036 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1037 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1038 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1039 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001040 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001041 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001042 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1043 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1044 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001045 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
Daniel Vetterb2c606f2012-01-17 12:50:12 +01001046 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetterd1c1edb2012-04-26 23:28:01 +02001047 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Daniel Vetter77f31812014-11-19 21:23:55 +01001048 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1049 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1050 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001051 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1052 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001053 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001054 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1055 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001056 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1057 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1058 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1059 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001060 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1061 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001062 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1063 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1064 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1065 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1066 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1067 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1068 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001072 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001073 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airlie1b2f1482010-08-14 20:20:34 +10001074 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1075 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Jesse Barnes8ea30862012-01-03 08:05:39 -08001076 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1077 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001078 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1079 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1080 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
1081 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Mika Kuoppalab6359912013-10-30 15:44:16 +02001082 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001083 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Dave Airliec94f7022005-07-07 21:03:38 +10001084};
1085
Damien Lespiauf95aeb12014-06-09 14:39:49 +01001086int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10001087
Daniel Vetter9021f282012-03-26 09:45:41 +02001088/*
1089 * This is really ugly: Because old userspace abused the linux agp interface to
1090 * manage the gtt, we need to claim that all intel devices are agp. For
1091 * otherwise the drm core refuses to initialize the agp support code.
Dave Airliecda17382005-07-10 17:31:26 +10001092 */
Robin Schroer1a5036b2014-06-02 16:59:39 +02001093int i915_driver_device_is_agp(struct drm_device *dev)
Dave Airliecda17382005-07-10 17:31:26 +10001094{
1095 return 1;
1096}