blob: 11ad87fca67ab20447ff3e4ac826cee9128a0139 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Ilan Peerfc8a3502015-05-13 14:34:07 +03003 * Copyright(c) 2003 - 2015 Intel Corporation. All rights reserved.
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07005 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020026 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070027 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
30#ifndef __iwl_trans_int_pcie_h__
31#define __iwl_trans_int_pcie_h__
32
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070033#include <linux/spinlock.h>
34#include <linux/interrupt.h>
35#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080036#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070037#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070038#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070039
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070040#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070042#include "iwl-trans.h"
43#include "iwl-debug.h"
44#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020045#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046
Johannes Berg206eea72015-04-17 16:38:31 +020047/* We need 2 entries for the TX command and header, and another one might
48 * be needed for potential data in the SKB's head. The remaining ones can
49 * be used for frags.
50 */
51#define IWL_PCIE_MAX_FRAGS (IWL_NUM_OF_TBS - 3)
52
Sara Sharon26d535a2015-04-28 12:56:54 +030053/*
54 * RX related structures and functions
55 */
56#define RX_NUM_QUEUES 1
57#define RX_POST_REQ_ALLOC 2
58#define RX_CLAIM_REQ_ALLOC 8
59#define RX_POOL_SIZE ((RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC) * RX_NUM_QUEUES)
Sara Sharon78485052015-12-14 17:44:11 +020060#define RX_PENDING_WATERMARK 16
Sara Sharon26d535a2015-04-28 12:56:54 +030061
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070062struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070063
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070064/*This file includes the declaration that are internal to the
65 * trans_pcie layer */
66
Johannes Berg48a2d662012-03-05 11:24:39 -080067struct iwl_rx_mem_buffer {
68 dma_addr_t page_dma;
69 struct page *page;
70 struct list_head list;
71};
72
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070073/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070074 * struct isr_statistics - interrupt statistics
75 *
76 */
77struct isr_statistics {
78 u32 hw;
79 u32 sw;
80 u32 err_code;
81 u32 sch;
82 u32 alive;
83 u32 rfkill;
84 u32 ctkill;
85 u32 wakeup;
86 u32 rx;
87 u32 tx;
88 u32 unhandled;
89};
90
91/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * struct iwl_rxq - Rx queue
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070093 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
94 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070095 * @read: Shared index to newest available Rx buffer
96 * @write: Shared index to oldest written Rx packet
97 * @free_count: Number of pre-allocated buffers in rx_free
Sara Sharon26d535a2015-04-28 12:56:54 +030098 * @used_count: Number of RBDs handled to allocator to use for allocation
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070099 * @write_actual:
Sara Sharon26d535a2015-04-28 12:56:54 +0300100 * @rx_free: list of RBDs with allocated RB ready for use
101 * @rx_used: list of RBDs with no RB attached
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700102 * @need_update: flag to indicate we need to update read/write index
103 * @rb_stts: driver's pointer to receive buffer status
104 * @rb_stts_dma: bus address of receive buffer status
105 * @lock:
Sara Sharon26d535a2015-04-28 12:56:54 +0300106 * @queue: actual rx queue
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700107 *
108 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
109 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110struct iwl_rxq {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700111 __le32 *bd;
112 dma_addr_t bd_dma;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700113 u32 read;
114 u32 write;
115 u32 free_count;
Sara Sharon26d535a2015-04-28 12:56:54 +0300116 u32 used_count;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700117 u32 write_actual;
118 struct list_head rx_free;
119 struct list_head rx_used;
Johannes Berg5d63f922014-02-27 11:20:07 +0100120 bool need_update;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700121 struct iwl_rb_status *rb_stts;
122 dma_addr_t rb_stts_dma;
123 spinlock_t lock;
Sara Sharon26d535a2015-04-28 12:56:54 +0300124 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
125};
126
127/**
128 * struct iwl_rb_allocator - Rx allocator
129 * @pool: initial pool of allocator
130 * @req_pending: number of requests the allcator had not processed yet
131 * @req_ready: number of requests honored and ready for claiming
132 * @rbd_allocated: RBDs with pages allocated and ready to be handled to
133 * the queue. This is a list of &struct iwl_rx_mem_buffer
134 * @rbd_empty: RBDs with no page attached for allocator use. This is a list
135 * of &struct iwl_rx_mem_buffer
136 * @lock: protects the rbd_allocated and rbd_empty lists
137 * @alloc_wq: work queue for background calls
138 * @rx_alloc: work struct for background calls
139 */
140struct iwl_rb_allocator {
141 struct iwl_rx_mem_buffer pool[RX_POOL_SIZE];
142 atomic_t req_pending;
143 atomic_t req_ready;
144 struct list_head rbd_allocated;
145 struct list_head rbd_empty;
146 spinlock_t lock;
147 struct workqueue_struct *alloc_wq;
148 struct work_struct rx_alloc;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700149};
150
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700151struct iwl_dma_ptr {
152 dma_addr_t dma;
153 void *addr;
154 size_t size;
155};
156
Johannes Bergbffc66c2012-03-05 11:24:42 -0800157/**
158 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
159 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800160 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200161static inline int iwl_queue_inc_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800162{
Johannes Berg83f32a42014-04-24 09:57:40 +0200163 return ++index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800164}
165
166/**
167 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
168 * @index -- current index
Johannes Bergbffc66c2012-03-05 11:24:42 -0800169 */
Johannes Berg83f32a42014-04-24 09:57:40 +0200170static inline int iwl_queue_dec_wrap(int index)
Johannes Bergbffc66c2012-03-05 11:24:42 -0800171{
Johannes Berg83f32a42014-04-24 09:57:40 +0200172 return --index & (TFD_QUEUE_SIZE_MAX - 1);
Johannes Bergbffc66c2012-03-05 11:24:42 -0800173}
174
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700175struct iwl_cmd_meta {
176 /* only for SYNC commands, iff the reply skb is wanted */
177 struct iwl_host_cmd *source;
Johannes Bergc14c7372012-04-16 14:48:08 -0700178 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700179};
180
181/*
182 * Generic queue structure
183 *
184 * Contains common data for Rx and Tx queues.
185 *
Johannes Berg83f32a42014-04-24 09:57:40 +0200186 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware
187 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700188 * there might be HW changes in the future). For the normal TX
189 * queues, n_window, which is the size of the software queue data
190 * is also 256; however, for the command queue, n_window is only
191 * 32 since we don't need so many commands pending. Since the HW
Johannes Berg83f32a42014-04-24 09:57:40 +0200192 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result,
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700193 * the software buffers (in the variables @meta, @txb in struct
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200194 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in
195 * the same struct) have 256.
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700196 * This means that we end up with the following:
197 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
198 * SW entries: | 0 | ... | 31 |
199 * where N is a number between 0 and 7. This means that the SW
200 * data is a window overlayed over the HW queue.
201 */
202struct iwl_queue {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700203 int write_ptr; /* 1-st empty entry (index) host_w*/
204 int read_ptr; /* last used entry (index) host_r*/
205 /* use for monitoring and recovering the stuck queue */
206 dma_addr_t dma_addr; /* physical addr for BD's */
207 int n_window; /* safe queue window */
208 u32 id;
209 int low_mark; /* low watermark, resume queue if free
210 * space more than this */
211 int high_mark; /* high watermark, stop queue if free
212 * space less than this */
213};
214
Johannes Bergbf8440e2012-03-19 17:12:06 +0100215#define TFD_TX_CMD_SLOTS 256
216#define TFD_CMD_SLOTS 32
217
Johannes Berg8a964f42013-02-25 16:01:34 +0100218/*
219 * The FH will write back to the first TB only, so we need
220 * to copy some data into the buffer regardless of whether
Johannes Berg38c0f3342013-02-27 13:18:50 +0100221 * it should be mapped or not. This indicates how big the
222 * first TB must be to include the scratch buffer. Since
223 * the scratch is 4 bytes at offset 12, it's 16 now. If we
224 * make it bigger then allocations will be bigger and copy
225 * slower, so that's probably not useful.
Johannes Berg8a964f42013-02-25 16:01:34 +0100226 */
Johannes Berg38c0f3342013-02-27 13:18:50 +0100227#define IWL_HCMD_SCRATCHBUF_SIZE 16
Johannes Berg8a964f42013-02-25 16:01:34 +0100228
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200229struct iwl_pcie_txq_entry {
Johannes Bergbf8440e2012-03-19 17:12:06 +0100230 struct iwl_device_cmd *cmd;
231 struct sk_buff *skb;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200232 /* buffer to free after command completes */
233 const void *free_buf;
Johannes Bergbf8440e2012-03-19 17:12:06 +0100234 struct iwl_cmd_meta meta;
235};
236
Johannes Berg38c0f3342013-02-27 13:18:50 +0100237struct iwl_pcie_txq_scratch_buf {
238 struct iwl_cmd_header hdr;
239 u8 buf[8];
240 __le32 scratch;
241};
242
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700243/**
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200244 * struct iwl_txq - Tx Queue for DMA
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700245 * @q: generic Rx/Tx queue descriptor
Johannes Bergbf8440e2012-03-19 17:12:06 +0100246 * @tfds: transmit frame descriptors (DMA memory)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100247 * @scratchbufs: start of command headers, including scratch buffers, for
248 * the writeback -- this is DMA memory and an array holding one buffer
249 * for each command on the queue
250 * @scratchbufs_dma: DMA address for the scratchbufs start
Johannes Bergbf8440e2012-03-19 17:12:06 +0100251 * @entries: transmit entries (driver state)
252 * @lock: queue lock
253 * @stuck_timer: timer that fires if queue gets stuck
254 * @trans_pcie: pointer back to transport (for timer)
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700255 * @need_update: indicates need to update read/write index
Johannes Bergbf8440e2012-03-19 17:12:06 +0100256 * @active: stores if queue is active
Johannes Berg68972c42013-06-11 19:05:27 +0200257 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200258 * @wd_timeout: queue watchdog timeout (jiffies) - per queue
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200259 * @frozen: tx stuck queue timer is frozen
260 * @frozen_expiry_remainder: remember how long until the timer fires
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700261 *
262 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
263 * descriptors) and required locking structures.
264 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200265struct iwl_txq {
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700266 struct iwl_queue q;
267 struct iwl_tfd *tfds;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100268 struct iwl_pcie_txq_scratch_buf *scratchbufs;
269 dma_addr_t scratchbufs_dma;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200270 struct iwl_pcie_txq_entry *entries;
Johannes Berg015c15e2012-03-05 11:24:24 -0800271 spinlock_t lock;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200272 unsigned long frozen_expiry_remainder;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700273 struct timer_list stuck_timer;
274 struct iwl_trans_pcie *trans_pcie;
Johannes Berg43aa6162014-02-27 14:24:36 +0100275 bool need_update;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +0200276 bool frozen;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700277 u8 active;
Johannes Berg68972c42013-06-11 19:05:27 +0200278 bool ampdu;
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200279 bool block;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200280 unsigned long wd_timeout;
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200281 struct sk_buff_head overflow_q;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700282};
283
Johannes Berg38c0f3342013-02-27 13:18:50 +0100284static inline dma_addr_t
285iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx)
286{
287 return txq->scratchbufs_dma +
288 sizeof(struct iwl_pcie_txq_scratch_buf) * idx;
289}
290
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300291struct iwl_tso_hdr_page {
292 struct page *page;
293 u8 *pos;
294};
295
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700296/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700297 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700298 * @rxq: all the RX queue data
Sara Sharon78485052015-12-14 17:44:11 +0200299 * @rx_pool: initial pool of iwl_rx_mem_buffer for all the queues
Sara Sharon26d535a2015-04-28 12:56:54 +0300300 * @rba: allocator for RX replenishing
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700301 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700302 * @trans: pointer to the generic transport area
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700303 * @scd_base_addr: scheduler sram base address in SRAM
304 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700305 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800306 * @pci_dev: basic pci-network driver stuff
307 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800308 * @ucode_write_complete: indicates that the ucode has been copied.
309 * @ucode_write_waitq: wait queue for uCode load
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800310 * @cmd_queue - command queue number
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200311 * @rx_buf_size: Rx buffer size
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200312 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes)
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300313 * @scd_set_active: should the transport configure the SCD for HCMD queue
Aviya Erenfeldab021652015-06-09 16:45:52 +0300314 * @wide_cmd_header: true when ucode supports wide command header format
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300315 * @sw_csum_tx: if true, then the transport will compute the csum of the TXed
316 * frame.
Johannes Bergb2cf4102012-04-09 17:46:51 -0700317 * @rx_page_order: page order for receive buffer size
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200318 * @reg_lock: protect hw register access
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300319 * @mutex: to protect stop_device / start_fw / start_hw
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200320 * @cmd_in_flight: true when we have a host command in flight
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300321 * @fw_mon_phys: physical address of the buffer for the firmware monitor
322 * @fw_mon_page: points to the first page of the buffer for the firmware monitor
323 * @fw_mon_size: size of the buffer for the firmware monitor
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700324 */
325struct iwl_trans_pcie {
Sara Sharon78485052015-12-14 17:44:11 +0200326 struct iwl_rxq *rxq;
327 struct iwl_rx_mem_buffer rx_pool[RX_QUEUE_SIZE];
Sara Sharon26d535a2015-04-28 12:56:54 +0300328 struct iwl_rb_allocator rba;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700329 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700330 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700331
Johannes Bergf14d6b32014-03-21 13:30:03 +0100332 struct net_device napi_dev;
333 struct napi_struct napi;
334
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300335 struct __percpu iwl_tso_hdr_page *tso_hdr_page;
336
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700337 /* INT ICT Table */
338 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700339 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700340 int ict_index;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700341 bool use_ict;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300342 bool is_down;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700343 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700344
Johannes Berg7b114882012-02-05 13:55:11 -0800345 spinlock_t irq_lock;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +0300346 struct mutex mutex;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700347 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700348 u32 scd_base_addr;
349 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700350 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700351
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200352 struct iwl_txq *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700353 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700354 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800355
356 /* PCI bus related data */
357 struct pci_dev *pci_dev;
358 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800359
360 bool ucode_write_complete;
361 wait_queue_head_t ucode_write_waitq;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200362 wait_queue_head_t wait_command_queue;
363
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800364 u8 cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +0300365 u8 cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200366 unsigned int cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -0800367 u8 n_no_reclaim_cmds;
368 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Bergb2cf4102012-04-09 17:46:51 -0700369
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200370 enum iwl_amsdu_size rx_buf_size;
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200371 bool bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +0300372 bool scd_set_active;
Aviya Erenfeldab021652015-06-09 16:45:52 +0300373 bool wide_cmd_header;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +0300374 bool sw_csum_tx;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700375 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700376
Lilach Edelsteine56b04e2013-01-16 11:34:49 +0200377 /*protect hw register */
378 spinlock_t reg_lock;
Ilan Peerfc8a3502015-05-13 14:34:07 +0300379 bool cmd_hold_nic_awake;
Eliad Peller7616f332014-11-20 17:33:43 +0200380 bool ref_cmd_in_flight;
381
382 /* protect ref counter */
383 spinlock_t ref_lock;
384 u32 ref_count;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300385
386 dma_addr_t fw_mon_phys;
387 struct page *fw_mon_page;
388 u32 fw_mon_size;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700389};
390
Johannes Berg85e5a382015-11-12 16:16:01 +0100391static inline struct iwl_trans_pcie *
392IWL_TRANS_GET_PCIE_TRANS(struct iwl_trans *trans)
393{
394 return (void *)trans->trans_specific;
395}
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700396
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700397static inline struct iwl_trans *
398iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
399{
400 return container_of((void *)trans_pcie, struct iwl_trans,
401 trans_specific);
402}
403
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200404/*
405 * Convention: trans API functions: iwl_trans_pcie_XXX
406 * Other functions: iwl_pcie_XXX
407 */
Johannes Bergd1ff5252012-04-12 06:24:30 -0700408struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
409 const struct pci_device_id *ent,
410 const struct iwl_cfg *cfg);
411void iwl_trans_pcie_free(struct iwl_trans *trans);
412
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700413/*****************************************************
414* RX
415******************************************************/
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200416int iwl_pcie_rx_init(struct iwl_trans *trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100417irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200418int iwl_pcie_rx_stop(struct iwl_trans *trans);
419void iwl_pcie_rx_free(struct iwl_trans *trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700420
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700421/*****************************************************
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200422* ICT - interrupt handling
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700423******************************************************/
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +0200424irqreturn_t iwl_pcie_isr(int irq, void *data);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200425int iwl_pcie_alloc_ict(struct iwl_trans *trans);
426void iwl_pcie_free_ict(struct iwl_trans *trans);
427void iwl_pcie_reset_ict(struct iwl_trans *trans);
428void iwl_pcie_disable_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700429
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700430/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700431* TX / HCMD
432******************************************************/
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200433int iwl_pcie_tx_init(struct iwl_trans *trans);
434void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr);
435int iwl_pcie_tx_stop(struct iwl_trans *trans);
436void iwl_pcie_tx_free(struct iwl_trans *trans);
Johannes Bergfea77952014-08-01 11:58:47 +0200437void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200438 const struct iwl_trans_txq_scd_cfg *cfg,
439 unsigned int wdg_timeout);
Johannes Bergd4578ea2014-08-01 12:17:40 +0200440void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue,
441 bool configure_scd);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200442int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
443 struct iwl_device_cmd *dev_cmd, int txq_id);
Johannes Bergea68f462014-02-27 14:36:55 +0100444void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200445int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200446void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +0200447 struct iwl_rx_cmd_buffer *rxb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200448void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
449 struct sk_buff_head *skbs);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100450void iwl_trans_pcie_tx_reset(struct iwl_trans *trans);
451
Eliad Peller7616f332014-11-20 17:33:43 +0200452void iwl_trans_pcie_ref(struct iwl_trans *trans);
453void iwl_trans_pcie_unref(struct iwl_trans *trans);
454
Johannes Berg4d075002014-04-24 10:41:31 +0200455static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
456{
457 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
458
459 return le16_to_cpu(tb->hi_n_len) >> 4;
460}
461
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700462/*****************************************************
463* Error handling
464******************************************************/
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200465void iwl_pcie_dump_csr(struct iwl_trans *trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700466
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700467/*****************************************************
468* Helpers
469******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700470static inline void iwl_disable_interrupts(struct iwl_trans *trans)
471{
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200472 clear_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700473
474 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200475 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700476
477 /* acknowledge/clear/reset any interrupts still pending
478 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200479 iwl_write32(trans, CSR_INT, 0xffffffff);
480 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700481 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
482}
483
484static inline void iwl_enable_interrupts(struct iwl_trans *trans)
485{
Don Fry83626402012-03-07 09:52:37 -0800486 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700487
488 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200489 set_bit(STATUS_INT_ENABLED, &trans->status);
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200490 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200491 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700492}
493
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800494static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
495{
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200496 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
497
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800498 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
Emmanuel Grumbach2dbc3682013-12-09 11:09:47 +0200499 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL;
500 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800501}
502
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700503static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200504 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700505{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700506 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700507
Johannes Berg9eae88f2012-03-15 13:26:52 -0700508 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
509 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
510 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800511 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700512}
513
514static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200515 struct iwl_txq *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700516{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700518
Johannes Berg9eae88f2012-03-15 13:26:52 -0700519 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
520 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
521 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
522 } else
523 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
524 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700525}
526
Emmanuel Grumbach6ca6ebc2012-11-14 23:38:08 +0200527static inline bool iwl_queue_used(const struct iwl_queue *q, int i)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700528{
529 return q->write_ptr >= q->read_ptr ?
530 (i >= q->read_ptr && i < q->write_ptr) :
531 !(i < q->read_ptr && i >= q->write_ptr);
532}
533
534static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
535{
536 return index & (q->n_window - 1);
537}
538
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200539static inline bool iwl_is_rfkill_set(struct iwl_trans *trans)
540{
541 return !(iwl_read32(trans, CSR_GP_CNTRL) &
542 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
543}
544
Emmanuel Grumbachb9439492013-12-22 15:09:40 +0200545static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
546 u32 reg, u32 mask, u32 value)
547{
548 u32 v;
549
550#ifdef CONFIG_IWLWIFI_DEBUG
551 WARN_ON_ONCE(value & ~mask);
552#endif
553
554 v = iwl_read32(trans, reg);
555 v &= ~mask;
556 v |= value;
557 iwl_write32(trans, reg, v);
558}
559
560static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
561 u32 reg, u32 mask)
562{
563 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
564}
565
566static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
567 u32 reg, u32 mask)
568{
569 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
570}
571
Johannes Berg14cfca72014-02-25 20:50:53 +0100572void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state);
573
Johannes Bergf8a1edb2015-11-11 11:53:32 +0100574#ifdef CONFIG_IWLWIFI_DEBUGFS
575int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans);
576#else
577static inline int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
578{
579 return 0;
580}
581#endif
582
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700583#endif /* __iwl_trans_int_pcie_h__ */