blob: 92105916ef40b2a788630481c2968c6227ba4755 [file] [log] [blame]
Roger Chen7ad269e2014-12-29 17:43:36 +08001/**
2 * dwmac-rk.c - Rockchip RK3288 DWMAC specific glue layer
3 *
4 * Copyright (C) 2014 Chen-Zhi (Roger Chen)
5 *
6 * Chen-Zhi (Roger Chen) <roger.chen@rock-chips.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19#include <linux/stmmac.h>
20#include <linux/bitops.h>
21#include <linux/clk.h>
22#include <linux/phy.h>
23#include <linux/of_net.h>
24#include <linux/gpio.h>
Joachim Eastwoode0fb4012015-05-14 12:11:02 +020025#include <linux/module.h>
Roger Chen7ad269e2014-12-29 17:43:36 +080026#include <linux/of_gpio.h>
27#include <linux/of_device.h>
Joachim Eastwoode0fb4012015-05-14 12:11:02 +020028#include <linux/platform_device.h>
Roger Chen7ad269e2014-12-29 17:43:36 +080029#include <linux/regulator/consumer.h>
30#include <linux/delay.h>
31#include <linux/mfd/syscon.h>
32#include <linux/regmap.h>
33
Joachim Eastwoode0fb4012015-05-14 12:11:02 +020034#include "stmmac_platform.h"
35
Heiko Stübner0fb98db2015-06-21 21:52:53 +020036struct rk_priv_data;
37struct rk_gmac_ops {
38 void (*set_to_rgmii)(struct rk_priv_data *bsp_priv,
39 int tx_delay, int rx_delay);
40 void (*set_to_rmii)(struct rk_priv_data *bsp_priv);
41 void (*set_rgmii_speed)(struct rk_priv_data *bsp_priv, int speed);
42 void (*set_rmii_speed)(struct rk_priv_data *bsp_priv, int speed);
43};
44
Roger Chen7ad269e2014-12-29 17:43:36 +080045struct rk_priv_data {
46 struct platform_device *pdev;
47 int phy_iface;
Romain Perier2e12f532015-01-20 07:09:39 +000048 struct regulator *regulator;
Vincent Palatin229666c2016-06-15 11:32:22 -070049 bool suspended;
Joachim Eastwood92c25882015-07-29 00:09:00 +020050 const struct rk_gmac_ops *ops;
Roger Chen7ad269e2014-12-29 17:43:36 +080051
52 bool clk_enabled;
53 bool clock_input;
54
55 struct clk *clk_mac;
Roger Chen7ad269e2014-12-29 17:43:36 +080056 struct clk *gmac_clkin;
57 struct clk *mac_clk_rx;
58 struct clk *mac_clk_tx;
59 struct clk *clk_mac_ref;
60 struct clk *clk_mac_refout;
61 struct clk *aclk_mac;
62 struct clk *pclk_mac;
63
64 int tx_delay;
65 int rx_delay;
66
67 struct regmap *grf;
68};
69
70#define HIWORD_UPDATE(val, mask, shift) \
71 ((val) << (shift) | (mask) << ((shift) + 16))
72
73#define GRF_BIT(nr) (BIT(nr) | BIT(nr+16))
74#define GRF_CLR_BIT(nr) (BIT(nr+16))
75
Xing Zhenge7ffd812016-06-21 20:33:28 +080076#define RK3228_GRF_MAC_CON0 0x0900
77#define RK3228_GRF_MAC_CON1 0x0904
78
79/* RK3228_GRF_MAC_CON0 */
80#define RK3228_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
81#define RK3228_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
82
83/* RK3228_GRF_MAC_CON1 */
84#define RK3228_GMAC_PHY_INTF_SEL_RGMII \
85 (GRF_BIT(4) | GRF_CLR_BIT(5) | GRF_CLR_BIT(6))
86#define RK3228_GMAC_PHY_INTF_SEL_RMII \
87 (GRF_CLR_BIT(4) | GRF_CLR_BIT(5) | GRF_BIT(6))
88#define RK3228_GMAC_FLOW_CTRL GRF_BIT(3)
89#define RK3228_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(3)
90#define RK3228_GMAC_SPEED_10M GRF_CLR_BIT(2)
91#define RK3228_GMAC_SPEED_100M GRF_BIT(2)
92#define RK3228_GMAC_RMII_CLK_25M GRF_BIT(7)
93#define RK3228_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(7)
94#define RK3228_GMAC_CLK_125M (GRF_CLR_BIT(8) | GRF_CLR_BIT(9))
95#define RK3228_GMAC_CLK_25M (GRF_BIT(8) | GRF_BIT(9))
96#define RK3228_GMAC_CLK_2_5M (GRF_CLR_BIT(8) | GRF_BIT(9))
97#define RK3228_GMAC_RMII_MODE GRF_BIT(10)
98#define RK3228_GMAC_RMII_MODE_CLR GRF_CLR_BIT(10)
99#define RK3228_GMAC_TXCLK_DLY_ENABLE GRF_BIT(0)
100#define RK3228_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(0)
101#define RK3228_GMAC_RXCLK_DLY_ENABLE GRF_BIT(1)
102#define RK3228_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(1)
103
104static void rk3228_set_to_rgmii(struct rk_priv_data *bsp_priv,
105 int tx_delay, int rx_delay)
106{
107 struct device *dev = &bsp_priv->pdev->dev;
108
109 if (IS_ERR(bsp_priv->grf)) {
110 dev_err(dev, "Missing rockchip,grf property\n");
111 return;
112 }
113
114 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
115 RK3228_GMAC_PHY_INTF_SEL_RGMII |
116 RK3228_GMAC_RMII_MODE_CLR |
117 RK3228_GMAC_RXCLK_DLY_ENABLE |
118 RK3228_GMAC_TXCLK_DLY_ENABLE);
119
120 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON0,
121 RK3228_GMAC_CLK_RX_DL_CFG(rx_delay) |
122 RK3228_GMAC_CLK_TX_DL_CFG(tx_delay));
123}
124
125static void rk3228_set_to_rmii(struct rk_priv_data *bsp_priv)
126{
127 struct device *dev = &bsp_priv->pdev->dev;
128
129 if (IS_ERR(bsp_priv->grf)) {
130 dev_err(dev, "Missing rockchip,grf property\n");
131 return;
132 }
133
134 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
135 RK3228_GMAC_PHY_INTF_SEL_RMII |
136 RK3228_GMAC_RMII_MODE);
137
138 /* set MAC to RMII mode */
139 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1, GRF_BIT(11));
140}
141
142static void rk3228_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
143{
144 struct device *dev = &bsp_priv->pdev->dev;
145
146 if (IS_ERR(bsp_priv->grf)) {
147 dev_err(dev, "Missing rockchip,grf property\n");
148 return;
149 }
150
151 if (speed == 10)
152 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
153 RK3228_GMAC_CLK_2_5M);
154 else if (speed == 100)
155 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
156 RK3228_GMAC_CLK_25M);
157 else if (speed == 1000)
158 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
159 RK3228_GMAC_CLK_125M);
160 else
161 dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
162}
163
164static void rk3228_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
165{
166 struct device *dev = &bsp_priv->pdev->dev;
167
168 if (IS_ERR(bsp_priv->grf)) {
169 dev_err(dev, "Missing rockchip,grf property\n");
170 return;
171 }
172
173 if (speed == 10)
174 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
175 RK3228_GMAC_RMII_CLK_2_5M |
176 RK3228_GMAC_SPEED_10M);
177 else if (speed == 100)
178 regmap_write(bsp_priv->grf, RK3228_GRF_MAC_CON1,
179 RK3228_GMAC_RMII_CLK_25M |
180 RK3228_GMAC_SPEED_100M);
181 else
182 dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
183}
184
185static const struct rk_gmac_ops rk3228_ops = {
186 .set_to_rgmii = rk3228_set_to_rgmii,
187 .set_to_rmii = rk3228_set_to_rmii,
188 .set_rgmii_speed = rk3228_set_rgmii_speed,
189 .set_rmii_speed = rk3228_set_rmii_speed,
190};
191
Roger Chen7ad269e2014-12-29 17:43:36 +0800192#define RK3288_GRF_SOC_CON1 0x0248
193#define RK3288_GRF_SOC_CON3 0x0250
Roger Chen7ad269e2014-12-29 17:43:36 +0800194
195/*RK3288_GRF_SOC_CON1*/
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200196#define RK3288_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(6) | GRF_CLR_BIT(7) | \
197 GRF_CLR_BIT(8))
198#define RK3288_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(6) | GRF_CLR_BIT(7) | \
199 GRF_BIT(8))
200#define RK3288_GMAC_FLOW_CTRL GRF_BIT(9)
201#define RK3288_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(9)
202#define RK3288_GMAC_SPEED_10M GRF_CLR_BIT(10)
203#define RK3288_GMAC_SPEED_100M GRF_BIT(10)
204#define RK3288_GMAC_RMII_CLK_25M GRF_BIT(11)
205#define RK3288_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(11)
206#define RK3288_GMAC_CLK_125M (GRF_CLR_BIT(12) | GRF_CLR_BIT(13))
207#define RK3288_GMAC_CLK_25M (GRF_BIT(12) | GRF_BIT(13))
208#define RK3288_GMAC_CLK_2_5M (GRF_CLR_BIT(12) | GRF_BIT(13))
209#define RK3288_GMAC_RMII_MODE GRF_BIT(14)
210#define RK3288_GMAC_RMII_MODE_CLR GRF_CLR_BIT(14)
Roger Chen7ad269e2014-12-29 17:43:36 +0800211
212/*RK3288_GRF_SOC_CON3*/
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200213#define RK3288_GMAC_TXCLK_DLY_ENABLE GRF_BIT(14)
214#define RK3288_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(14)
215#define RK3288_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
216#define RK3288_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
217#define RK3288_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 7)
218#define RK3288_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
Roger Chen7ad269e2014-12-29 17:43:36 +0800219
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200220static void rk3288_set_to_rgmii(struct rk_priv_data *bsp_priv,
221 int tx_delay, int rx_delay)
Roger Chen7ad269e2014-12-29 17:43:36 +0800222{
223 struct device *dev = &bsp_priv->pdev->dev;
224
225 if (IS_ERR(bsp_priv->grf)) {
Romain Perierd42202d2015-06-15 17:44:19 +0000226 dev_err(dev, "Missing rockchip,grf property\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800227 return;
228 }
229
230 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200231 RK3288_GMAC_PHY_INTF_SEL_RGMII |
232 RK3288_GMAC_RMII_MODE_CLR);
Roger Chen7ad269e2014-12-29 17:43:36 +0800233 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON3,
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200234 RK3288_GMAC_RXCLK_DLY_ENABLE |
235 RK3288_GMAC_TXCLK_DLY_ENABLE |
236 RK3288_GMAC_CLK_RX_DL_CFG(rx_delay) |
237 RK3288_GMAC_CLK_TX_DL_CFG(tx_delay));
Roger Chen7ad269e2014-12-29 17:43:36 +0800238}
239
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200240static void rk3288_set_to_rmii(struct rk_priv_data *bsp_priv)
Roger Chen7ad269e2014-12-29 17:43:36 +0800241{
242 struct device *dev = &bsp_priv->pdev->dev;
243
244 if (IS_ERR(bsp_priv->grf)) {
Romain Perierd42202d2015-06-15 17:44:19 +0000245 dev_err(dev, "Missing rockchip,grf property\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800246 return;
247 }
248
249 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200250 RK3288_GMAC_PHY_INTF_SEL_RMII | RK3288_GMAC_RMII_MODE);
Roger Chen7ad269e2014-12-29 17:43:36 +0800251}
252
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200253static void rk3288_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
Roger Chen7ad269e2014-12-29 17:43:36 +0800254{
255 struct device *dev = &bsp_priv->pdev->dev;
256
257 if (IS_ERR(bsp_priv->grf)) {
Romain Perierd42202d2015-06-15 17:44:19 +0000258 dev_err(dev, "Missing rockchip,grf property\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800259 return;
260 }
261
262 if (speed == 10)
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200263 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
264 RK3288_GMAC_CLK_2_5M);
Roger Chen7ad269e2014-12-29 17:43:36 +0800265 else if (speed == 100)
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200266 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
267 RK3288_GMAC_CLK_25M);
Roger Chen7ad269e2014-12-29 17:43:36 +0800268 else if (speed == 1000)
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200269 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
270 RK3288_GMAC_CLK_125M);
Roger Chen7ad269e2014-12-29 17:43:36 +0800271 else
272 dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
273}
274
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200275static void rk3288_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
Roger Chen7ad269e2014-12-29 17:43:36 +0800276{
277 struct device *dev = &bsp_priv->pdev->dev;
278
279 if (IS_ERR(bsp_priv->grf)) {
Romain Perierd42202d2015-06-15 17:44:19 +0000280 dev_err(dev, "Missing rockchip,grf property\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800281 return;
282 }
283
284 if (speed == 10) {
285 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200286 RK3288_GMAC_RMII_CLK_2_5M |
287 RK3288_GMAC_SPEED_10M);
Roger Chen7ad269e2014-12-29 17:43:36 +0800288 } else if (speed == 100) {
289 regmap_write(bsp_priv->grf, RK3288_GRF_SOC_CON1,
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200290 RK3288_GMAC_RMII_CLK_25M |
291 RK3288_GMAC_SPEED_100M);
Roger Chen7ad269e2014-12-29 17:43:36 +0800292 } else {
293 dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
294 }
295}
296
Joachim Eastwood92c25882015-07-29 00:09:00 +0200297static const struct rk_gmac_ops rk3288_ops = {
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200298 .set_to_rgmii = rk3288_set_to_rgmii,
299 .set_to_rmii = rk3288_set_to_rmii,
300 .set_rgmii_speed = rk3288_set_rgmii_speed,
301 .set_rmii_speed = rk3288_set_rmii_speed,
302};
303
Heiko Stübnerdf558852015-06-21 21:52:54 +0200304#define RK3368_GRF_SOC_CON15 0x043c
305#define RK3368_GRF_SOC_CON16 0x0440
306
307/* RK3368_GRF_SOC_CON15 */
308#define RK3368_GMAC_PHY_INTF_SEL_RGMII (GRF_BIT(9) | GRF_CLR_BIT(10) | \
309 GRF_CLR_BIT(11))
310#define RK3368_GMAC_PHY_INTF_SEL_RMII (GRF_CLR_BIT(9) | GRF_CLR_BIT(10) | \
311 GRF_BIT(11))
312#define RK3368_GMAC_FLOW_CTRL GRF_BIT(8)
313#define RK3368_GMAC_FLOW_CTRL_CLR GRF_CLR_BIT(8)
314#define RK3368_GMAC_SPEED_10M GRF_CLR_BIT(7)
315#define RK3368_GMAC_SPEED_100M GRF_BIT(7)
316#define RK3368_GMAC_RMII_CLK_25M GRF_BIT(3)
317#define RK3368_GMAC_RMII_CLK_2_5M GRF_CLR_BIT(3)
318#define RK3368_GMAC_CLK_125M (GRF_CLR_BIT(4) | GRF_CLR_BIT(5))
319#define RK3368_GMAC_CLK_25M (GRF_BIT(4) | GRF_BIT(5))
320#define RK3368_GMAC_CLK_2_5M (GRF_CLR_BIT(4) | GRF_BIT(5))
321#define RK3368_GMAC_RMII_MODE GRF_BIT(6)
322#define RK3368_GMAC_RMII_MODE_CLR GRF_CLR_BIT(6)
323
324/* RK3368_GRF_SOC_CON16 */
325#define RK3368_GMAC_TXCLK_DLY_ENABLE GRF_BIT(7)
326#define RK3368_GMAC_TXCLK_DLY_DISABLE GRF_CLR_BIT(7)
327#define RK3368_GMAC_RXCLK_DLY_ENABLE GRF_BIT(15)
328#define RK3368_GMAC_RXCLK_DLY_DISABLE GRF_CLR_BIT(15)
329#define RK3368_GMAC_CLK_RX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 8)
330#define RK3368_GMAC_CLK_TX_DL_CFG(val) HIWORD_UPDATE(val, 0x7F, 0)
331
332static void rk3368_set_to_rgmii(struct rk_priv_data *bsp_priv,
333 int tx_delay, int rx_delay)
334{
335 struct device *dev = &bsp_priv->pdev->dev;
336
337 if (IS_ERR(bsp_priv->grf)) {
338 dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
339 return;
340 }
341
342 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
343 RK3368_GMAC_PHY_INTF_SEL_RGMII |
344 RK3368_GMAC_RMII_MODE_CLR);
345 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON16,
346 RK3368_GMAC_RXCLK_DLY_ENABLE |
347 RK3368_GMAC_TXCLK_DLY_ENABLE |
348 RK3368_GMAC_CLK_RX_DL_CFG(rx_delay) |
349 RK3368_GMAC_CLK_TX_DL_CFG(tx_delay));
350}
351
352static void rk3368_set_to_rmii(struct rk_priv_data *bsp_priv)
353{
354 struct device *dev = &bsp_priv->pdev->dev;
355
356 if (IS_ERR(bsp_priv->grf)) {
357 dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
358 return;
359 }
360
361 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
362 RK3368_GMAC_PHY_INTF_SEL_RMII | RK3368_GMAC_RMII_MODE);
363}
364
365static void rk3368_set_rgmii_speed(struct rk_priv_data *bsp_priv, int speed)
366{
367 struct device *dev = &bsp_priv->pdev->dev;
368
369 if (IS_ERR(bsp_priv->grf)) {
370 dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
371 return;
372 }
373
374 if (speed == 10)
375 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
376 RK3368_GMAC_CLK_2_5M);
377 else if (speed == 100)
378 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
379 RK3368_GMAC_CLK_25M);
380 else if (speed == 1000)
381 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
382 RK3368_GMAC_CLK_125M);
383 else
384 dev_err(dev, "unknown speed value for RGMII! speed=%d", speed);
385}
386
387static void rk3368_set_rmii_speed(struct rk_priv_data *bsp_priv, int speed)
388{
389 struct device *dev = &bsp_priv->pdev->dev;
390
391 if (IS_ERR(bsp_priv->grf)) {
392 dev_err(dev, "%s: Missing rockchip,grf property\n", __func__);
393 return;
394 }
395
396 if (speed == 10) {
397 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
398 RK3368_GMAC_RMII_CLK_2_5M |
399 RK3368_GMAC_SPEED_10M);
400 } else if (speed == 100) {
401 regmap_write(bsp_priv->grf, RK3368_GRF_SOC_CON15,
402 RK3368_GMAC_RMII_CLK_25M |
403 RK3368_GMAC_SPEED_100M);
404 } else {
405 dev_err(dev, "unknown speed value for RMII! speed=%d", speed);
406 }
407}
408
Joachim Eastwood92c25882015-07-29 00:09:00 +0200409static const struct rk_gmac_ops rk3368_ops = {
Heiko Stübnerdf558852015-06-21 21:52:54 +0200410 .set_to_rgmii = rk3368_set_to_rgmii,
411 .set_to_rmii = rk3368_set_to_rmii,
412 .set_rgmii_speed = rk3368_set_rgmii_speed,
413 .set_rmii_speed = rk3368_set_rmii_speed,
414};
415
Roger Chen7ad269e2014-12-29 17:43:36 +0800416static int gmac_clk_init(struct rk_priv_data *bsp_priv)
417{
418 struct device *dev = &bsp_priv->pdev->dev;
419
420 bsp_priv->clk_enabled = false;
421
422 bsp_priv->mac_clk_rx = devm_clk_get(dev, "mac_clk_rx");
423 if (IS_ERR(bsp_priv->mac_clk_rx))
Romain Perierd42202d2015-06-15 17:44:19 +0000424 dev_err(dev, "cannot get clock %s\n",
425 "mac_clk_rx");
Roger Chen7ad269e2014-12-29 17:43:36 +0800426
427 bsp_priv->mac_clk_tx = devm_clk_get(dev, "mac_clk_tx");
428 if (IS_ERR(bsp_priv->mac_clk_tx))
Romain Perierd42202d2015-06-15 17:44:19 +0000429 dev_err(dev, "cannot get clock %s\n",
430 "mac_clk_tx");
Roger Chen7ad269e2014-12-29 17:43:36 +0800431
432 bsp_priv->aclk_mac = devm_clk_get(dev, "aclk_mac");
433 if (IS_ERR(bsp_priv->aclk_mac))
Romain Perierd42202d2015-06-15 17:44:19 +0000434 dev_err(dev, "cannot get clock %s\n",
435 "aclk_mac");
Roger Chen7ad269e2014-12-29 17:43:36 +0800436
437 bsp_priv->pclk_mac = devm_clk_get(dev, "pclk_mac");
438 if (IS_ERR(bsp_priv->pclk_mac))
Romain Perierd42202d2015-06-15 17:44:19 +0000439 dev_err(dev, "cannot get clock %s\n",
440 "pclk_mac");
Roger Chen7ad269e2014-12-29 17:43:36 +0800441
442 bsp_priv->clk_mac = devm_clk_get(dev, "stmmaceth");
443 if (IS_ERR(bsp_priv->clk_mac))
Romain Perierd42202d2015-06-15 17:44:19 +0000444 dev_err(dev, "cannot get clock %s\n",
445 "stmmaceth");
Roger Chen7ad269e2014-12-29 17:43:36 +0800446
447 if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII) {
448 bsp_priv->clk_mac_ref = devm_clk_get(dev, "clk_mac_ref");
449 if (IS_ERR(bsp_priv->clk_mac_ref))
Romain Perierd42202d2015-06-15 17:44:19 +0000450 dev_err(dev, "cannot get clock %s\n",
451 "clk_mac_ref");
Roger Chen7ad269e2014-12-29 17:43:36 +0800452
453 if (!bsp_priv->clock_input) {
454 bsp_priv->clk_mac_refout =
455 devm_clk_get(dev, "clk_mac_refout");
456 if (IS_ERR(bsp_priv->clk_mac_refout))
Romain Perierd42202d2015-06-15 17:44:19 +0000457 dev_err(dev, "cannot get clock %s\n",
458 "clk_mac_refout");
Roger Chen7ad269e2014-12-29 17:43:36 +0800459 }
460 }
461
462 if (bsp_priv->clock_input) {
Romain Perierd42202d2015-06-15 17:44:19 +0000463 dev_info(dev, "clock input from PHY\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800464 } else {
465 if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII)
Heiko Stübnerc48fa332015-06-21 21:52:52 +0200466 clk_set_rate(bsp_priv->clk_mac, 50000000);
Roger Chen7ad269e2014-12-29 17:43:36 +0800467 }
468
469 return 0;
470}
471
472static int gmac_clk_enable(struct rk_priv_data *bsp_priv, bool enable)
473{
LABBE Corentin428ad1b2015-11-05 10:26:46 +0100474 int phy_iface = bsp_priv->phy_iface;
Roger Chen7ad269e2014-12-29 17:43:36 +0800475
476 if (enable) {
477 if (!bsp_priv->clk_enabled) {
478 if (phy_iface == PHY_INTERFACE_MODE_RMII) {
479 if (!IS_ERR(bsp_priv->mac_clk_rx))
480 clk_prepare_enable(
481 bsp_priv->mac_clk_rx);
482
483 if (!IS_ERR(bsp_priv->clk_mac_ref))
484 clk_prepare_enable(
485 bsp_priv->clk_mac_ref);
486
487 if (!IS_ERR(bsp_priv->clk_mac_refout))
488 clk_prepare_enable(
489 bsp_priv->clk_mac_refout);
490 }
491
492 if (!IS_ERR(bsp_priv->aclk_mac))
493 clk_prepare_enable(bsp_priv->aclk_mac);
494
495 if (!IS_ERR(bsp_priv->pclk_mac))
496 clk_prepare_enable(bsp_priv->pclk_mac);
497
498 if (!IS_ERR(bsp_priv->mac_clk_tx))
499 clk_prepare_enable(bsp_priv->mac_clk_tx);
500
501 /**
502 * if (!IS_ERR(bsp_priv->clk_mac))
503 * clk_prepare_enable(bsp_priv->clk_mac);
504 */
505 mdelay(5);
506 bsp_priv->clk_enabled = true;
507 }
508 } else {
509 if (bsp_priv->clk_enabled) {
510 if (phy_iface == PHY_INTERFACE_MODE_RMII) {
511 if (!IS_ERR(bsp_priv->mac_clk_rx))
512 clk_disable_unprepare(
513 bsp_priv->mac_clk_rx);
514
515 if (!IS_ERR(bsp_priv->clk_mac_ref))
516 clk_disable_unprepare(
517 bsp_priv->clk_mac_ref);
518
519 if (!IS_ERR(bsp_priv->clk_mac_refout))
520 clk_disable_unprepare(
521 bsp_priv->clk_mac_refout);
522 }
523
524 if (!IS_ERR(bsp_priv->aclk_mac))
525 clk_disable_unprepare(bsp_priv->aclk_mac);
526
527 if (!IS_ERR(bsp_priv->pclk_mac))
528 clk_disable_unprepare(bsp_priv->pclk_mac);
529
530 if (!IS_ERR(bsp_priv->mac_clk_tx))
531 clk_disable_unprepare(bsp_priv->mac_clk_tx);
532 /**
533 * if (!IS_ERR(bsp_priv->clk_mac))
534 * clk_disable_unprepare(bsp_priv->clk_mac);
535 */
536 bsp_priv->clk_enabled = false;
537 }
538 }
539
540 return 0;
541}
542
543static int phy_power_on(struct rk_priv_data *bsp_priv, bool enable)
544{
Romain Perier2e12f532015-01-20 07:09:39 +0000545 struct regulator *ldo = bsp_priv->regulator;
Roger Chen7ad269e2014-12-29 17:43:36 +0800546 int ret;
547 struct device *dev = &bsp_priv->pdev->dev;
548
Romain Perier2e12f532015-01-20 07:09:39 +0000549 if (!ldo) {
Romain Perierd42202d2015-06-15 17:44:19 +0000550 dev_err(dev, "no regulator found\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800551 return -1;
552 }
553
Romain Perier2e12f532015-01-20 07:09:39 +0000554 if (enable) {
555 ret = regulator_enable(ldo);
556 if (ret)
Romain Perierd42202d2015-06-15 17:44:19 +0000557 dev_err(dev, "fail to enable phy-supply\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800558 } else {
Romain Perier2e12f532015-01-20 07:09:39 +0000559 ret = regulator_disable(ldo);
560 if (ret)
Romain Perierd42202d2015-06-15 17:44:19 +0000561 dev_err(dev, "fail to disable phy-supply\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800562 }
563
564 return 0;
565}
566
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200567static struct rk_priv_data *rk_gmac_setup(struct platform_device *pdev,
Joachim Eastwood92c25882015-07-29 00:09:00 +0200568 const struct rk_gmac_ops *ops)
Roger Chen7ad269e2014-12-29 17:43:36 +0800569{
570 struct rk_priv_data *bsp_priv;
571 struct device *dev = &pdev->dev;
572 int ret;
573 const char *strings = NULL;
574 int value;
575
576 bsp_priv = devm_kzalloc(dev, sizeof(*bsp_priv), GFP_KERNEL);
577 if (!bsp_priv)
578 return ERR_PTR(-ENOMEM);
579
580 bsp_priv->phy_iface = of_get_phy_mode(dev->of_node);
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200581 bsp_priv->ops = ops;
Roger Chen7ad269e2014-12-29 17:43:36 +0800582
Romain Perier2e12f532015-01-20 07:09:39 +0000583 bsp_priv->regulator = devm_regulator_get_optional(dev, "phy");
584 if (IS_ERR(bsp_priv->regulator)) {
585 if (PTR_ERR(bsp_priv->regulator) == -EPROBE_DEFER) {
586 dev_err(dev, "phy regulator is not available yet, deferred probing\n");
587 return ERR_PTR(-EPROBE_DEFER);
588 }
589 dev_err(dev, "no regulator found\n");
590 bsp_priv->regulator = NULL;
Roger Chen7ad269e2014-12-29 17:43:36 +0800591 }
592
593 ret = of_property_read_string(dev->of_node, "clock_in_out", &strings);
594 if (ret) {
Romain Perierd42202d2015-06-15 17:44:19 +0000595 dev_err(dev, "Can not read property: clock_in_out.\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800596 bsp_priv->clock_input = true;
597 } else {
Romain Perierd42202d2015-06-15 17:44:19 +0000598 dev_info(dev, "clock input or output? (%s).\n",
599 strings);
Roger Chen7ad269e2014-12-29 17:43:36 +0800600 if (!strcmp(strings, "input"))
601 bsp_priv->clock_input = true;
602 else
603 bsp_priv->clock_input = false;
604 }
605
606 ret = of_property_read_u32(dev->of_node, "tx_delay", &value);
607 if (ret) {
608 bsp_priv->tx_delay = 0x30;
Romain Perierd42202d2015-06-15 17:44:19 +0000609 dev_err(dev, "Can not read property: tx_delay.");
610 dev_err(dev, "set tx_delay to 0x%x\n",
611 bsp_priv->tx_delay);
Roger Chen7ad269e2014-12-29 17:43:36 +0800612 } else {
Romain Perierd42202d2015-06-15 17:44:19 +0000613 dev_info(dev, "TX delay(0x%x).\n", value);
Roger Chen7ad269e2014-12-29 17:43:36 +0800614 bsp_priv->tx_delay = value;
615 }
616
617 ret = of_property_read_u32(dev->of_node, "rx_delay", &value);
618 if (ret) {
619 bsp_priv->rx_delay = 0x10;
Romain Perierd42202d2015-06-15 17:44:19 +0000620 dev_err(dev, "Can not read property: rx_delay.");
621 dev_err(dev, "set rx_delay to 0x%x\n",
622 bsp_priv->rx_delay);
Roger Chen7ad269e2014-12-29 17:43:36 +0800623 } else {
Romain Perierd42202d2015-06-15 17:44:19 +0000624 dev_info(dev, "RX delay(0x%x).\n", value);
Roger Chen7ad269e2014-12-29 17:43:36 +0800625 bsp_priv->rx_delay = value;
626 }
627
628 bsp_priv->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
629 "rockchip,grf");
630 bsp_priv->pdev = pdev;
631
632 /*rmii or rgmii*/
633 if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RGMII) {
Romain Perierd42202d2015-06-15 17:44:19 +0000634 dev_info(dev, "init for RGMII\n");
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200635 bsp_priv->ops->set_to_rgmii(bsp_priv, bsp_priv->tx_delay,
636 bsp_priv->rx_delay);
Roger Chen7ad269e2014-12-29 17:43:36 +0800637 } else if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII) {
Romain Perierd42202d2015-06-15 17:44:19 +0000638 dev_info(dev, "init for RMII\n");
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200639 bsp_priv->ops->set_to_rmii(bsp_priv);
Roger Chen7ad269e2014-12-29 17:43:36 +0800640 } else {
Romain Perierd42202d2015-06-15 17:44:19 +0000641 dev_err(dev, "NO interface defined!\n");
Roger Chen7ad269e2014-12-29 17:43:36 +0800642 }
643
644 gmac_clk_init(bsp_priv);
645
646 return bsp_priv;
647}
648
Vincent Palatin229666c2016-06-15 11:32:22 -0700649static int rk_gmac_powerup(struct rk_priv_data *bsp_priv)
Roger Chen7ad269e2014-12-29 17:43:36 +0800650{
Roger Chen7ad269e2014-12-29 17:43:36 +0800651 int ret;
652
653 ret = phy_power_on(bsp_priv, true);
654 if (ret)
655 return ret;
656
657 ret = gmac_clk_enable(bsp_priv, true);
658 if (ret)
659 return ret;
660
661 return 0;
662}
663
Vincent Palatin229666c2016-06-15 11:32:22 -0700664static void rk_gmac_powerdown(struct rk_priv_data *gmac)
Roger Chen7ad269e2014-12-29 17:43:36 +0800665{
Roger Chen7ad269e2014-12-29 17:43:36 +0800666 phy_power_on(gmac, false);
667 gmac_clk_enable(gmac, false);
668}
669
Vincent Palatin229666c2016-06-15 11:32:22 -0700670static int rk_gmac_init(struct platform_device *pdev, void *priv)
671{
672 struct rk_priv_data *bsp_priv = priv;
673
674 return rk_gmac_powerup(bsp_priv);
675}
676
677static void rk_gmac_exit(struct platform_device *pdev, void *priv)
678{
679 struct rk_priv_data *bsp_priv = priv;
680
681 rk_gmac_powerdown(bsp_priv);
682}
683
684static void rk_gmac_suspend(struct platform_device *pdev, void *priv)
685{
686 struct rk_priv_data *bsp_priv = priv;
687
688 /* Keep the PHY up if we use Wake-on-Lan. */
689 if (device_may_wakeup(&pdev->dev))
690 return;
691
692 rk_gmac_powerdown(bsp_priv);
693 bsp_priv->suspended = true;
694}
695
696static void rk_gmac_resume(struct platform_device *pdev, void *priv)
697{
698 struct rk_priv_data *bsp_priv = priv;
699
700 /* The PHY was up for Wake-on-Lan. */
701 if (!bsp_priv->suspended)
702 return;
703
704 rk_gmac_powerup(bsp_priv);
705 bsp_priv->suspended = false;
706}
707
Roger Chen7ad269e2014-12-29 17:43:36 +0800708static void rk_fix_speed(void *priv, unsigned int speed)
709{
710 struct rk_priv_data *bsp_priv = priv;
711 struct device *dev = &bsp_priv->pdev->dev;
712
713 if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RGMII)
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200714 bsp_priv->ops->set_rgmii_speed(bsp_priv, speed);
Roger Chen7ad269e2014-12-29 17:43:36 +0800715 else if (bsp_priv->phy_iface == PHY_INTERFACE_MODE_RMII)
Heiko Stübner0fb98db2015-06-21 21:52:53 +0200716 bsp_priv->ops->set_rmii_speed(bsp_priv, speed);
Roger Chen7ad269e2014-12-29 17:43:36 +0800717 else
718 dev_err(dev, "unsupported interface %d", bsp_priv->phy_iface);
719}
720
Joachim Eastwood27ffefd2015-07-29 00:08:56 +0200721static int rk_gmac_probe(struct platform_device *pdev)
722{
723 struct plat_stmmacenet_data *plat_dat;
724 struct stmmac_resources stmmac_res;
Joachim Eastwoodf529f182015-07-29 00:09:01 +0200725 const struct rk_gmac_ops *data;
Joachim Eastwood27ffefd2015-07-29 00:08:56 +0200726 int ret;
727
Joachim Eastwood149aded2015-07-29 00:08:58 +0200728 data = of_device_get_match_data(&pdev->dev);
729 if (!data) {
730 dev_err(&pdev->dev, "no of match data provided\n");
731 return -EINVAL;
732 }
733
Joachim Eastwood27ffefd2015-07-29 00:08:56 +0200734 ret = stmmac_get_platform_resources(pdev, &stmmac_res);
735 if (ret)
736 return ret;
737
738 plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
739 if (IS_ERR(plat_dat))
740 return PTR_ERR(plat_dat);
741
742 plat_dat->has_gmac = true;
743 plat_dat->init = rk_gmac_init;
744 plat_dat->exit = rk_gmac_exit;
745 plat_dat->fix_mac_speed = rk_fix_speed;
Vincent Palatin229666c2016-06-15 11:32:22 -0700746 plat_dat->suspend = rk_gmac_suspend;
747 plat_dat->resume = rk_gmac_resume;
Joachim Eastwood27ffefd2015-07-29 00:08:56 +0200748
Joachim Eastwoodf529f182015-07-29 00:09:01 +0200749 plat_dat->bsp_priv = rk_gmac_setup(pdev, data);
Joachim Eastwood27ffefd2015-07-29 00:08:56 +0200750 if (IS_ERR(plat_dat->bsp_priv))
751 return PTR_ERR(plat_dat->bsp_priv);
752
753 ret = rk_gmac_init(pdev, plat_dat->bsp_priv);
754 if (ret)
755 return ret;
756
757 return stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
758}
759
Joachim Eastwoode0fb4012015-05-14 12:11:02 +0200760static const struct of_device_id rk_gmac_dwmac_match[] = {
Xing Zhenge7ffd812016-06-21 20:33:28 +0800761 { .compatible = "rockchip,rk3228-gmac", .data = &rk3228_ops },
Joachim Eastwoodf529f182015-07-29 00:09:01 +0200762 { .compatible = "rockchip,rk3288-gmac", .data = &rk3288_ops },
763 { .compatible = "rockchip,rk3368-gmac", .data = &rk3368_ops },
Joachim Eastwoode0fb4012015-05-14 12:11:02 +0200764 { }
765};
766MODULE_DEVICE_TABLE(of, rk_gmac_dwmac_match);
767
768static struct platform_driver rk_gmac_dwmac_driver = {
Joachim Eastwood27ffefd2015-07-29 00:08:56 +0200769 .probe = rk_gmac_probe,
Joachim Eastwoode0fb4012015-05-14 12:11:02 +0200770 .remove = stmmac_pltfr_remove,
771 .driver = {
772 .name = "rk_gmac-dwmac",
773 .pm = &stmmac_pltfr_pm_ops,
774 .of_match_table = rk_gmac_dwmac_match,
775 },
776};
777module_platform_driver(rk_gmac_dwmac_driver);
778
779MODULE_AUTHOR("Chen-Zhi (Roger Chen) <roger.chen@rock-chips.com>");
780MODULE_DESCRIPTION("Rockchip RK3288 DWMAC specific glue layer");
781MODULE_LICENSE("GPL");