blob: f1076e3edf53436251c133325e20b2fea35e7f83 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
Tom St Denis4f4824b2016-04-27 12:41:16 -040031#include <linux/debugfs.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040032#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include "amdgpu.h"
35#include "atom.h"
36
37/*
38 * Rings
39 * Most engines on the GPU are fed via ring buffers. Ring
40 * buffers are areas of GPU accessible memory that the host
41 * writes commands into and the GPU reads commands out of.
42 * There is a rptr (read pointer) that determines where the
43 * GPU is currently reading, and a wptr (write pointer)
44 * which determines where the host has written. When the
45 * pointers are equal, the ring is idle. When the host
46 * writes commands to the ring buffer, it increments the
47 * wptr. The GPU then starts fetching commands and executes
48 * them until the pointers are equal again.
49 */
Christian Königeb430962016-04-13 11:36:00 +020050static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
51 struct amdgpu_ring *ring);
Monk Liua909c6b2016-06-14 12:02:21 -040052static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053
54/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -040055 * amdgpu_ring_alloc - allocate space on the ring buffer
56 *
57 * @adev: amdgpu_device pointer
58 * @ring: amdgpu_ring structure holding ring information
59 * @ndw: number of dwords to allocate in the ring buffer
60 *
61 * Allocate @ndw dwords in the ring buffer (all asics).
62 * Returns 0 on success, error on failure.
63 */
64int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw)
65{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040066 /* Align requested size with padding so unlock_commit can
67 * pad safely */
Christian König79887142016-10-05 16:09:32 +020068 ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
Christian Königc7e6be22016-01-21 13:06:05 +010069
70 /* Make sure we aren't trying to allocate more space
71 * than the maximum for one submission
72 */
73 if (WARN_ON_ONCE(ndw > ring->max_dw))
74 return -ENOMEM;
75
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076 ring->count_dw = ndw;
77 ring->wptr_old = ring->wptr;
Christian Königf06505b2016-07-20 13:49:34 +020078
79 if (ring->funcs->begin_use)
80 ring->funcs->begin_use(ring);
81
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 return 0;
83}
84
Jammy Zhouedff0e22015-09-01 13:04:08 +080085/** amdgpu_ring_insert_nop - insert NOP packets
86 *
87 * @ring: amdgpu_ring structure holding ring information
88 * @count: the number of NOP packets to insert
89 *
90 * This is the generic insert_nop function for rings except SDMA
91 */
92void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
93{
94 int i;
95
96 for (i = 0; i < count; i++)
Christian König79887142016-10-05 16:09:32 +020097 amdgpu_ring_write(ring, ring->funcs->nop);
Jammy Zhouedff0e22015-09-01 13:04:08 +080098}
99
Christian König9e5d53092016-01-31 12:20:55 +0100100/** amdgpu_ring_generic_pad_ib - pad IB with NOP packets
101 *
102 * @ring: amdgpu_ring structure holding ring information
103 * @ib: IB to add NOP packets to
104 *
105 * This is the generic pad_ib function for rings except SDMA
106 */
107void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
108{
Christian König79887142016-10-05 16:09:32 +0200109 while (ib->length_dw & ring->funcs->align_mask)
110 ib->ptr[ib->length_dw++] = ring->funcs->nop;
Christian König9e5d53092016-01-31 12:20:55 +0100111}
112
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113/**
114 * amdgpu_ring_commit - tell the GPU to execute the new
115 * commands on the ring buffer
116 *
117 * @adev: amdgpu_device pointer
118 * @ring: amdgpu_ring structure holding ring information
119 *
120 * Update the wptr (write pointer) to tell the GPU to
121 * execute new commands on the ring buffer (all asics).
122 */
123void amdgpu_ring_commit(struct amdgpu_ring *ring)
124{
Jammy Zhouedff0e22015-09-01 13:04:08 +0800125 uint32_t count;
126
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127 /* We pad to match fetch size */
Christian König79887142016-10-05 16:09:32 +0200128 count = ring->funcs->align_mask + 1 -
129 (ring->wptr & ring->funcs->align_mask);
130 count %= ring->funcs->align_mask + 1;
Jammy Zhouedff0e22015-09-01 13:04:08 +0800131 ring->funcs->insert_nop(ring, count);
132
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 mb();
134 amdgpu_ring_set_wptr(ring);
Christian Königf06505b2016-07-20 13:49:34 +0200135
136 if (ring->funcs->end_use)
137 ring->funcs->end_use(ring);
Andres Rodriguez795f2812017-03-06 16:27:55 -0500138
139 amdgpu_ring_lru_touch(ring->adev, ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140}
141
142/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 * amdgpu_ring_undo - reset the wptr
144 *
145 * @ring: amdgpu_ring structure holding ring information
146 *
147 * Reset the driver's copy of the wptr (all asics).
148 */
149void amdgpu_ring_undo(struct amdgpu_ring *ring)
150{
151 ring->wptr = ring->wptr_old;
Christian Königf06505b2016-07-20 13:49:34 +0200152
153 if (ring->funcs->end_use)
154 ring->funcs->end_use(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155}
156
157/**
Alex Xiedd684d32017-05-30 17:10:16 -0400158 * amdgpu_ring_check_compute_vm_bug - check whether this ring has compute vm bug
159 *
160 * @adev: amdgpu_device pointer
161 * @ring: amdgpu_ring structure holding ring information
162 */
163static void amdgpu_ring_check_compute_vm_bug(struct amdgpu_device *adev,
164 struct amdgpu_ring *ring)
165{
166 const struct amdgpu_ip_block *ip_block;
167
168 ring->has_compute_vm_bug = false;
169
170 if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
171 /* only compute rings */
172 return;
173
174 ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
175 if (!ip_block)
176 return;
177
178 /* Compute ring has a VM bug for GFX version < 7.
179 And compute ring has a VM bug for GFX 8 MEC firmware version < 673.*/
180 if (ip_block->version->major <= 7) {
181 ring->has_compute_vm_bug = true;
182 } else if (ip_block->version->major == 8)
183 if (adev->gfx.mec_fw_version < 673)
184 ring->has_compute_vm_bug = true;
185}
186
187/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400188 * amdgpu_ring_init - init driver ring struct.
189 *
190 * @adev: amdgpu_device pointer
191 * @ring: amdgpu_ring structure holding ring information
Christian Königa3f1cf32016-04-12 16:26:34 +0200192 * @max_ndw: maximum number of dw for ring alloc
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 * @nop: nop packet for this ring
194 *
195 * Initialize the driver information for the selected ring (all asics).
196 * Returns 0 on success, error on failure.
197 */
198int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
Christian König79887142016-10-05 16:09:32 +0200199 unsigned max_dw, struct amdgpu_irq_src *irq_src,
200 unsigned irq_type)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400202 int r;
203
204 if (ring->adev == NULL) {
205 if (adev->num_rings >= AMDGPU_MAX_RINGS)
206 return -EINVAL;
207
208 ring->adev = adev;
209 ring->idx = adev->num_rings++;
210 adev->rings[ring->idx] = ring;
Christian Könige6151a02016-03-15 14:52:26 +0100211 r = amdgpu_fence_driver_init_ring(ring,
212 amdgpu_sched_hw_submission);
Christian König4f839a22015-09-08 20:22:31 +0200213 if (r)
214 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400215 }
216
Ken Wang70142852016-03-18 15:08:49 +0800217 if (ring->funcs->support_64bit_ptrs) {
218 r = amdgpu_wb_get_64bit(adev, &ring->rptr_offs);
219 if (r) {
220 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
221 return r;
222 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400223
Ken Wang70142852016-03-18 15:08:49 +0800224 r = amdgpu_wb_get_64bit(adev, &ring->wptr_offs);
225 if (r) {
226 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
227 return r;
228 }
229
230 } else {
231 r = amdgpu_wb_get(adev, &ring->rptr_offs);
232 if (r) {
233 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
234 return r;
235 }
236
237 r = amdgpu_wb_get(adev, &ring->wptr_offs);
238 if (r) {
239 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
240 return r;
241 }
242
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400243 }
244
245 r = amdgpu_wb_get(adev, &ring->fence_offs);
246 if (r) {
247 dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
248 return r;
249 }
250
Monk Liu128cff12016-01-14 18:08:16 +0800251 r = amdgpu_wb_get(adev, &ring->cond_exe_offs);
252 if (r) {
253 dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
254 return r;
255 }
256 ring->cond_exe_gpu_addr = adev->wb.gpu_addr + (ring->cond_exe_offs * 4);
257 ring->cond_exe_cpu_addr = &adev->wb.wb[ring->cond_exe_offs];
Monk Liu714fbf82017-01-18 10:31:18 +0800258 /* always set cond_exec_polling to CONTINUE */
259 *ring->cond_exe_cpu_addr = 1;
Monk Liu128cff12016-01-14 18:08:16 +0800260
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400261 r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
262 if (r) {
263 dev_err(adev->dev, "failed initializing fences (%d).\n", r);
264 return r;
265 }
266
Christian Königa3f1cf32016-04-12 16:26:34 +0200267 ring->ring_size = roundup_pow_of_two(max_dw * 4 *
268 amdgpu_sched_hw_submission);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400269
Monk Liue09706f2017-03-21 18:48:45 +0800270 ring->buf_mask = (ring->ring_size / 4) - 1;
271 ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
272 0xffffffffffffffff : ring->buf_mask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400273 /* Allocate ring buffer */
274 if (ring->ring_obj == NULL) {
Christian König37ac2352016-07-26 09:58:45 +0200275 r = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
276 AMDGPU_GEM_DOMAIN_GTT,
277 &ring->ring_obj,
278 &ring->gpu_addr,
279 (void **)&ring->ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280 if (r) {
281 dev_err(adev->dev, "(%d) ring create failed\n", r);
282 return r;
283 }
Monk Liuf6bd7942017-02-08 16:51:06 +0800284 amdgpu_ring_clear_ring(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 }
Ken Wang536fbf92016-03-12 09:32:30 +0800286
Christian Königa3f1cf32016-04-12 16:26:34 +0200287 ring->max_dw = max_dw;
Andres Rodriguez795f2812017-03-06 16:27:55 -0500288 INIT_LIST_HEAD(&ring->lru_list);
289 amdgpu_ring_lru_touch(adev, ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400290
291 if (amdgpu_debugfs_ring_init(adev, ring)) {
292 DRM_ERROR("Failed to register debugfs file for rings !\n");
293 }
Alex Xiedd684d32017-05-30 17:10:16 -0400294
295 amdgpu_ring_check_compute_vm_bug(adev, ring);
296
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400297 return 0;
298}
299
300/**
301 * amdgpu_ring_fini - tear down the driver ring struct.
302 *
303 * @adev: amdgpu_device pointer
304 * @ring: amdgpu_ring structure holding ring information
305 *
306 * Tear down the driver information for the selected ring (all asics).
307 */
308void amdgpu_ring_fini(struct amdgpu_ring *ring)
309{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400310 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400311
Ken Wang70142852016-03-18 15:08:49 +0800312 if (ring->funcs->support_64bit_ptrs) {
313 amdgpu_wb_free_64bit(ring->adev, ring->cond_exe_offs);
314 amdgpu_wb_free_64bit(ring->adev, ring->fence_offs);
315 amdgpu_wb_free_64bit(ring->adev, ring->rptr_offs);
316 amdgpu_wb_free_64bit(ring->adev, ring->wptr_offs);
317 } else {
318 amdgpu_wb_free(ring->adev, ring->cond_exe_offs);
319 amdgpu_wb_free(ring->adev, ring->fence_offs);
320 amdgpu_wb_free(ring->adev, ring->rptr_offs);
321 amdgpu_wb_free(ring->adev, ring->wptr_offs);
322 }
323
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400324
Junwei Zhang8640fae2016-09-07 17:14:46 +0800325 amdgpu_bo_free_kernel(&ring->ring_obj,
326 &ring->gpu_addr,
327 (void **)&ring->ring);
328
Monk Liua909c6b2016-06-14 12:02:21 -0400329 amdgpu_debugfs_ring_fini(ring);
Grazvydas Ignotasd8907642016-09-25 23:34:47 +0300330
331 ring->adev->rings[ring->idx] = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400332}
333
Andres Rodriguez795f2812017-03-06 16:27:55 -0500334static void amdgpu_ring_lru_touch_locked(struct amdgpu_device *adev,
335 struct amdgpu_ring *ring)
336{
337 /* list_move_tail handles the case where ring isn't part of the list */
338 list_move_tail(&ring->lru_list, &adev->ring_lru_list);
339}
340
341/**
342 * amdgpu_ring_lru_get - get the least recently used ring for a HW IP block
343 *
344 * @adev: amdgpu_device pointer
345 * @type: amdgpu_ring_type enum
346 * @ring: output ring
347 *
348 * Retrieve the amdgpu_ring structure for the least recently used ring of
349 * a specific IP block (all asics).
350 * Returns 0 on success, error on failure.
351 */
352int amdgpu_ring_lru_get(struct amdgpu_device *adev, int type,
353 struct amdgpu_ring **ring)
354{
355 struct amdgpu_ring *entry;
356
357 /* List is sorted in LRU order, find first entry corresponding
358 * to the desired HW IP */
359 *ring = NULL;
360 spin_lock(&adev->ring_lru_list_lock);
361 list_for_each_entry(entry, &adev->ring_lru_list, lru_list) {
362 if (entry->funcs->type == type) {
363 *ring = entry;
364 amdgpu_ring_lru_touch_locked(adev, *ring);
365 break;
366 }
367 }
368 spin_unlock(&adev->ring_lru_list_lock);
369
370 if (!*ring) {
371 DRM_ERROR("Ring LRU contains no entries for ring type:%d\n", type);
372 return -EINVAL;
373 }
374
375 return 0;
376}
377
378/**
379 * amdgpu_ring_lru_touch - mark a ring as recently being used
380 *
381 * @adev: amdgpu_device pointer
382 * @ring: ring to touch
383 *
384 * Move @ring to the tail of the lru list
385 */
386void amdgpu_ring_lru_touch(struct amdgpu_device *adev, struct amdgpu_ring *ring)
387{
388 spin_lock(&adev->ring_lru_list_lock);
389 amdgpu_ring_lru_touch_locked(adev, ring);
390 spin_unlock(&adev->ring_lru_list_lock);
391}
392
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400393/*
394 * Debugfs info
395 */
396#if defined(CONFIG_DEBUG_FS)
397
Tom St Denis4f4824b2016-04-27 12:41:16 -0400398/* Layout of file is 12 bytes consisting of
399 * - rptr
400 * - wptr
401 * - driver's copy of wptr
402 *
403 * followed by n-words of ring data
404 */
405static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
406 size_t size, loff_t *pos)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407{
Al Viro45063092016-12-04 18:24:56 -0500408 struct amdgpu_ring *ring = file_inode(f)->i_private;
Tom St Denis4f4824b2016-04-27 12:41:16 -0400409 int r, i;
410 uint32_t value, result, early[3];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400411
Tom St Denisc71dbd92016-05-02 08:35:35 -0400412 if (*pos & 3 || size & 3)
Tom St Denis4f4824b2016-04-27 12:41:16 -0400413 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400414
Tom St Denis4f4824b2016-04-27 12:41:16 -0400415 result = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400416
Tom St Denis4f4824b2016-04-27 12:41:16 -0400417 if (*pos < 12) {
418 early[0] = amdgpu_ring_get_rptr(ring);
Tom St Denisec639822017-03-29 13:01:30 -0400419 early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
420 early[2] = ring->wptr & ring->buf_mask;
Tom St Denis4f4824b2016-04-27 12:41:16 -0400421 for (i = *pos / 4; i < 3 && size; i++) {
422 r = put_user(early[i], (uint32_t *)buf);
423 if (r)
424 return r;
425 buf += 4;
426 result += 4;
427 size -= 4;
428 *pos += 4;
429 }
Christian Königc7e6be22016-01-21 13:06:05 +0100430 }
Tom St Denis4f4824b2016-04-27 12:41:16 -0400431
432 while (size) {
433 if (*pos >= (ring->ring_size + 12))
434 return result;
Monk Liu714fbf82017-01-18 10:31:18 +0800435
Tom St Denis4f4824b2016-04-27 12:41:16 -0400436 value = ring->ring[(*pos - 12)/4];
437 r = put_user(value, (uint32_t*)buf);
438 if (r)
439 return r;
440 buf += 4;
441 result += 4;
442 size -= 4;
443 *pos += 4;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400444 }
Tom St Denis4f4824b2016-04-27 12:41:16 -0400445
446 return result;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447}
448
Tom St Denis4f4824b2016-04-27 12:41:16 -0400449static const struct file_operations amdgpu_debugfs_ring_fops = {
450 .owner = THIS_MODULE,
451 .read = amdgpu_debugfs_ring_read,
452 .llseek = default_llseek
453};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400454
455#endif
456
Christian König771c8ec172016-04-13 11:34:44 +0200457static int amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
458 struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400459{
460#if defined(CONFIG_DEBUG_FS)
Tom St Denis4f4824b2016-04-27 12:41:16 -0400461 struct drm_minor *minor = adev->ddev->primary;
462 struct dentry *ent, *root = minor->debugfs_root;
463 char name[32];
Christian König771c8ec172016-04-13 11:34:44 +0200464
Christian König771c8ec172016-04-13 11:34:44 +0200465 sprintf(name, "amdgpu_ring_%s", ring->name);
Christian König771c8ec172016-04-13 11:34:44 +0200466
Tom St Denis4f4824b2016-04-27 12:41:16 -0400467 ent = debugfs_create_file(name,
468 S_IFREG | S_IRUGO, root,
469 ring, &amdgpu_debugfs_ring_fops);
Dan Carpentereeb2fa02016-10-12 09:17:30 +0300470 if (!ent)
471 return -ENOMEM;
Tom St Denis4f4824b2016-04-27 12:41:16 -0400472
473 i_size_write(ent->d_inode, ring->ring_size + 12);
Monk Liua909c6b2016-06-14 12:02:21 -0400474 ring->ent = ent;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400475#endif
476 return 0;
477}
Monk Liua909c6b2016-06-14 12:02:21 -0400478
479static void amdgpu_debugfs_ring_fini(struct amdgpu_ring *ring)
480{
481#if defined(CONFIG_DEBUG_FS)
482 debugfs_remove(ring->ent);
483#endif
484}