blob: 68f154a451c014321259591dcc2e2462c5d95344 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Jerome Glissec010f802009-09-30 22:09:06 +020028/* RS600 / Radeon X1250/X1270 integrated GPU
29 *
30 * This file gather function specific to RS600 which is the IGP of
31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
32 * is the X1250/X1270 supporting AMD CPU). The display engine are
33 * the avivo one, bios is an atombios, 3D block are the one of the
34 * R4XX family. The GART is different from the RS400 one and is very
35 * close to the one of the R600 family (R600 likely being an evolution
36 * of the RS600 GART block).
37 */
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000040#include "radeon_asic.h"
Slava Grigorevbfc1f972014-12-22 17:26:51 -050041#include "radeon_audio.h"
Jerome Glissec010f802009-09-30 22:09:06 +020042#include "atom.h"
43#include "rs600d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020044
Dave Airlie3f7dc91a2009-08-27 11:10:15 +100045#include "rs600_reg_safe.h"
46
Lauri Kasanen1109ca02012-08-31 13:43:50 -040047static void rs600_gpu_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048int rs600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049
Alex Deucher75104fa2012-08-15 17:06:28 -040050static const u32 crtc_offsets[2] =
51{
52 0,
53 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
54};
55
Alex Deucherbea54972013-04-09 18:41:15 -040056static bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc)
57{
58 if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
59 return true;
60 else
61 return false;
62}
63
64static bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc)
65{
66 u32 pos1, pos2;
67
68 pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
69 pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]);
70
71 if (pos1 != pos2)
72 return true;
73 else
74 return false;
75}
76
77/**
78 * avivo_wait_for_vblank - vblank wait asic callback.
79 *
80 * @rdev: radeon_device pointer
81 * @crtc: crtc to wait for vblank on
82 *
83 * Wait for vblank on the requested crtc (r5xx-r7xx).
84 */
Alex Deucher3ae19b72012-02-23 17:53:37 -050085void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
86{
Alex Deucherbea54972013-04-09 18:41:15 -040087 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -050088
Alex Deucher75104fa2012-08-15 17:06:28 -040089 if (crtc >= rdev->num_crtc)
90 return;
91
Alex Deucherbea54972013-04-09 18:41:15 -040092 if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN))
93 return;
94
95 /* depending on when we hit vblank, we may be close to active; if so,
96 * wait for another frame.
97 */
98 while (avivo_is_in_vblank(rdev, crtc)) {
99 if (i++ % 100 == 0) {
100 if (!avivo_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500101 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500102 }
Alex Deucherbea54972013-04-09 18:41:15 -0400103 }
104
105 while (!avivo_is_in_vblank(rdev, crtc)) {
106 if (i++ % 100 == 0) {
107 if (!avivo_is_counter_moving(rdev, crtc))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500108 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500109 }
110 }
111}
112
Christian König157fa142014-05-27 16:49:20 +0200113void rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
Alex Deucher6f34be52010-11-21 10:59:01 -0500114{
115 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
116 u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500117 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500118
119 /* Lock the graphics update lock */
120 tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
121 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
122
123 /* update the scanout addresses */
124 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
125 (u32)crtc_base);
126 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
127 (u32)crtc_base);
128
129 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500130 for (i = 0; i < rdev->usec_timeout; i++) {
131 if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
132 break;
133 udelay(1);
134 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500135 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
136
137 /* Unlock the lock, so double-buffering can take place inside vblank */
138 tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
139 WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
Christian König157fa142014-05-27 16:49:20 +0200140}
141
142bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id)
143{
144 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
Alex Deucher6f34be52010-11-21 10:59:01 -0500145
146 /* Return current update_pending status: */
Christian König157fa142014-05-27 16:49:20 +0200147 return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
148 AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
Alex Deucher6f34be52010-11-21 10:59:01 -0500149}
150
Alex Deucher134b4802013-09-23 12:22:11 -0400151void avivo_program_fmt(struct drm_encoder *encoder)
152{
153 struct drm_device *dev = encoder->dev;
154 struct radeon_device *rdev = dev->dev_private;
155 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
156 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
157 int bpc = 0;
158 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -0400159 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -0400160
Alex Deucher6214bb72013-09-24 17:26:26 -0400161 if (connector) {
162 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -0400163 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -0400164 dither = radeon_connector->dither;
165 }
Alex Deucher134b4802013-09-23 12:22:11 -0400166
167 /* LVDS FMT is set up by atom */
168 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
169 return;
170
171 if (bpc == 0)
172 return;
173
174 switch (bpc) {
175 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -0400176 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400177 /* XXX sort out optimal dither settings */
178 tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
179 else
180 tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN;
181 break;
182 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -0400183 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400184 /* XXX sort out optimal dither settings */
185 tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN |
186 AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH);
187 else
188 tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN |
189 AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH);
190 break;
191 case 10:
192 default:
193 /* not needed */
194 break;
195 }
196
197 switch (radeon_encoder->encoder_id) {
198 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
199 WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp);
200 break;
201 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
202 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp);
203 break;
204 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
205 WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp);
206 break;
207 case ENCODER_OBJECT_ID_INTERNAL_DDI:
208 WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp);
209 break;
210 default:
211 break;
212 }
213}
214
Alex Deucher49e02b72010-04-23 17:57:27 -0400215void rs600_pm_misc(struct radeon_device *rdev)
216{
Alex Deucher49e02b72010-04-23 17:57:27 -0400217 int requested_index = rdev->pm.requested_power_state_index;
218 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
219 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
220 u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
Alex Deucher536fcd52010-04-29 16:33:38 -0400221 u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
Alex Deucher49e02b72010-04-23 17:57:27 -0400222
223 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
224 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
225 tmp = RREG32(voltage->gpio.reg);
226 if (voltage->active_high)
227 tmp |= voltage->gpio.mask;
228 else
229 tmp &= ~(voltage->gpio.mask);
230 WREG32(voltage->gpio.reg, tmp);
231 if (voltage->delay)
232 udelay(voltage->delay);
233 } else {
234 tmp = RREG32(voltage->gpio.reg);
235 if (voltage->active_high)
236 tmp &= ~voltage->gpio.mask;
237 else
238 tmp |= voltage->gpio.mask;
239 WREG32(voltage->gpio.reg, tmp);
240 if (voltage->delay)
241 udelay(voltage->delay);
242 }
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400243 } else if (voltage->type == VOLTAGE_VDDC)
Alex Deucher8a83ec52011-04-12 14:49:23 -0400244 radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher49e02b72010-04-23 17:57:27 -0400245
246 dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
247 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
248 dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
249 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
250 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
251 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
252 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
253 } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
254 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
255 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
256 }
257 } else {
258 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
259 dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
260 }
261 WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
262
263 dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
264 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
265 dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
266 if (voltage->delay) {
267 dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
268 dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
269 } else
270 dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
271 } else
272 dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
273 WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
274
275 hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
276 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
277 hdp_dyn_cntl &= ~HDP_FORCEON;
278 else
279 hdp_dyn_cntl |= HDP_FORCEON;
280 WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400281#if 0
282 /* mc_host_dyn seems to cause hangs from time to time */
Alex Deucher49e02b72010-04-23 17:57:27 -0400283 mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
284 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
285 mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
286 else
287 mc_host_dyn_cntl |= MC_HOST_FORCEON;
288 WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
Alex Deucher536fcd52010-04-29 16:33:38 -0400289#endif
290 dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
291 if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
292 dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
293 else
294 dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
295 WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
Alex Deucher49e02b72010-04-23 17:57:27 -0400296
297 /* set pcie lanes */
298 if ((rdev->flags & RADEON_IS_PCIE) &&
299 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500300 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400301 (ps->pcie_lanes !=
302 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
303 radeon_set_pcie_lanes(rdev,
304 ps->pcie_lanes);
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400305 DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400306 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400307}
308
309void rs600_pm_prepare(struct radeon_device *rdev)
310{
311 struct drm_device *ddev = rdev->ddev;
312 struct drm_crtc *crtc;
313 struct radeon_crtc *radeon_crtc;
314 u32 tmp;
315
316 /* disable any active CRTCs */
317 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
318 radeon_crtc = to_radeon_crtc(crtc);
319 if (radeon_crtc->enabled) {
320 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
321 tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
322 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
323 }
324 }
325}
326
327void rs600_pm_finish(struct radeon_device *rdev)
328{
329 struct drm_device *ddev = rdev->ddev;
330 struct drm_crtc *crtc;
331 struct radeon_crtc *radeon_crtc;
332 u32 tmp;
333
334 /* enable any active CRTCs */
335 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
336 radeon_crtc = to_radeon_crtc(crtc);
337 if (radeon_crtc->enabled) {
338 tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
339 tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
340 WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
341 }
342 }
343}
344
Alex Deucherdcfdd402009-12-04 15:04:19 -0500345/* hpd for digital panel detect/disconnect */
346bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
347{
348 u32 tmp;
349 bool connected = false;
350
351 switch (hpd) {
352 case RADEON_HPD_1:
353 tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
354 if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
355 connected = true;
356 break;
357 case RADEON_HPD_2:
358 tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
359 if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
360 connected = true;
361 break;
362 default:
363 break;
364 }
365 return connected;
366}
367
368void rs600_hpd_set_polarity(struct radeon_device *rdev,
369 enum radeon_hpd_id hpd)
370{
371 u32 tmp;
372 bool connected = rs600_hpd_sense(rdev, hpd);
373
374 switch (hpd) {
375 case RADEON_HPD_1:
376 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
377 if (connected)
378 tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
379 else
380 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
381 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
382 break;
383 case RADEON_HPD_2:
384 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
385 if (connected)
386 tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
387 else
388 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
389 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
390 break;
391 default:
392 break;
393 }
394}
395
396void rs600_hpd_init(struct radeon_device *rdev)
397{
398 struct drm_device *dev = rdev->ddev;
399 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200400 unsigned enable = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500401
402 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
403 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
404 switch (radeon_connector->hpd.hpd) {
405 case RADEON_HPD_1:
406 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
407 S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500408 break;
409 case RADEON_HPD_2:
410 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
411 S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500412 break;
413 default:
414 break;
415 }
Christian Koenigfb982572012-05-17 01:33:30 +0200416 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400417 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500418 }
Christian Koenigfb982572012-05-17 01:33:30 +0200419 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500420}
421
422void rs600_hpd_fini(struct radeon_device *rdev)
423{
424 struct drm_device *dev = rdev->ddev;
425 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200426 unsigned disable = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500427
428 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
429 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
430 switch (radeon_connector->hpd.hpd) {
431 case RADEON_HPD_1:
432 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
433 S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500434 break;
435 case RADEON_HPD_2:
436 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
437 S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
Alex Deucherdcfdd402009-12-04 15:04:19 -0500438 break;
439 default:
440 break;
441 }
Christian Koenigfb982572012-05-17 01:33:30 +0200442 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500443 }
Christian Koenigfb982572012-05-17 01:33:30 +0200444 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500445}
446
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000447int rs600_asic_reset(struct radeon_device *rdev)
448{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000449 struct rv515_mc_save save;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500450 u32 status, tmp;
451 int ret = 0;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000452
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000453 status = RREG32(R_000E40_RBBM_STATUS);
454 if (!G_000E40_GUI_ACTIVE(status)) {
455 return 0;
456 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500457 /* Stops all mc clients */
458 rv515_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000459 status = RREG32(R_000E40_RBBM_STATUS);
460 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
461 /* stop CP */
462 WREG32(RADEON_CP_CSQ_CNTL, 0);
463 tmp = RREG32(RADEON_CP_RB_CNTL);
464 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
465 WREG32(RADEON_CP_RB_RPTR_WR, 0);
466 WREG32(RADEON_CP_RB_WPTR, 0);
467 WREG32(RADEON_CP_RB_CNTL, tmp);
468 pci_save_state(rdev->pdev);
469 /* disable bus mastering */
Michel Dänzer642ce522012-01-12 16:04:11 +0100470 pci_clear_master(rdev->pdev);
471 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000472 /* reset GA+VAP */
473 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
474 S_0000F0_SOFT_RESET_GA(1));
475 RREG32(R_0000F0_RBBM_SOFT_RESET);
476 mdelay(500);
477 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
478 mdelay(1);
479 status = RREG32(R_000E40_RBBM_STATUS);
480 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
481 /* reset CP */
482 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
483 RREG32(R_0000F0_RBBM_SOFT_RESET);
484 mdelay(500);
485 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
486 mdelay(1);
487 status = RREG32(R_000E40_RBBM_STATUS);
488 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
489 /* reset MC */
490 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
491 RREG32(R_0000F0_RBBM_SOFT_RESET);
492 mdelay(500);
493 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
494 mdelay(1);
495 status = RREG32(R_000E40_RBBM_STATUS);
496 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
497 /* restore PCI & busmastering */
498 pci_restore_state(rdev->pdev);
499 /* Check if GPU is idle */
500 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
501 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500502 ret = -1;
503 } else
504 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000505 rv515_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -0500506 return ret;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000507}
508
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509/*
510 * GART.
511 */
512void rs600_gart_tlb_flush(struct radeon_device *rdev)
513{
514 uint32_t tmp;
515
Jerome Glissec010f802009-09-30 22:09:06 +0200516 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
517 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
518 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519
Jerome Glissec010f802009-09-30 22:09:06 +0200520 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse30f69f32010-04-16 18:46:35 +0200521 tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
Jerome Glissec010f802009-09-30 22:09:06 +0200522 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523
Jerome Glissec010f802009-09-30 22:09:06 +0200524 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
525 tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
526 WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
527 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528}
529
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400530static int rs600_gart_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532 int r;
533
Jerome Glissec9a1be92011-11-03 11:16:49 -0400534 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000535 WARN(1, "RS600 GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200536 return 0;
537 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538 /* Initialize common gart structure */
539 r = radeon_gart_init(rdev);
540 if (r) {
541 return r;
542 }
543 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200544 return radeon_gart_table_vram_alloc(rdev);
545}
546
Alex Deuchere22e6d22011-07-11 20:27:23 +0000547static int rs600_gart_enable(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200548{
Jerome Glissec010f802009-09-30 22:09:06 +0200549 u32 tmp;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200550 int r, i;
551
Jerome Glissec9a1be92011-11-03 11:16:49 -0400552 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200553 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
554 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200555 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200556 r = radeon_gart_table_vram_pin(rdev);
557 if (r)
558 return r;
Jerome Glissec010f802009-09-30 22:09:06 +0200559 /* Enable bus master */
Alex Deuchere22e6d22011-07-11 20:27:23 +0000560 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
561 WREG32(RADEON_BUS_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200562 /* FIXME: setup default page */
Jerome Glissec010f802009-09-30 22:09:06 +0200563 WREG32_MC(R_000100_MC_PT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500564 (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
565 S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
566
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 for (i = 0; i < 19; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200568 WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
Alex Deucher4f15d242009-12-05 17:55:37 -0500569 S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
570 S_00016C_SYSTEM_ACCESS_MODE_MASK(
571 V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
572 S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
573 V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
574 S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
575 S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
576 S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578 /* enable first context */
Jerome Glissec010f802009-09-30 22:09:06 +0200579 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
Alex Deucher4f15d242009-12-05 17:55:37 -0500580 S_000102_ENABLE_PAGE_TABLE(1) |
581 S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
582
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 /* disable all other contexts */
Alex Deucher4f15d242009-12-05 17:55:37 -0500584 for (i = 1; i < 8; i++)
Jerome Glissec010f802009-09-30 22:09:06 +0200585 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586
587 /* setup the page table */
Jerome Glissec010f802009-09-30 22:09:06 +0200588 WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
Alex Deucher4f15d242009-12-05 17:55:37 -0500589 rdev->gart.table_addr);
590 WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
591 WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
Jerome Glissec010f802009-09-30 22:09:06 +0200592 WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593
Alex Deucher4f15d242009-12-05 17:55:37 -0500594 /* System context maps to VRAM space */
595 WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
596 WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
597
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598 /* enable page tables */
Jerome Glissec010f802009-09-30 22:09:06 +0200599 tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
600 WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
601 tmp = RREG32_MC(R_000009_MC_CNTL1);
602 WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603 rs600_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000604 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
605 (unsigned)(rdev->mc.gtt_size >> 20),
606 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200607 rdev->gart.ready = true;
608 return 0;
609}
610
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400611static void rs600_gart_disable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612{
Jerome Glisse4c788672009-11-20 14:29:23 +0100613 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614
615 /* FIXME: disable out of gart access */
Jerome Glissec010f802009-09-30 22:09:06 +0200616 WREG32_MC(R_000100_MC_PT0_CNTL, 0);
617 tmp = RREG32_MC(R_000009_MC_CNTL1);
618 WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400619 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200620}
621
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400622static void rs600_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200623{
Jerome Glissef9274562010-03-17 14:44:29 +0000624 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200625 rs600_gart_disable(rdev);
626 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627}
628
Michel Dänzer77497f22014-07-17 19:01:07 +0900629void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
630 uint64_t addr, uint32_t flags)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400632 void __iomem *ptr = (void *)rdev->gart.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200633
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634 addr = addr & 0xFFFFFFFFFFFFF000ULL;
Michel Dänzer77497f22014-07-17 19:01:07 +0900635 addr |= R600_PTE_SYSTEM;
636 if (flags & RADEON_GART_PAGE_VALID)
637 addr |= R600_PTE_VALID;
638 if (flags & RADEON_GART_PAGE_READ)
639 addr |= R600_PTE_READABLE;
640 if (flags & RADEON_GART_PAGE_WRITE)
641 addr |= R600_PTE_WRITEABLE;
642 if (flags & RADEON_GART_PAGE_SNOOP)
643 addr |= R600_PTE_SNOOPED;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +0000644 writeq(addr, ptr + (i * 8));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200645}
646
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200647int rs600_irq_set(struct radeon_device *rdev)
648{
649 uint32_t tmp = 0;
650 uint32_t mode_int = 0;
Alex Deucherdcfdd402009-12-04 15:04:19 -0500651 u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
652 ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
653 u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
654 ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
Alex Deucherf122c612012-03-30 08:59:57 -0400655 u32 hdmi0;
656 if (ASIC_IS_DCE2(rdev))
657 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
658 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
659 else
660 hdmi0 = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200661
Jerome Glisse003e69f2010-01-07 15:39:14 +0100662 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000663 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100664 WREG32(R_000040_GEN_INT_CNTL, 0);
665 return -EINVAL;
666 }
Christian Koenig736fc372012-05-17 19:52:00 +0200667 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200668 tmp |= S_000040_SW_INT_EN(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200669 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500670 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200671 atomic_read(&rdev->irq.pflip[0])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200672 mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200673 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500674 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200675 atomic_read(&rdev->irq.pflip[1])) {
Jerome Glissec010f802009-09-30 22:09:06 +0200676 mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200677 }
Alex Deucherdcfdd402009-12-04 15:04:19 -0500678 if (rdev->irq.hpd[0]) {
679 hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
680 }
681 if (rdev->irq.hpd[1]) {
682 hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
683 }
Alex Deucherf122c612012-03-30 08:59:57 -0400684 if (rdev->irq.afmt[0]) {
685 hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
686 }
Jerome Glissec010f802009-09-30 22:09:06 +0200687 WREG32(R_000040_GEN_INT_CNTL, tmp);
688 WREG32(R_006540_DxMODE_INT_MASK, mode_int);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500689 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
690 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
Alex Deucherf122c612012-03-30 08:59:57 -0400691 if (ASIC_IS_DCE2(rdev))
692 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200693 return 0;
694}
695
Alex Deucher6f34be52010-11-21 10:59:01 -0500696static inline u32 rs600_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200697{
Jerome Glisse01ceae82009-10-07 11:08:22 +0200698 uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
Alex Deucher2031f772010-04-22 12:52:11 -0400699 uint32_t irq_mask = S_000044_SW_INT(1);
Alex Deucherdcfdd402009-12-04 15:04:19 -0500700 u32 tmp;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200701
Jerome Glisse01ceae82009-10-07 11:08:22 +0200702 if (G_000044_DISPLAY_INT_STAT(irqs)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500703 rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
704 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200705 WREG32(R_006534_D1MODE_VBLANK_STATUS,
706 S_006534_D1MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200707 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500708 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Jerome Glissec010f802009-09-30 22:09:06 +0200709 WREG32(R_006D34_D2MODE_VBLANK_STATUS,
710 S_006D34_D2MODE_VBLANK_ACK(1));
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200711 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500712 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500713 tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
714 tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
715 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
716 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500717 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherdcfdd402009-12-04 15:04:19 -0500718 tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
719 tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
720 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
721 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200722 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -0500723 rdev->irq.stat_regs.r500.disp_int = 0;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200724 }
725
Alex Deucherf122c612012-03-30 08:59:57 -0400726 if (ASIC_IS_DCE2(rdev)) {
727 rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
728 S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
729 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
730 tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
731 tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
732 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
733 }
734 } else
735 rdev->irq.stat_regs.r500.hdmi0_status = 0;
736
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200737 if (irqs) {
Jerome Glisse01ceae82009-10-07 11:08:22 +0200738 WREG32(R_000044_GEN_INT_STATUS, irqs);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200739 }
740 return irqs & irq_mask;
741}
742
Jerome Glisseac447df2009-09-30 22:18:43 +0200743void rs600_irq_disable(struct radeon_device *rdev)
744{
Alex Deucherf122c612012-03-30 08:59:57 -0400745 u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
746 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
747 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
Jerome Glisseac447df2009-09-30 22:18:43 +0200748 WREG32(R_000040_GEN_INT_CNTL, 0);
749 WREG32(R_006540_DxMODE_INT_MASK, 0);
750 /* Wait and acknowledge irq */
751 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -0500752 rs600_irq_ack(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200753}
754
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200755int rs600_irq_process(struct radeon_device *rdev)
756{
Alex Deucher6f34be52010-11-21 10:59:01 -0500757 u32 status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500758 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -0400759 bool queue_hdmi = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200760
Alex Deucher6f34be52010-11-21 10:59:01 -0500761 status = rs600_irq_ack(rdev);
Alex Deucherf122c612012-03-30 08:59:57 -0400762 if (!status &&
763 !rdev->irq.stat_regs.r500.disp_int &&
764 !rdev->irq.stat_regs.r500.hdmi0_status) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200765 return IRQ_NONE;
766 }
Alex Deucherf122c612012-03-30 08:59:57 -0400767 while (status ||
768 rdev->irq.stat_regs.r500.disp_int ||
769 rdev->irq.stat_regs.r500.hdmi0_status) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200770 /* SW interrupt */
Alex Deucher6f34be52010-11-21 10:59:01 -0500771 if (G_000044_SW_INT(status)) {
Alex Deucher74652802011-08-25 13:39:48 -0400772 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher6f34be52010-11-21 10:59:01 -0500773 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200774 /* Vertical blank interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -0500775 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500776 if (rdev->irq.crtc_vblank_int[0]) {
777 drm_handle_vblank(rdev->ddev, 0);
778 rdev->pm.vblank_sync = true;
779 wake_up(&rdev->irq.vblank_queue);
780 }
Christian Koenig736fc372012-05-17 19:52:00 +0200781 if (atomic_read(&rdev->irq.pflip[0]))
Christian König1a0e7912014-05-27 16:49:21 +0200782 radeon_crtc_handle_vblank(rdev, 0);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100783 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500784 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500785 if (rdev->irq.crtc_vblank_int[1]) {
786 drm_handle_vblank(rdev->ddev, 1);
787 rdev->pm.vblank_sync = true;
788 wake_up(&rdev->irq.vblank_queue);
789 }
Christian Koenig736fc372012-05-17 19:52:00 +0200790 if (atomic_read(&rdev->irq.pflip[1]))
Christian König1a0e7912014-05-27 16:49:21 +0200791 radeon_crtc_handle_vblank(rdev, 1);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100792 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500793 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500794 queue_hotplug = true;
795 DRM_DEBUG("HPD1\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500796 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500797 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500798 queue_hotplug = true;
799 DRM_DEBUG("HPD2\n");
Alex Deucherdcfdd402009-12-04 15:04:19 -0500800 }
Alex Deucherf122c612012-03-30 08:59:57 -0400801 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
802 queue_hdmi = true;
803 DRM_DEBUG("HDMI0\n");
804 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500805 status = rs600_irq_ack(rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200806 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500807 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100808 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -0400809 if (queue_hdmi)
810 schedule_work(&rdev->audio_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400811 if (rdev->msi_enabled) {
812 switch (rdev->family) {
813 case CHIP_RS600:
814 case CHIP_RS690:
815 case CHIP_RS740:
816 msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
817 WREG32(RADEON_BUS_CNTL, msi_rearm);
818 WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
819 break;
820 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500821 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400822 break;
823 }
824 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200825 return IRQ_HANDLED;
826}
827
828u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
829{
830 if (crtc == 0)
Jerome Glissec010f802009-09-30 22:09:06 +0200831 return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200832 else
Jerome Glissec010f802009-09-30 22:09:06 +0200833 return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200834}
835
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836int rs600_mc_wait_for_idle(struct radeon_device *rdev)
837{
838 unsigned i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839
840 for (i = 0; i < rdev->usec_timeout; i++) {
Jerome Glissec010f802009-09-30 22:09:06 +0200841 if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842 return 0;
Jerome Glissec010f802009-09-30 22:09:06 +0200843 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 }
845 return -1;
846}
847
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400848static void rs600_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850 r420_pipes_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200851 /* Wait for mc idle */
852 if (rs600_mc_wait_for_idle(rdev))
853 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854}
855
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400856static void rs600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857{
Jerome Glissed594e462010-02-17 21:54:29 +0000858 u64 base;
859
Jordan Crouse01d73a62010-05-27 13:40:24 -0600860 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
861 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862 rdev->mc.vram_is_ddr = true;
863 rdev->mc.vram_width = 128;
Alex Deucher722f2942009-12-03 16:18:19 -0500864 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
865 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000866 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000867 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
868 base = RREG32_MC(R_000004_MC_FB_LOCATION);
869 base = G_000004_MC_FB_START(base) << 16;
870 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400871 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000872 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400873 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874}
875
Jerome Glissec93bb852009-07-13 21:04:08 +0200876void rs600_bandwidth_update(struct radeon_device *rdev)
877{
Alex Deucherf46c0122010-03-31 00:33:27 -0400878 struct drm_display_mode *mode0 = NULL;
879 struct drm_display_mode *mode1 = NULL;
880 u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
881 /* FIXME: implement full support */
882
Alex Deucher8efe82c2014-11-03 09:57:46 -0500883 if (!rdev->mode_info.mode_config_initialized)
884 return;
885
Alex Deucherf46c0122010-03-31 00:33:27 -0400886 radeon_update_display_priority(rdev);
887
888 if (rdev->mode_info.crtcs[0]->base.enabled)
889 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
890 if (rdev->mode_info.crtcs[1]->base.enabled)
891 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
892
893 rs690_line_buffer_adjust(rdev, mode0, mode1);
894
895 if (rdev->disp_priority == 2) {
896 d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
897 d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
898 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
899 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
900 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
901 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
902 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
903 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
904 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200905}
906
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200907uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
908{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400909 unsigned long flags;
910 u32 r;
911
912 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200913 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
914 S_000070_MC_IND_CITF_ARB0(1));
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400915 r = RREG32(R_000074_MC_IND_DATA);
916 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
917 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918}
919
920void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
921{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400922 unsigned long flags;
923
924 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200925 WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
926 S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
927 WREG32(R_000074_MC_IND_DATA, v);
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400928 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Jerome Glissec010f802009-09-30 22:09:06 +0200929}
930
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400931static void rs600_debugfs(struct radeon_device *rdev)
Jerome Glissec010f802009-09-30 22:09:06 +0200932{
933 if (r100_debugfs_rbbm_init(rdev))
934 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200935}
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000936
Jerome Glisse3bc68532009-10-01 09:39:24 +0200937void rs600_set_safe_registers(struct radeon_device *rdev)
Dave Airlie3f7dc91a2009-08-27 11:10:15 +1000938{
939 rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
940 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200941}
942
Jerome Glissec010f802009-09-30 22:09:06 +0200943static void rs600_mc_program(struct radeon_device *rdev)
944{
945 struct rv515_mc_save save;
946
947 /* Stops all mc clients */
948 rv515_mc_stop(rdev, &save);
949
950 /* Wait for mc idle */
951 if (rs600_mc_wait_for_idle(rdev))
952 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
953
954 /* FIXME: What does AGP means for such chipset ? */
955 WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
956 WREG32_MC(R_000006_AGP_BASE, 0);
957 WREG32_MC(R_000007_AGP_BASE_2, 0);
958 /* Program MC */
959 WREG32_MC(R_000004_MC_FB_LOCATION,
960 S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
961 S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
962 WREG32(R_000134_HDP_FB_LOCATION,
963 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
964
965 rv515_mc_resume(rdev, &save);
966}
967
968static int rs600_startup(struct radeon_device *rdev)
969{
970 int r;
971
972 rs600_mc_program(rdev);
973 /* Resume clock */
974 rv515_clock_startup(rdev);
975 /* Initialize GPU configuration (# pipes, ...) */
976 rs600_gpu_init(rdev);
977 /* Initialize GART (initialize after TTM so we can allocate
978 * memory through TTM but finalize after TTM) */
979 r = rs600_gart_enable(rdev);
980 if (r)
981 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400982
983 /* allocate wb buffer */
984 r = radeon_wb_init(rdev);
985 if (r)
986 return r;
987
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000988 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
989 if (r) {
990 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
991 return r;
992 }
993
Jerome Glissec010f802009-09-30 22:09:06 +0200994 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +0200995 if (!rdev->irq.installed) {
996 r = radeon_irq_kms_init(rdev);
997 if (r)
998 return r;
999 }
1000
Jerome Glissec010f802009-09-30 22:09:06 +02001001 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01001002 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissec010f802009-09-30 22:09:06 +02001003 /* 1M ring buffer */
1004 r = r100_cp_init(rdev, 1024 * 1024);
1005 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01001006 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissec010f802009-09-30 22:09:06 +02001007 return r;
1008 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +02001009
Christian König2898c342012-07-05 11:55:34 +02001010 r = radeon_ib_pool_init(rdev);
1011 if (r) {
1012 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001013 return r;
Christian König2898c342012-07-05 11:55:34 +02001014 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05001015
Slava Grigorevbfc1f972014-12-22 17:26:51 -05001016 r = radeon_audio_init(rdev);
Alex Deucherd4e30ef2012-06-04 17:18:51 -04001017 if (r) {
1018 dev_err(rdev->dev, "failed initializing audio\n");
1019 return r;
1020 }
1021
Jerome Glissec010f802009-09-30 22:09:06 +02001022 return 0;
1023}
1024
1025int rs600_resume(struct radeon_device *rdev)
1026{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001027 int r;
1028
Jerome Glissec010f802009-09-30 22:09:06 +02001029 /* Make sur GART are not working */
1030 rs600_gart_disable(rdev);
1031 /* Resume clock before doing reset */
1032 rv515_clock_startup(rdev);
1033 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001034 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +02001035 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1036 RREG32(R_000E40_RBBM_STATUS),
1037 RREG32(R_0007C0_CP_STAT));
1038 }
1039 /* post */
1040 atom_asic_init(rdev->mode_info.atom_context);
1041 /* Resume clock after posting */
1042 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10001043 /* Initialize surface registers */
1044 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001045
1046 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001047 r = rs600_startup(rdev);
1048 if (r) {
1049 rdev->accel_working = false;
1050 }
1051 return r;
Jerome Glissec010f802009-09-30 22:09:06 +02001052}
1053
1054int rs600_suspend(struct radeon_device *rdev)
1055{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001056 radeon_pm_suspend(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05001057 radeon_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001058 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001059 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001060 rs600_irq_disable(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001061 rs600_gart_disable(rdev);
1062 return 0;
1063}
1064
1065void rs600_fini(struct radeon_device *rdev)
1066{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001067 radeon_pm_fini(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05001068 radeon_audio_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001069 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001070 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001071 radeon_ib_pool_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001072 radeon_gem_fini(rdev);
1073 rs600_gart_fini(rdev);
1074 radeon_irq_kms_fini(rdev);
1075 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001076 radeon_bo_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001077 radeon_atombios_fini(rdev);
1078 kfree(rdev->bios);
1079 rdev->bios = NULL;
1080}
1081
Jerome Glisse3bc68532009-10-01 09:39:24 +02001082int rs600_init(struct radeon_device *rdev)
1083{
Jerome Glissec010f802009-09-30 22:09:06 +02001084 int r;
1085
Jerome Glissec010f802009-09-30 22:09:06 +02001086 /* Disable VGA */
1087 rv515_vga_render_disable(rdev);
1088 /* Initialize scratch registers */
1089 radeon_scratch_init(rdev);
1090 /* Initialize surface registers */
1091 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10001092 /* restore some register to sane defaults */
1093 r100_restore_sanity(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001094 /* BIOS */
1095 if (!radeon_get_bios(rdev)) {
1096 if (ASIC_IS_AVIVO(rdev))
1097 return -EINVAL;
1098 }
1099 if (rdev->is_atom_bios) {
1100 r = radeon_atombios_init(rdev);
1101 if (r)
1102 return r;
1103 } else {
1104 dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
1105 return -EINVAL;
1106 }
1107 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001108 if (radeon_asic_reset(rdev)) {
Jerome Glissec010f802009-09-30 22:09:06 +02001109 dev_warn(rdev->dev,
1110 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1111 RREG32(R_000E40_RBBM_STATUS),
1112 RREG32(R_0007C0_CP_STAT));
1113 }
1114 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10001115 if (radeon_boot_test_post_card(rdev) == false)
1116 return -EINVAL;
1117
Jerome Glissec010f802009-09-30 22:09:06 +02001118 /* Initialize clocks */
1119 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00001120 /* initialize memory controller */
1121 rs600_mc_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001122 rs600_debugfs(rdev);
1123 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001124 r = radeon_fence_driver_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001125 if (r)
1126 return r;
Jerome Glissec010f802009-09-30 22:09:06 +02001127 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001128 r = radeon_bo_init(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001129 if (r)
1130 return r;
1131 r = rs600_gart_init(rdev);
1132 if (r)
1133 return r;
1134 rs600_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001135
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001136 /* Initialize power management */
1137 radeon_pm_init(rdev);
1138
Jerome Glissec010f802009-09-30 22:09:06 +02001139 rdev->accel_working = true;
1140 r = rs600_startup(rdev);
1141 if (r) {
1142 /* Somethings want wront with the accel init stop accel */
1143 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissec010f802009-09-30 22:09:06 +02001144 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001145 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02001146 radeon_ib_pool_fini(rdev);
Jerome Glissec010f802009-09-30 22:09:06 +02001147 rs600_gart_fini(rdev);
1148 radeon_irq_kms_fini(rdev);
1149 rdev->accel_working = false;
1150 }
Dave Airlie3f7dc91a2009-08-27 11:10:15 +10001151 return 0;
1152}