blob: c867ecbeaa60f3f830b8f6efad9d9631a829ffeb [file] [log] [blame]
Sarah Sharp74c68742009-04-27 19:52:22 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include "xhci.h"
24
25#define XHCI_INIT_VALUE 0x0
26
27/* Add verbose debugging later, just print everything for now */
28
29void xhci_dbg_regs(struct xhci_hcd *xhci)
30{
31 u32 temp;
32
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070033 xhci_dbg(xhci, "// xHCI capability registers at %p:\n",
34 xhci->cap_regs);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020035 temp = readl(&xhci->cap_regs->hc_capbase);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070036 xhci_dbg(xhci, "// @%p = 0x%x (CAPLENGTH AND HCIVERSION)\n",
37 &xhci->cap_regs->hc_capbase, temp);
Sarah Sharp74c68742009-04-27 19:52:22 -070038 xhci_dbg(xhci, "// CAPLENGTH: 0x%x\n",
39 (unsigned int) HC_LENGTH(temp));
40#if 0
41 xhci_dbg(xhci, "// HCIVERSION: 0x%x\n",
42 (unsigned int) HC_VERSION(temp));
43#endif
44
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070045 xhci_dbg(xhci, "// xHCI operational registers at %p:\n", xhci->op_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -070046
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020047 temp = readl(&xhci->cap_regs->run_regs_off);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070048 xhci_dbg(xhci, "// @%p = 0x%x RTSOFF\n",
49 &xhci->cap_regs->run_regs_off,
Sarah Sharp74c68742009-04-27 19:52:22 -070050 (unsigned int) temp & RTSOFF_MASK);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070051 xhci_dbg(xhci, "// xHCI runtime registers at %p:\n", xhci->run_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -070052
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020053 temp = readl(&xhci->cap_regs->db_off);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070054 xhci_dbg(xhci, "// @%p = 0x%x DBOFF\n", &xhci->cap_regs->db_off, temp);
55 xhci_dbg(xhci, "// Doorbell array at %p:\n", xhci->dba);
Sarah Sharp74c68742009-04-27 19:52:22 -070056}
57
Sarah Sharp23e3be12009-04-29 19:05:20 -070058static void xhci_print_cap_regs(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -070059{
60 u32 temp;
61
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070062 xhci_dbg(xhci, "xHCI capability registers at %p:\n", xhci->cap_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -070063
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020064 temp = readl(&xhci->cap_regs->hc_capbase);
Sarah Sharp74c68742009-04-27 19:52:22 -070065 xhci_dbg(xhci, "CAPLENGTH AND HCIVERSION 0x%x:\n",
66 (unsigned int) temp);
67 xhci_dbg(xhci, "CAPLENGTH: 0x%x\n",
68 (unsigned int) HC_LENGTH(temp));
69 xhci_dbg(xhci, "HCIVERSION: 0x%x\n",
70 (unsigned int) HC_VERSION(temp));
71
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020072 temp = readl(&xhci->cap_regs->hcs_params1);
Sarah Sharp74c68742009-04-27 19:52:22 -070073 xhci_dbg(xhci, "HCSPARAMS 1: 0x%x\n",
74 (unsigned int) temp);
75 xhci_dbg(xhci, " Max device slots: %u\n",
76 (unsigned int) HCS_MAX_SLOTS(temp));
77 xhci_dbg(xhci, " Max interrupters: %u\n",
78 (unsigned int) HCS_MAX_INTRS(temp));
79 xhci_dbg(xhci, " Max ports: %u\n",
80 (unsigned int) HCS_MAX_PORTS(temp));
81
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020082 temp = readl(&xhci->cap_regs->hcs_params2);
Sarah Sharp74c68742009-04-27 19:52:22 -070083 xhci_dbg(xhci, "HCSPARAMS 2: 0x%x\n",
84 (unsigned int) temp);
85 xhci_dbg(xhci, " Isoc scheduling threshold: %u\n",
86 (unsigned int) HCS_IST(temp));
87 xhci_dbg(xhci, " Maximum allowed segments in event ring: %u\n",
88 (unsigned int) HCS_ERST_MAX(temp));
89
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020090 temp = readl(&xhci->cap_regs->hcs_params3);
Sarah Sharp74c68742009-04-27 19:52:22 -070091 xhci_dbg(xhci, "HCSPARAMS 3 0x%x:\n",
92 (unsigned int) temp);
93 xhci_dbg(xhci, " Worst case U1 device exit latency: %u\n",
94 (unsigned int) HCS_U1_LATENCY(temp));
95 xhci_dbg(xhci, " Worst case U2 device exit latency: %u\n",
96 (unsigned int) HCS_U2_LATENCY(temp));
97
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020098 temp = readl(&xhci->cap_regs->hcc_params);
Sarah Sharp74c68742009-04-27 19:52:22 -070099 xhci_dbg(xhci, "HCC PARAMS 0x%x:\n", (unsigned int) temp);
100 xhci_dbg(xhci, " HC generates %s bit addresses\n",
101 HCC_64BIT_ADDR(temp) ? "64" : "32");
Lu Baolu79b80942015-08-06 19:24:00 +0300102 xhci_dbg(xhci, " HC %s Contiguous Frame ID Capability\n",
103 HCC_CFC(temp) ? "has" : "hasn't");
Sarah Sharp74c68742009-04-27 19:52:22 -0700104 /* FIXME */
105 xhci_dbg(xhci, " FIXME: more HCCPARAMS debugging\n");
106
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200107 temp = readl(&xhci->cap_regs->run_regs_off);
Sarah Sharp74c68742009-04-27 19:52:22 -0700108 xhci_dbg(xhci, "RTSOFF 0x%x:\n", temp & RTSOFF_MASK);
109}
110
Sarah Sharp23e3be12009-04-29 19:05:20 -0700111static void xhci_print_command_reg(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -0700112{
113 u32 temp;
114
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200115 temp = readl(&xhci->op_regs->command);
Sarah Sharp74c68742009-04-27 19:52:22 -0700116 xhci_dbg(xhci, "USBCMD 0x%x:\n", temp);
117 xhci_dbg(xhci, " HC is %s\n",
118 (temp & CMD_RUN) ? "running" : "being stopped");
119 xhci_dbg(xhci, " HC has %sfinished hard reset\n",
120 (temp & CMD_RESET) ? "not " : "");
121 xhci_dbg(xhci, " Event Interrupts %s\n",
122 (temp & CMD_EIE) ? "enabled " : "disabled");
123 xhci_dbg(xhci, " Host System Error Interrupts %s\n",
Alex Hebb334e92012-03-22 15:06:59 +0800124 (temp & CMD_HSEIE) ? "enabled " : "disabled");
Sarah Sharp74c68742009-04-27 19:52:22 -0700125 xhci_dbg(xhci, " HC has %sfinished light reset\n",
126 (temp & CMD_LRESET) ? "not " : "");
127}
128
Sarah Sharp23e3be12009-04-29 19:05:20 -0700129static void xhci_print_status(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -0700130{
131 u32 temp;
132
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200133 temp = readl(&xhci->op_regs->status);
Sarah Sharp74c68742009-04-27 19:52:22 -0700134 xhci_dbg(xhci, "USBSTS 0x%x:\n", temp);
135 xhci_dbg(xhci, " Event ring is %sempty\n",
136 (temp & STS_EINT) ? "not " : "");
137 xhci_dbg(xhci, " %sHost System Error\n",
138 (temp & STS_FATAL) ? "WARNING: " : "No ");
139 xhci_dbg(xhci, " HC is %s\n",
140 (temp & STS_HALT) ? "halted" : "running");
141}
142
Sarah Sharp23e3be12009-04-29 19:05:20 -0700143static void xhci_print_op_regs(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -0700144{
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700145 xhci_dbg(xhci, "xHCI operational registers at %p:\n", xhci->op_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -0700146 xhci_print_command_reg(xhci);
147 xhci_print_status(xhci);
148}
149
Sarah Sharp23e3be12009-04-29 19:05:20 -0700150static void xhci_print_ports(struct xhci_hcd *xhci)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700151{
Matt Evans28ccd292011-03-29 13:40:46 +1100152 __le32 __iomem *addr;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700153 int i, j;
154 int ports;
155 char *names[NUM_PORT_REGS] = {
156 "status",
157 "power",
158 "link",
159 "reserved",
160 };
161
162 ports = HCS_MAX_PORTS(xhci->hcs_params1);
163 addr = &xhci->op_regs->port_status_base;
164 for (i = 0; i < ports; i++) {
165 for (j = 0; j < NUM_PORT_REGS; ++j) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700166 xhci_dbg(xhci, "%p port %s reg = 0x%x\n",
167 addr, names[j],
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200168 (unsigned int) readl(addr));
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700169 addr++;
170 }
171 }
172}
173
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800174void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num)
Sarah Sharp74c68742009-04-27 19:52:22 -0700175{
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800176 struct xhci_intr_reg __iomem *ir_set = &xhci->run_regs->ir_set[set_num];
177 void __iomem *addr;
Sarah Sharp74c68742009-04-27 19:52:22 -0700178 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700179 u64 temp_64;
Sarah Sharp74c68742009-04-27 19:52:22 -0700180
181 addr = &ir_set->irq_pending;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200182 temp = readl(addr);
Sarah Sharp74c68742009-04-27 19:52:22 -0700183 if (temp == XHCI_INIT_VALUE)
184 return;
185
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700186 xhci_dbg(xhci, " %p: ir_set[%i]\n", ir_set, set_num);
Sarah Sharp74c68742009-04-27 19:52:22 -0700187
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700188 xhci_dbg(xhci, " %p: ir_set.pending = 0x%x\n", addr,
189 (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700190
191 addr = &ir_set->irq_control;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200192 temp = readl(addr);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700193 xhci_dbg(xhci, " %p: ir_set.control = 0x%x\n", addr,
194 (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700195
196 addr = &ir_set->erst_size;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200197 temp = readl(addr);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700198 xhci_dbg(xhci, " %p: ir_set.erst_size = 0x%x\n", addr,
199 (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700200
201 addr = &ir_set->rsvd;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200202 temp = readl(addr);
Sarah Sharp74c68742009-04-27 19:52:22 -0700203 if (temp != XHCI_INIT_VALUE)
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700204 xhci_dbg(xhci, " WARN: %p: ir_set.rsvd = 0x%x\n",
205 addr, (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700206
Sarah Sharp8e595a52009-07-27 12:03:31 -0700207 addr = &ir_set->erst_base;
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800208 temp_64 = xhci_read_64(xhci, addr);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700209 xhci_dbg(xhci, " %p: ir_set.erst_base = @%08llx\n",
210 addr, temp_64);
Sarah Sharp74c68742009-04-27 19:52:22 -0700211
Sarah Sharp8e595a52009-07-27 12:03:31 -0700212 addr = &ir_set->erst_dequeue;
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800213 temp_64 = xhci_read_64(xhci, addr);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700214 xhci_dbg(xhci, " %p: ir_set.erst_dequeue = @%08llx\n",
215 addr, temp_64);
Sarah Sharp74c68742009-04-27 19:52:22 -0700216}
217
218void xhci_print_run_regs(struct xhci_hcd *xhci)
219{
220 u32 temp;
221 int i;
222
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700223 xhci_dbg(xhci, "xHCI runtime registers at %p:\n", xhci->run_regs);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200224 temp = readl(&xhci->run_regs->microframe_index);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700225 xhci_dbg(xhci, " %p: Microframe index = 0x%x\n",
226 &xhci->run_regs->microframe_index,
Sarah Sharp74c68742009-04-27 19:52:22 -0700227 (unsigned int) temp);
228 for (i = 0; i < 7; ++i) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200229 temp = readl(&xhci->run_regs->rsvd[i]);
Sarah Sharp74c68742009-04-27 19:52:22 -0700230 if (temp != XHCI_INIT_VALUE)
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700231 xhci_dbg(xhci, " WARN: %p: Rsvd[%i] = 0x%x\n",
232 &xhci->run_regs->rsvd[i],
Sarah Sharp74c68742009-04-27 19:52:22 -0700233 i, (unsigned int) temp);
234 }
235}
236
237void xhci_print_registers(struct xhci_hcd *xhci)
238{
239 xhci_print_cap_regs(xhci);
240 xhci_print_op_regs(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700241 xhci_print_ports(xhci);
Sarah Sharp74c68742009-04-27 19:52:22 -0700242}
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700243
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700244void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb)
245{
246 int i;
247 for (i = 0; i < 4; ++i)
248 xhci_dbg(xhci, "Offset 0x%x = 0x%x\n",
249 i*4, trb->generic.field[i]);
250}
251
252/**
253 * Debug a transfer request block (TRB).
254 */
255void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb)
256{
257 u64 address;
Matt Evans28ccd292011-03-29 13:40:46 +1100258 u32 type = le32_to_cpu(trb->link.control) & TRB_TYPE_BITMASK;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700259
260 switch (type) {
261 case TRB_TYPE(TRB_LINK):
262 xhci_dbg(xhci, "Link TRB:\n");
263 xhci_print_trb_offsets(xhci, trb);
264
Matt Evans28ccd292011-03-29 13:40:46 +1100265 address = le64_to_cpu(trb->link.segment_ptr);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700266 xhci_dbg(xhci, "Next ring segment DMA address = 0x%llx\n", address);
267
268 xhci_dbg(xhci, "Interrupter target = 0x%x\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100269 GET_INTR_TARGET(le32_to_cpu(trb->link.intr_target)));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700270 xhci_dbg(xhci, "Cycle bit = %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +1000271 le32_to_cpu(trb->link.control) & TRB_CYCLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272 xhci_dbg(xhci, "Toggle cycle bit = %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +1000273 le32_to_cpu(trb->link.control) & LINK_TOGGLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700274 xhci_dbg(xhci, "No Snoop bit = %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +1000275 le32_to_cpu(trb->link.control) & TRB_NO_SNOOP);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700276 break;
277 case TRB_TYPE(TRB_TRANSFER):
Matt Evans28ccd292011-03-29 13:40:46 +1100278 address = le64_to_cpu(trb->trans_event.buffer);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279 /*
280 * FIXME: look at flags to figure out if it's an address or if
281 * the data is directly in the buffer field.
282 */
283 xhci_dbg(xhci, "DMA address or buffer contents= %llu\n", address);
284 break;
285 case TRB_TYPE(TRB_COMPLETION):
Matt Evans28ccd292011-03-29 13:40:46 +1100286 address = le64_to_cpu(trb->event_cmd.cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 xhci_dbg(xhci, "Command TRB pointer = %llu\n", address);
288 xhci_dbg(xhci, "Completion status = %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +1000289 GET_COMP_CODE(le32_to_cpu(trb->event_cmd.status)));
Matt Evans28ccd292011-03-29 13:40:46 +1100290 xhci_dbg(xhci, "Flags = 0x%x\n",
Matt Evansf5960b62011-06-01 10:22:55 +1000291 le32_to_cpu(trb->event_cmd.flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700292 break;
293 default:
294 xhci_dbg(xhci, "Unknown TRB with TRB type ID %u\n",
295 (unsigned int) type>>10);
296 xhci_print_trb_offsets(xhci, trb);
297 break;
298 }
299}
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700300
301/**
302 * Debug a segment with an xHCI ring.
303 *
304 * @return The Link TRB of the segment, or NULL if there is no Link TRB
305 * (which is a bug, since all segments must have a Link TRB).
306 *
307 * Prints out all TRBs in the segment, even those after the Link TRB.
308 *
309 * XXX: should we print out TRBs that the HC owns? As long as we don't
310 * write, that should be fine... We shouldn't expect that the memory pointed to
311 * by the TRB is valid at all. Do we care about ones the HC owns? Probably,
312 * for HC debugging.
313 */
314void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg)
315{
316 int i;
Matt Evans28ccd292011-03-29 13:40:46 +1100317 u64 addr = seg->dma;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700318 union xhci_trb *trb = seg->trbs;
319
320 for (i = 0; i < TRBS_PER_SEGMENT; ++i) {
321 trb = &seg->trbs[i];
Matt Evans28ccd292011-03-29 13:40:46 +1100322 xhci_dbg(xhci, "@%016llx %08x %08x %08x %08x\n", addr,
Matt Evansf5960b62011-06-01 10:22:55 +1000323 lower_32_bits(le64_to_cpu(trb->link.segment_ptr)),
324 upper_32_bits(le64_to_cpu(trb->link.segment_ptr)),
325 le32_to_cpu(trb->link.intr_target),
326 le32_to_cpu(trb->link.control));
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700327 addr += sizeof(*trb);
328 }
329}
330
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700331void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring)
332{
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700333 xhci_dbg(xhci, "Ring deq = %p (virt), 0x%llx (dma)\n",
334 ring->dequeue,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700335 (unsigned long long)xhci_trb_virt_to_dma(ring->deq_seg,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700336 ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700337 xhci_dbg(xhci, "Ring deq updated %u times\n",
338 ring->deq_updates);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700339 xhci_dbg(xhci, "Ring enq = %p (virt), 0x%llx (dma)\n",
340 ring->enqueue,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700341 (unsigned long long)xhci_trb_virt_to_dma(ring->enq_seg,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700342 ring->enqueue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700343 xhci_dbg(xhci, "Ring enq updated %u times\n",
344 ring->enq_updates);
345}
346
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700347/**
348 * Debugging for an xHCI ring, which is a queue broken into multiple segments.
349 *
350 * Print out each segment in the ring. Check that the DMA address in
351 * each link segment actually matches the segment's stored DMA address.
352 * Check that the link end bit is only set at the end of the ring.
353 * Check that the dequeue and enqueue pointers point to real data in this ring
354 * (not some other ring).
355 */
356void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring)
357{
358 /* FIXME: Throw an error if any segment doesn't have a Link TRB */
359 struct xhci_segment *seg;
360 struct xhci_segment *first_seg = ring->first_seg;
361 xhci_debug_segment(xhci, first_seg);
362
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700363 if (!ring->enq_updates && !ring->deq_updates) {
364 xhci_dbg(xhci, " Ring has not been updated\n");
365 return;
366 }
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700367 for (seg = first_seg->next; seg != first_seg; seg = seg->next)
368 xhci_debug_segment(xhci, seg);
369}
370
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700371void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
372 unsigned int slot_id, unsigned int ep_index,
373 struct xhci_virt_ep *ep)
374{
375 int i;
376 struct xhci_ring *ring;
377
378 if (ep->ep_state & EP_HAS_STREAMS) {
379 for (i = 1; i < ep->stream_info->num_streams; i++) {
380 ring = ep->stream_info->stream_rings[i];
381 xhci_dbg(xhci, "Dev %d endpoint %d stream ID %d:\n",
382 slot_id, ep_index, i);
383 xhci_debug_segment(xhci, ring->deq_seg);
384 }
385 } else {
386 ring = ep->ring;
387 if (!ring)
388 return;
389 xhci_dbg(xhci, "Dev %d endpoint ring %d:\n",
390 slot_id, ep_index);
391 xhci_debug_segment(xhci, ring->deq_seg);
392 }
393}
394
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700395void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst)
396{
Matt Evans28ccd292011-03-29 13:40:46 +1100397 u64 addr = erst->erst_dma_addr;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700398 int i;
399 struct xhci_erst_entry *entry;
400
401 for (i = 0; i < erst->num_entries; ++i) {
402 entry = &erst->entries[i];
Matt Evans28ccd292011-03-29 13:40:46 +1100403 xhci_dbg(xhci, "@%016llx %08x %08x %08x %08x\n",
404 addr,
405 lower_32_bits(le64_to_cpu(entry->seg_addr)),
406 upper_32_bits(le64_to_cpu(entry->seg_addr)),
Matt Evansf5960b62011-06-01 10:22:55 +1000407 le32_to_cpu(entry->seg_size),
408 le32_to_cpu(entry->rsvd));
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700409 addr += sizeof(*entry);
410 }
411}
412
413void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci)
414{
Sarah Sharp8e595a52009-07-27 12:03:31 -0700415 u64 val;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700416
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800417 val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700418 xhci_dbg(xhci, "// xHC command ring deq ptr low bits + flags = @%08x\n",
419 lower_32_bits(val));
420 xhci_dbg(xhci, "// xHC command ring deq ptr high bits = @%08x\n",
421 upper_32_bits(val));
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700422}
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700423
John Yound115b042009-07-27 12:05:15 -0700424/* Print the last 32 bytes for 64-byte contexts */
425static void dbg_rsvd64(struct xhci_hcd *xhci, u64 *ctx, dma_addr_t dma)
426{
427 int i;
428 for (i = 0; i < 4; ++i) {
429 xhci_dbg(xhci, "@%p (virt) @%08llx "
430 "(dma) %#08llx - rsvd64[%d]\n",
431 &ctx[4 + i], (unsigned long long)dma,
432 ctx[4 + i], i);
433 dma += 8;
434 }
435}
436
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -0800437char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800438 struct xhci_container_ctx *ctx)
439{
440 struct xhci_slot_ctx *slot_ctx = xhci_get_slot_ctx(xhci, ctx);
441
Matt Evans28ccd292011-03-29 13:40:46 +1100442 switch (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state))) {
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200443 case SLOT_STATE_ENABLED:
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800444 return "enabled/disabled";
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200445 case SLOT_STATE_DEFAULT:
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800446 return "default";
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200447 case SLOT_STATE_ADDRESSED:
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800448 return "addressed";
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200449 case SLOT_STATE_CONFIGURED:
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800450 return "configured";
451 default:
452 return "reserved";
453 }
454}
455
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800456static void xhci_dbg_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx)
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700457{
458 /* Fields are 32 bits wide, DMA addresses are in bytes */
459 int field_size = 32 / 8;
460 int i;
461
John Yound115b042009-07-27 12:05:15 -0700462 struct xhci_slot_ctx *slot_ctx = xhci_get_slot_ctx(xhci, ctx);
Sarah Sharp018218d2009-08-07 14:04:40 -0700463 dma_addr_t dma = ctx->dma +
464 ((unsigned long)slot_ctx - (unsigned long)ctx->bytes);
John Yound115b042009-07-27 12:05:15 -0700465 int csz = HCC_64BYTE_CONTEXT(xhci->hcc_params);
466
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700467 xhci_dbg(xhci, "Slot Context:\n");
468 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - dev_info\n",
John Yound115b042009-07-27 12:05:15 -0700469 &slot_ctx->dev_info,
470 (unsigned long long)dma, slot_ctx->dev_info);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700471 dma += field_size;
472 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - dev_info2\n",
John Yound115b042009-07-27 12:05:15 -0700473 &slot_ctx->dev_info2,
474 (unsigned long long)dma, slot_ctx->dev_info2);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700475 dma += field_size;
476 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - tt_info\n",
John Yound115b042009-07-27 12:05:15 -0700477 &slot_ctx->tt_info,
478 (unsigned long long)dma, slot_ctx->tt_info);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700479 dma += field_size;
480 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - dev_state\n",
John Yound115b042009-07-27 12:05:15 -0700481 &slot_ctx->dev_state,
482 (unsigned long long)dma, slot_ctx->dev_state);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700483 dma += field_size;
484 for (i = 0; i < 4; ++i) {
485 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - rsvd[%d]\n",
John Yound115b042009-07-27 12:05:15 -0700486 &slot_ctx->reserved[i], (unsigned long long)dma,
487 slot_ctx->reserved[i], i);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700488 dma += field_size;
489 }
490
John Yound115b042009-07-27 12:05:15 -0700491 if (csz)
492 dbg_rsvd64(xhci, (u64 *)slot_ctx, dma);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700493}
494
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800495static void xhci_dbg_ep_ctx(struct xhci_hcd *xhci,
John Yound115b042009-07-27 12:05:15 -0700496 struct xhci_container_ctx *ctx,
497 unsigned int last_ep)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700498{
499 int i, j;
500 int last_ep_ctx = 31;
501 /* Fields are 32 bits wide, DMA addresses are in bytes */
502 int field_size = 32 / 8;
John Yound115b042009-07-27 12:05:15 -0700503 int csz = HCC_64BYTE_CONTEXT(xhci->hcc_params);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700504
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700505 if (last_ep < 31)
506 last_ep_ctx = last_ep + 1;
507 for (i = 0; i < last_ep_ctx; ++i) {
Julius Werner01c5f442013-04-15 15:55:04 -0700508 unsigned int epaddr = xhci_get_endpoint_address(i);
John Yound115b042009-07-27 12:05:15 -0700509 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, ctx, i);
510 dma_addr_t dma = ctx->dma +
Sarah Sharp018218d2009-08-07 14:04:40 -0700511 ((unsigned long)ep_ctx - (unsigned long)ctx->bytes);
John Yound115b042009-07-27 12:05:15 -0700512
Julius Werner01c5f442013-04-15 15:55:04 -0700513 xhci_dbg(xhci, "%s Endpoint %02d Context (ep_index %02d):\n",
514 usb_endpoint_out(epaddr) ? "OUT" : "IN",
515 epaddr & USB_ENDPOINT_NUMBER_MASK, i);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700516 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - ep_info\n",
John Yound115b042009-07-27 12:05:15 -0700517 &ep_ctx->ep_info,
518 (unsigned long long)dma, ep_ctx->ep_info);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700519 dma += field_size;
520 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - ep_info2\n",
John Yound115b042009-07-27 12:05:15 -0700521 &ep_ctx->ep_info2,
522 (unsigned long long)dma, ep_ctx->ep_info2);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700523 dma += field_size;
524 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08llx - deq\n",
John Yound115b042009-07-27 12:05:15 -0700525 &ep_ctx->deq,
526 (unsigned long long)dma, ep_ctx->deq);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700527 dma += 2*field_size;
528 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - tx_info\n",
John Yound115b042009-07-27 12:05:15 -0700529 &ep_ctx->tx_info,
530 (unsigned long long)dma, ep_ctx->tx_info);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700531 dma += field_size;
532 for (j = 0; j < 3; ++j) {
533 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - rsvd[%d]\n",
John Yound115b042009-07-27 12:05:15 -0700534 &ep_ctx->reserved[j],
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700535 (unsigned long long)dma,
John Yound115b042009-07-27 12:05:15 -0700536 ep_ctx->reserved[j], j);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700537 dma += field_size;
538 }
John Yound115b042009-07-27 12:05:15 -0700539
540 if (csz)
541 dbg_rsvd64(xhci, (u64 *)ep_ctx, dma);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700542 }
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700543}
544
John Yound115b042009-07-27 12:05:15 -0700545void xhci_dbg_ctx(struct xhci_hcd *xhci,
546 struct xhci_container_ctx *ctx,
547 unsigned int last_ep)
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700548{
549 int i;
550 /* Fields are 32 bits wide, DMA addresses are in bytes */
551 int field_size = 32 / 8;
John Yound115b042009-07-27 12:05:15 -0700552 dma_addr_t dma = ctx->dma;
553 int csz = HCC_64BYTE_CONTEXT(xhci->hcc_params);
Sarah Sharp28c2d2e2009-07-27 12:05:08 -0700554
John Yound115b042009-07-27 12:05:15 -0700555 if (ctx->type == XHCI_CTX_TYPE_INPUT) {
556 struct xhci_input_control_ctx *ctrl_ctx =
Lin Wang4daf9df2015-01-09 16:06:31 +0200557 xhci_get_input_control_ctx(ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -0700558 if (!ctrl_ctx) {
559 xhci_warn(xhci, "Could not get input context, bad type.\n");
560 return;
561 }
562
John Yound115b042009-07-27 12:05:15 -0700563 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - drop flags\n",
564 &ctrl_ctx->drop_flags, (unsigned long long)dma,
565 ctrl_ctx->drop_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700566 dma += field_size;
John Yound115b042009-07-27 12:05:15 -0700567 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - add flags\n",
568 &ctrl_ctx->add_flags, (unsigned long long)dma,
569 ctrl_ctx->add_flags);
570 dma += field_size;
571 for (i = 0; i < 6; ++i) {
572 xhci_dbg(xhci, "@%p (virt) @%08llx (dma) %#08x - rsvd2[%d]\n",
573 &ctrl_ctx->rsvd2[i], (unsigned long long)dma,
574 ctrl_ctx->rsvd2[i], i);
575 dma += field_size;
576 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700577
John Yound115b042009-07-27 12:05:15 -0700578 if (csz)
579 dbg_rsvd64(xhci, (u64 *)ctrl_ctx, dma);
580 }
581
John Yound115b042009-07-27 12:05:15 -0700582 xhci_dbg_slot_ctx(xhci, ctx);
583 xhci_dbg_ep_ctx(xhci, ctx, last_ep);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700584}
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +0300585
586void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
587 const char *fmt, ...)
588{
589 struct va_format vaf;
590 va_list args;
591
592 va_start(args, fmt);
593 vaf.fmt = fmt;
594 vaf.va = &args;
595 xhci_dbg(xhci, "%pV\n", &vaf);
596 trace(&vaf);
597 va_end(args);
598}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300599EXPORT_SYMBOL_GPL(xhci_dbg_trace);