Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Please try to maintain the following order within this file unless it makes |
| 24 | * sense to do otherwise. From top to bottom: |
| 25 | * 1. typedefs |
| 26 | * 2. #defines, and macros |
| 27 | * 3. structure definitions |
| 28 | * 4. function prototypes |
| 29 | * |
| 30 | * Within each section, please try to order by generation in ascending order, |
| 31 | * from top to bottom (ie. gen6 on the top, gen8 on the bottom). |
| 32 | */ |
| 33 | |
| 34 | #ifndef __I915_GEM_GTT_H__ |
| 35 | #define __I915_GEM_GTT_H__ |
| 36 | |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 37 | #include <linux/io-mapping.h> |
| 38 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 39 | #include "i915_gem_request.h" |
| 40 | |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 41 | #define I915_FENCE_REG_NONE -1 |
| 42 | #define I915_MAX_NUM_FENCES 32 |
| 43 | /* 32 fences + sign bit for FENCE_REG_NONE */ |
| 44 | #define I915_MAX_NUM_FENCE_BITS 6 |
| 45 | |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 46 | struct drm_i915_file_private; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 47 | struct drm_i915_fence_reg; |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 48 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 49 | typedef uint32_t gen6_pte_t; |
| 50 | typedef uint64_t gen8_pte_t; |
| 51 | typedef uint64_t gen8_pde_t; |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 52 | typedef uint64_t gen8_ppgtt_pdpe_t; |
| 53 | typedef uint64_t gen8_ppgtt_pml4e_t; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 54 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 55 | #define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT) |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 56 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 57 | /* gen6-hsw has bit 11-4 for physical addr bit 39-32 */ |
| 58 | #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0)) |
| 59 | #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) |
| 60 | #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr) |
| 61 | #define GEN6_PTE_CACHE_LLC (2 << 1) |
| 62 | #define GEN6_PTE_UNCACHED (1 << 1) |
| 63 | #define GEN6_PTE_VALID (1 << 0) |
| 64 | |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 65 | #define I915_PTES(pte_len) (PAGE_SIZE / (pte_len)) |
| 66 | #define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1) |
| 67 | #define I915_PDES 512 |
| 68 | #define I915_PDE_MASK (I915_PDES - 1) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 69 | #define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT)) |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 70 | |
| 71 | #define GEN6_PTES I915_PTES(sizeof(gen6_pte_t)) |
| 72 | #define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE) |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 73 | #define GEN6_PD_ALIGN (PAGE_SIZE * 16) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 74 | #define GEN6_PDE_SHIFT 22 |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 75 | #define GEN6_PDE_VALID (1 << 0) |
| 76 | |
| 77 | #define GEN7_PTE_CACHE_L3_LLC (3 << 1) |
| 78 | |
| 79 | #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2) |
| 80 | #define BYT_PTE_WRITEABLE (1 << 1) |
| 81 | |
| 82 | /* Cacheability Control is a 4-bit value. The low three bits are stored in bits |
| 83 | * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE. |
| 84 | */ |
| 85 | #define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \ |
| 86 | (((bits) & 0x8) << (11 - 3))) |
| 87 | #define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2) |
| 88 | #define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3) |
| 89 | #define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8) |
| 90 | #define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb) |
| 91 | #define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7) |
| 92 | #define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6) |
| 93 | #define HSW_PTE_UNCACHED (0) |
| 94 | #define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0)) |
| 95 | #define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr) |
| 96 | |
| 97 | /* GEN8 legacy style address is defined as a 3 level page table: |
| 98 | * 31:30 | 29:21 | 20:12 | 11:0 |
| 99 | * PDPE | PDE | PTE | offset |
| 100 | * The difference as compared to normal x86 3 level page table is the PDPEs are |
| 101 | * programmed via register. |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 102 | * |
| 103 | * GEN8 48b legacy style address is defined as a 4 level page table: |
| 104 | * 47:39 | 38:30 | 29:21 | 20:12 | 11:0 |
| 105 | * PML4E | PDPE | PDE | PTE | offset |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 106 | */ |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 107 | #define GEN8_PML4ES_PER_PML4 512 |
| 108 | #define GEN8_PML4E_SHIFT 39 |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 109 | #define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1) |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 110 | #define GEN8_PDPE_SHIFT 30 |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 111 | /* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page |
| 112 | * tables */ |
| 113 | #define GEN8_PDPE_MASK 0x1ff |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 114 | #define GEN8_PDE_SHIFT 21 |
| 115 | #define GEN8_PDE_MASK 0x1ff |
| 116 | #define GEN8_PTE_SHIFT 12 |
| 117 | #define GEN8_PTE_MASK 0x1ff |
Ben Widawsky | 7664360 | 2015-01-22 17:01:24 +0000 | [diff] [blame] | 118 | #define GEN8_LEGACY_PDPES 4 |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 119 | #define GEN8_PTES I915_PTES(sizeof(gen8_pte_t)) |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 120 | |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 121 | #define I915_PDPES_PER_PDP(dev) (USES_FULL_48BIT_PPGTT(dev) ?\ |
| 122 | GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES) |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 123 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 124 | #define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD) |
| 125 | #define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */ |
| 126 | #define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */ |
| 127 | #define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */ |
| 128 | |
Ville Syrjälä | ee0ce47 | 2014-04-09 13:28:01 +0300 | [diff] [blame] | 129 | #define CHV_PPAT_SNOOP (1<<6) |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 130 | #define GEN8_PPAT_AGE(x) (x<<4) |
| 131 | #define GEN8_PPAT_LLCeLLC (3<<2) |
| 132 | #define GEN8_PPAT_LLCELLC (2<<2) |
| 133 | #define GEN8_PPAT_LLC (1<<2) |
| 134 | #define GEN8_PPAT_WB (3<<0) |
| 135 | #define GEN8_PPAT_WT (2<<0) |
| 136 | #define GEN8_PPAT_WC (1<<0) |
| 137 | #define GEN8_PPAT_UC (0<<0) |
| 138 | #define GEN8_PPAT_ELLC_OVERRIDE (0<<2) |
| 139 | #define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8)) |
| 140 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 141 | enum i915_ggtt_view_type { |
| 142 | I915_GGTT_VIEW_NORMAL = 0, |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 143 | I915_GGTT_VIEW_ROTATED, |
| 144 | I915_GGTT_VIEW_PARTIAL, |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 145 | }; |
| 146 | |
| 147 | struct intel_rotation_info { |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 148 | struct { |
| 149 | /* tiles */ |
Ville Syrjälä | 6687c90 | 2015-09-15 13:16:41 +0300 | [diff] [blame] | 150 | unsigned int width, height, stride, offset; |
Ville Syrjälä | 1663b9d | 2016-02-15 22:54:45 +0200 | [diff] [blame] | 151 | } plane[2]; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 152 | }; |
| 153 | |
| 154 | struct i915_ggtt_view { |
| 155 | enum i915_ggtt_view_type type; |
| 156 | |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 157 | union { |
| 158 | struct { |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 159 | u64 offset; |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 160 | unsigned int size; |
| 161 | } partial; |
Ville Syrjälä | 7723f47d | 2016-01-20 21:05:22 +0200 | [diff] [blame] | 162 | struct intel_rotation_info rotated; |
Joonas Lahtinen | 8bd7ef1 | 2015-05-06 14:35:38 +0300 | [diff] [blame] | 163 | } params; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 164 | }; |
| 165 | |
| 166 | extern const struct i915_ggtt_view i915_ggtt_view_normal; |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 167 | extern const struct i915_ggtt_view i915_ggtt_view_rotated; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 168 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 169 | enum i915_cache_level; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 170 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 171 | /** |
| 172 | * A VMA represents a GEM BO that is bound into an address space. Therefore, a |
| 173 | * VMA's presence cannot be guaranteed before binding, or after unbinding the |
| 174 | * object into/from the address space. |
| 175 | * |
| 176 | * To make things as simple as possible (ie. no refcounting), a VMA's lifetime |
| 177 | * will always be <= an objects lifetime. So object refcounting should cover us. |
| 178 | */ |
| 179 | struct i915_vma { |
| 180 | struct drm_mm_node node; |
| 181 | struct drm_i915_gem_object *obj; |
| 182 | struct i915_address_space *vm; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 183 | struct drm_i915_fence_reg *fence; |
Chris Wilson | 247177d | 2016-08-15 10:48:47 +0100 | [diff] [blame] | 184 | struct sg_table *pages; |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 185 | void __iomem *iomap; |
Chris Wilson | de18003 | 2016-08-04 16:32:29 +0100 | [diff] [blame] | 186 | u64 size; |
Chris Wilson | d8923dc | 2016-08-18 17:17:07 +0100 | [diff] [blame] | 187 | u64 display_alignment; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 188 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 189 | unsigned int flags; |
| 190 | /** |
| 191 | * How many users have pinned this object in GTT space. The following |
| 192 | * users can each hold at most one reference: pwrite/pread, execbuffer |
| 193 | * (objects are not allowed multiple times for the same batchbuffer), |
| 194 | * and the framebuffer code. When switching/pageflipping, the |
| 195 | * framebuffer code has at most two buffers pinned per crtc. |
| 196 | * |
| 197 | * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3 |
| 198 | * bits with absolutely no headroom. So use 4 bits. |
| 199 | */ |
| 200 | #define I915_VMA_PIN_MASK 0xf |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 201 | #define I915_VMA_PIN_OVERFLOW BIT(5) |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 202 | |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 203 | /** Flags and address space this VMA is bound to */ |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 204 | #define I915_VMA_GLOBAL_BIND BIT(6) |
| 205 | #define I915_VMA_LOCAL_BIND BIT(7) |
| 206 | #define I915_VMA_BIND_MASK (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND | I915_VMA_PIN_OVERFLOW) |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 207 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 208 | #define I915_VMA_GGTT BIT(8) |
| 209 | #define I915_VMA_CAN_FENCE BIT(9) |
| 210 | #define I915_VMA_CLOSED BIT(10) |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 211 | |
| 212 | unsigned int active; |
| 213 | struct i915_gem_active last_read[I915_NUM_ENGINES]; |
Chris Wilson | 49ef529 | 2016-08-18 17:17:00 +0100 | [diff] [blame] | 214 | struct i915_gem_active last_fence; |
Tvrtko Ursulin | aff4376 | 2014-10-24 12:42:33 +0100 | [diff] [blame] | 215 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 216 | /** |
| 217 | * Support different GGTT views into the same object. |
| 218 | * This means there can be multiple VMA mappings per object and per VM. |
| 219 | * i915_ggtt_view_type is used to distinguish between those entries. |
| 220 | * The default one of zero (I915_GGTT_VIEW_NORMAL) is default and also |
| 221 | * assumed in GEM functions which take no ggtt view parameter. |
| 222 | */ |
| 223 | struct i915_ggtt_view ggtt_view; |
| 224 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 225 | /** This object's place on the active/inactive lists */ |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 226 | struct list_head vm_link; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 227 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 228 | struct list_head obj_link; /* Link in the object's VMA list */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 229 | |
| 230 | /** This vma's place in the batchbuffer or on the eviction list */ |
| 231 | struct list_head exec_list; |
| 232 | |
| 233 | /** |
| 234 | * Used for performing relocations during execbuffer insertion. |
| 235 | */ |
| 236 | struct hlist_node exec_node; |
| 237 | unsigned long exec_handle; |
| 238 | struct drm_i915_gem_exec_object2 *exec_entry; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 239 | }; |
| 240 | |
Chris Wilson | 81a8aa4 | 2016-08-15 10:48:48 +0100 | [diff] [blame] | 241 | struct i915_vma * |
| 242 | i915_vma_create(struct drm_i915_gem_object *obj, |
| 243 | struct i915_address_space *vm, |
| 244 | const struct i915_ggtt_view *view); |
Chris Wilson | 19880c4 | 2016-08-15 10:49:05 +0100 | [diff] [blame] | 245 | void i915_vma_unpin_and_release(struct i915_vma **p_vma); |
Chris Wilson | 81a8aa4 | 2016-08-15 10:48:48 +0100 | [diff] [blame] | 246 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 247 | static inline bool i915_vma_is_ggtt(const struct i915_vma *vma) |
| 248 | { |
| 249 | return vma->flags & I915_VMA_GGTT; |
| 250 | } |
| 251 | |
Chris Wilson | 05a20d0 | 2016-08-18 17:16:55 +0100 | [diff] [blame] | 252 | static inline bool i915_vma_is_map_and_fenceable(const struct i915_vma *vma) |
| 253 | { |
| 254 | return vma->flags & I915_VMA_CAN_FENCE; |
| 255 | } |
| 256 | |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 257 | static inline bool i915_vma_is_closed(const struct i915_vma *vma) |
| 258 | { |
| 259 | return vma->flags & I915_VMA_CLOSED; |
| 260 | } |
| 261 | |
Chris Wilson | b0decaf | 2016-08-04 07:52:44 +0100 | [diff] [blame] | 262 | static inline unsigned int i915_vma_get_active(const struct i915_vma *vma) |
| 263 | { |
| 264 | return vma->active; |
| 265 | } |
| 266 | |
| 267 | static inline bool i915_vma_is_active(const struct i915_vma *vma) |
| 268 | { |
| 269 | return i915_vma_get_active(vma); |
| 270 | } |
| 271 | |
| 272 | static inline void i915_vma_set_active(struct i915_vma *vma, |
| 273 | unsigned int engine) |
| 274 | { |
| 275 | vma->active |= BIT(engine); |
| 276 | } |
| 277 | |
| 278 | static inline void i915_vma_clear_active(struct i915_vma *vma, |
| 279 | unsigned int engine) |
| 280 | { |
| 281 | vma->active &= ~BIT(engine); |
| 282 | } |
| 283 | |
| 284 | static inline bool i915_vma_has_active_engine(const struct i915_vma *vma, |
| 285 | unsigned int engine) |
| 286 | { |
| 287 | return vma->active & BIT(engine); |
| 288 | } |
| 289 | |
Chris Wilson | bde13eb | 2016-08-15 10:49:07 +0100 | [diff] [blame] | 290 | static inline u32 i915_ggtt_offset(const struct i915_vma *vma) |
| 291 | { |
| 292 | GEM_BUG_ON(!i915_vma_is_ggtt(vma)); |
| 293 | GEM_BUG_ON(!vma->node.allocated); |
| 294 | GEM_BUG_ON(upper_32_bits(vma->node.start)); |
| 295 | GEM_BUG_ON(upper_32_bits(vma->node.start + vma->node.size - 1)); |
| 296 | return lower_32_bits(vma->node.start); |
| 297 | } |
| 298 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 299 | struct i915_page_dma { |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 300 | struct page *page; |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 301 | union { |
| 302 | dma_addr_t daddr; |
| 303 | |
| 304 | /* For gen6/gen7 only. This is the offset in the GGTT |
| 305 | * where the page directory entries for PPGTT begin |
| 306 | */ |
| 307 | uint32_t ggtt_offset; |
| 308 | }; |
| 309 | }; |
| 310 | |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 311 | #define px_base(px) (&(px)->base) |
| 312 | #define px_page(px) (px_base(px)->page) |
| 313 | #define px_dma(px) (px_base(px)->daddr) |
| 314 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 315 | struct i915_page_scratch { |
| 316 | struct i915_page_dma base; |
| 317 | }; |
| 318 | |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 319 | struct i915_page_table { |
| 320 | struct i915_page_dma base; |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 321 | |
| 322 | unsigned long *used_ptes; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 323 | }; |
| 324 | |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 325 | struct i915_page_directory { |
Mika Kuoppala | 44159dd | 2015-06-25 18:35:07 +0300 | [diff] [blame] | 326 | struct i915_page_dma base; |
Ben Widawsky | 7324cc0 | 2015-02-24 16:22:35 +0000 | [diff] [blame] | 327 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 328 | unsigned long *used_pdes; |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 329 | struct i915_page_table *page_table[I915_PDES]; /* PDEs */ |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 330 | }; |
| 331 | |
Michel Thierry | ec565b3 | 2015-04-08 12:13:23 +0100 | [diff] [blame] | 332 | struct i915_page_directory_pointer { |
Michel Thierry | 6ac1850 | 2015-07-29 17:23:46 +0100 | [diff] [blame] | 333 | struct i915_page_dma base; |
| 334 | |
| 335 | unsigned long *used_pdpes; |
| 336 | struct i915_page_directory **page_directory; |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 337 | }; |
| 338 | |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 339 | struct i915_pml4 { |
| 340 | struct i915_page_dma base; |
| 341 | |
| 342 | DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4); |
| 343 | struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4]; |
| 344 | }; |
| 345 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 346 | struct i915_address_space { |
| 347 | struct drm_mm mm; |
| 348 | struct drm_device *dev; |
Chris Wilson | 2bfa996 | 2016-08-04 07:52:25 +0100 | [diff] [blame] | 349 | /* Every address space belongs to a struct file - except for the global |
| 350 | * GTT that is owned by the driver (and so @file is set to NULL). In |
| 351 | * principle, no information should leak from one context to another |
| 352 | * (or between files/processes etc) unless explicitly shared by the |
| 353 | * owner. Tracking the owner is important in order to free up per-file |
| 354 | * objects along with the file, to aide resource tracking, and to |
| 355 | * assign blame. |
| 356 | */ |
| 357 | struct drm_i915_file_private *file; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 358 | struct list_head global_link; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 359 | u64 start; /* Start offset always 0 for dri2 */ |
| 360 | u64 total; /* size addr space maps (ex. 2GB for ggtt) */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 361 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 362 | bool closed; |
| 363 | |
Mika Kuoppala | c114f76 | 2015-06-25 18:35:13 +0300 | [diff] [blame] | 364 | struct i915_page_scratch *scratch_page; |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 365 | struct i915_page_table *scratch_pt; |
| 366 | struct i915_page_directory *scratch_pd; |
Michel Thierry | 69ab76f | 2015-07-29 17:23:55 +0100 | [diff] [blame] | 367 | struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 368 | |
| 369 | /** |
| 370 | * List of objects currently involved in rendering. |
| 371 | * |
| 372 | * Includes buffers having the contents of their GPU caches |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 373 | * flushed, not necessarily primitives. last_read_req |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 374 | * represents when the rendering involved will be completed. |
| 375 | * |
| 376 | * A reference is held on the buffer while on this list. |
| 377 | */ |
| 378 | struct list_head active_list; |
| 379 | |
| 380 | /** |
| 381 | * LRU list of objects which are not in the ringbuffer and |
| 382 | * are ready to unbind, but are still in the GTT. |
| 383 | * |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 384 | * last_read_req is NULL while an object is in this list. |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 385 | * |
| 386 | * A reference is not held on the buffer while on this list, |
| 387 | * as merely being GTT-bound shouldn't prevent its being |
| 388 | * freed, and we'll pull it off the list in the free path. |
| 389 | */ |
| 390 | struct list_head inactive_list; |
| 391 | |
Chris Wilson | 50e046b | 2016-08-04 07:52:46 +0100 | [diff] [blame] | 392 | /** |
| 393 | * List of vma that have been unbound. |
| 394 | * |
| 395 | * A reference is not held on the buffer while on this list. |
| 396 | */ |
| 397 | struct list_head unbound_list; |
| 398 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 399 | /* FIXME: Need a more generic return type */ |
Michel Thierry | 07749ef | 2015-03-16 16:00:54 +0000 | [diff] [blame] | 400 | gen6_pte_t (*pte_encode)(dma_addr_t addr, |
| 401 | enum i915_cache_level level, |
| 402 | bool valid, u32 flags); /* Create a valid PTE */ |
Daniel Vetter | f329f5f | 2015-04-14 17:35:15 +0200 | [diff] [blame] | 403 | /* flags for pte_encode */ |
| 404 | #define PTE_READ_ONLY (1<<0) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 405 | int (*allocate_va_range)(struct i915_address_space *vm, |
| 406 | uint64_t start, |
| 407 | uint64_t length); |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 408 | void (*clear_range)(struct i915_address_space *vm, |
| 409 | uint64_t start, |
| 410 | uint64_t length, |
| 411 | bool use_scratch); |
Chris Wilson | d6473f5 | 2016-06-10 14:22:59 +0530 | [diff] [blame] | 412 | void (*insert_page)(struct i915_address_space *vm, |
| 413 | dma_addr_t addr, |
| 414 | uint64_t offset, |
| 415 | enum i915_cache_level cache_level, |
| 416 | u32 flags); |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 417 | void (*insert_entries)(struct i915_address_space *vm, |
| 418 | struct sg_table *st, |
| 419 | uint64_t start, |
Akash Goel | 24f3a8c | 2014-06-17 10:59:42 +0530 | [diff] [blame] | 420 | enum i915_cache_level cache_level, u32 flags); |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 421 | void (*cleanup)(struct i915_address_space *vm); |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 422 | /** Unmap an object from an address space. This usually consists of |
| 423 | * setting the valid PTE entries to a reserved scratch page. */ |
| 424 | void (*unbind_vma)(struct i915_vma *vma); |
| 425 | /* Map an object into an address space with the given cache flags. */ |
Daniel Vetter | 70b9f6f | 2015-04-14 17:35:27 +0200 | [diff] [blame] | 426 | int (*bind_vma)(struct i915_vma *vma, |
| 427 | enum i915_cache_level cache_level, |
| 428 | u32 flags); |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 429 | }; |
| 430 | |
Chris Wilson | 2bfa996 | 2016-08-04 07:52:25 +0100 | [diff] [blame] | 431 | #define i915_is_ggtt(V) (!(V)->file) |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 432 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 433 | /* The Graphics Translation Table is the way in which GEN hardware translates a |
| 434 | * Graphics Virtual Address into a Physical Address. In addition to the normal |
| 435 | * collateral associated with any va->pa translations GEN hardware also has a |
| 436 | * portion of the GTT which can be mapped by the CPU and remain both coherent |
| 437 | * and correct (in cases like swizzling). That region is referred to as GMADR in |
| 438 | * the spec. |
| 439 | */ |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 440 | struct i915_ggtt { |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 441 | struct i915_address_space base; |
Chris Wilson | f7bbe78 | 2016-08-19 16:54:27 +0100 | [diff] [blame] | 442 | struct io_mapping mappable; /* Mapping to our CPU mappable region */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 443 | |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 444 | size_t stolen_size; /* Total size of stolen memory */ |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 445 | size_t stolen_usable_size; /* Total size minus BIOS reserved */ |
Sagar Arun Kamble | 274008e | 2016-02-06 00:13:29 +0530 | [diff] [blame] | 446 | size_t stolen_reserved_base; |
| 447 | size_t stolen_reserved_size; |
Mika Kuoppala | c44ef60 | 2015-06-25 18:35:05 +0300 | [diff] [blame] | 448 | u64 mappable_end; /* End offset that we can CPU map */ |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 449 | phys_addr_t mappable_base; /* PA of our GMADR */ |
| 450 | |
| 451 | /** "Graphics Stolen Memory" holds the global PTEs */ |
| 452 | void __iomem *gsm; |
| 453 | |
| 454 | bool do_idle_maps; |
| 455 | |
| 456 | int mtrr; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 457 | }; |
| 458 | |
| 459 | struct i915_hw_ppgtt { |
| 460 | struct i915_address_space base; |
| 461 | struct kref ref; |
| 462 | struct drm_mm_node node; |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 463 | unsigned long pd_dirty_rings; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 464 | union { |
Michel Thierry | 81ba8aef | 2015-08-03 09:52:01 +0100 | [diff] [blame] | 465 | struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */ |
| 466 | struct i915_page_directory_pointer pdp; /* GEN8+ */ |
| 467 | struct i915_page_directory pd; /* GEN6-7 */ |
Ben Widawsky | d7b3de9 | 2015-02-24 16:22:34 +0000 | [diff] [blame] | 468 | }; |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 469 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 470 | gen6_pte_t __iomem *pd_addr; |
| 471 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 472 | int (*enable)(struct i915_hw_ppgtt *ppgtt); |
| 473 | int (*switch_mm)(struct i915_hw_ppgtt *ppgtt, |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 474 | struct drm_i915_gem_request *req); |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 475 | void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m); |
| 476 | }; |
| 477 | |
Dave Gordon | 731f74c | 2016-06-24 19:37:46 +0100 | [diff] [blame] | 478 | /* |
| 479 | * gen6_for_each_pde() iterates over every pde from start until start+length. |
| 480 | * If start and start+length are not perfectly divisible, the macro will round |
| 481 | * down and up as needed. Start=0 and length=2G effectively iterates over |
| 482 | * every PDE in the system. The macro modifies ALL its parameters except 'pd', |
| 483 | * so each of the other parameters should preferably be a simple variable, or |
| 484 | * at most an lvalue with no side-effects! |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 485 | */ |
Dave Gordon | 731f74c | 2016-06-24 19:37:46 +0100 | [diff] [blame] | 486 | #define gen6_for_each_pde(pt, pd, start, length, iter) \ |
| 487 | for (iter = gen6_pde_index(start); \ |
| 488 | length > 0 && iter < I915_PDES && \ |
| 489 | (pt = (pd)->page_table[iter], true); \ |
| 490 | ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \ |
| 491 | temp = min(temp - start, length); \ |
| 492 | start += temp, length -= temp; }), ++iter) |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 493 | |
Dave Gordon | 731f74c | 2016-06-24 19:37:46 +0100 | [diff] [blame] | 494 | #define gen6_for_all_pdes(pt, pd, iter) \ |
| 495 | for (iter = 0; \ |
| 496 | iter < I915_PDES && \ |
| 497 | (pt = (pd)->page_table[iter], true); \ |
| 498 | ++iter) |
Michel Thierry | 09942c6 | 2015-04-08 12:13:30 +0100 | [diff] [blame] | 499 | |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 500 | static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift) |
| 501 | { |
| 502 | const uint32_t mask = NUM_PTE(pde_shift) - 1; |
| 503 | |
| 504 | return (address >> PAGE_SHIFT) & mask; |
| 505 | } |
| 506 | |
| 507 | /* Helper to counts the number of PTEs within the given length. This count |
| 508 | * does not cross a page table boundary, so the max value would be |
| 509 | * GEN6_PTES for GEN6, and GEN8_PTES for GEN8. |
| 510 | */ |
| 511 | static inline uint32_t i915_pte_count(uint64_t addr, size_t length, |
| 512 | uint32_t pde_shift) |
| 513 | { |
Alan | 69603db | 2016-02-17 14:20:46 +0000 | [diff] [blame] | 514 | const uint64_t mask = ~((1ULL << pde_shift) - 1); |
Ben Widawsky | 678d96f | 2015-03-16 16:00:56 +0000 | [diff] [blame] | 515 | uint64_t end; |
| 516 | |
| 517 | WARN_ON(length == 0); |
| 518 | WARN_ON(offset_in_page(addr|length)); |
| 519 | |
| 520 | end = addr + length; |
| 521 | |
| 522 | if ((addr & mask) != (end & mask)) |
| 523 | return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift); |
| 524 | |
| 525 | return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift); |
| 526 | } |
| 527 | |
| 528 | static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift) |
| 529 | { |
| 530 | return (addr >> shift) & I915_PDE_MASK; |
| 531 | } |
| 532 | |
| 533 | static inline uint32_t gen6_pte_index(uint32_t addr) |
| 534 | { |
| 535 | return i915_pte_index(addr, GEN6_PDE_SHIFT); |
| 536 | } |
| 537 | |
| 538 | static inline size_t gen6_pte_count(uint32_t addr, uint32_t length) |
| 539 | { |
| 540 | return i915_pte_count(addr, length, GEN6_PDE_SHIFT); |
| 541 | } |
| 542 | |
| 543 | static inline uint32_t gen6_pde_index(uint32_t addr) |
| 544 | { |
| 545 | return i915_pde_index(addr, GEN6_PDE_SHIFT); |
| 546 | } |
| 547 | |
Michel Thierry | 9271d95 | 2015-04-08 12:13:26 +0100 | [diff] [blame] | 548 | /* Equivalent to the gen6 version, For each pde iterates over every pde |
| 549 | * between from start until start + length. On gen8+ it simply iterates |
| 550 | * over every page directory entry in a page directory. |
| 551 | */ |
Dave Gordon | e8ebd8e | 2015-12-08 13:30:51 +0000 | [diff] [blame] | 552 | #define gen8_for_each_pde(pt, pd, start, length, iter) \ |
| 553 | for (iter = gen8_pde_index(start); \ |
| 554 | length > 0 && iter < I915_PDES && \ |
| 555 | (pt = (pd)->page_table[iter], true); \ |
| 556 | ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \ |
| 557 | temp = min(temp - start, length); \ |
| 558 | start += temp, length -= temp; }), ++iter) |
Michel Thierry | 9271d95 | 2015-04-08 12:13:26 +0100 | [diff] [blame] | 559 | |
Dave Gordon | e8ebd8e | 2015-12-08 13:30:51 +0000 | [diff] [blame] | 560 | #define gen8_for_each_pdpe(pd, pdp, start, length, iter) \ |
| 561 | for (iter = gen8_pdpe_index(start); \ |
| 562 | length > 0 && iter < I915_PDPES_PER_PDP(dev) && \ |
| 563 | (pd = (pdp)->page_directory[iter], true); \ |
| 564 | ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \ |
| 565 | temp = min(temp - start, length); \ |
| 566 | start += temp, length -= temp; }), ++iter) |
Michel Thierry | 9271d95 | 2015-04-08 12:13:26 +0100 | [diff] [blame] | 567 | |
Dave Gordon | e8ebd8e | 2015-12-08 13:30:51 +0000 | [diff] [blame] | 568 | #define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \ |
| 569 | for (iter = gen8_pml4e_index(start); \ |
| 570 | length > 0 && iter < GEN8_PML4ES_PER_PML4 && \ |
| 571 | (pdp = (pml4)->pdps[iter], true); \ |
| 572 | ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \ |
| 573 | temp = min(temp - start, length); \ |
| 574 | start += temp, length -= temp; }), ++iter) |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 575 | |
Michel Thierry | 9271d95 | 2015-04-08 12:13:26 +0100 | [diff] [blame] | 576 | static inline uint32_t gen8_pte_index(uint64_t address) |
| 577 | { |
| 578 | return i915_pte_index(address, GEN8_PDE_SHIFT); |
| 579 | } |
| 580 | |
| 581 | static inline uint32_t gen8_pde_index(uint64_t address) |
| 582 | { |
| 583 | return i915_pde_index(address, GEN8_PDE_SHIFT); |
| 584 | } |
| 585 | |
| 586 | static inline uint32_t gen8_pdpe_index(uint64_t address) |
| 587 | { |
| 588 | return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK; |
| 589 | } |
| 590 | |
| 591 | static inline uint32_t gen8_pml4e_index(uint64_t address) |
| 592 | { |
Michel Thierry | 762d993 | 2015-07-30 11:05:29 +0100 | [diff] [blame] | 593 | return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK; |
Michel Thierry | 9271d95 | 2015-04-08 12:13:26 +0100 | [diff] [blame] | 594 | } |
| 595 | |
Michel Thierry | 33c8819 | 2015-04-08 12:13:33 +0100 | [diff] [blame] | 596 | static inline size_t gen8_pte_count(uint64_t address, uint64_t length) |
| 597 | { |
| 598 | return i915_pte_count(address, length, GEN8_PDE_SHIFT); |
| 599 | } |
| 600 | |
Mika Kuoppala | d852c7b | 2015-06-25 18:35:06 +0300 | [diff] [blame] | 601 | static inline dma_addr_t |
| 602 | i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n) |
| 603 | { |
| 604 | return test_bit(n, ppgtt->pdp.used_pdpes) ? |
Mika Kuoppala | 567047b | 2015-06-25 18:35:12 +0300 | [diff] [blame] | 605 | px_dma(ppgtt->pdp.page_directory[n]) : |
Mika Kuoppala | 79ab937 | 2015-06-25 18:35:17 +0300 | [diff] [blame] | 606 | px_dma(ppgtt->base.scratch_pd); |
Mika Kuoppala | d852c7b | 2015-06-25 18:35:06 +0300 | [diff] [blame] | 607 | } |
| 608 | |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 609 | int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv); |
| 610 | int i915_ggtt_init_hw(struct drm_i915_private *dev_priv); |
| 611 | int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv); |
Chris Wilson | f6b9d5c | 2016-08-04 07:52:23 +0100 | [diff] [blame] | 612 | int i915_gem_init_ggtt(struct drm_i915_private *dev_priv); |
Chris Wilson | 97d6d7a | 2016-08-04 07:52:22 +0100 | [diff] [blame] | 613 | void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv); |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 614 | |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 615 | int i915_ppgtt_init_hw(struct drm_device *dev); |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 616 | void i915_ppgtt_release(struct kref *kref); |
Chris Wilson | 2bfa996 | 2016-08-04 07:52:25 +0100 | [diff] [blame] | 617 | struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv, |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 618 | struct drm_i915_file_private *fpriv); |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 619 | static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt) |
| 620 | { |
| 621 | if (ppgtt) |
| 622 | kref_get(&ppgtt->ref); |
| 623 | } |
| 624 | static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt) |
| 625 | { |
| 626 | if (ppgtt) |
| 627 | kref_put(&ppgtt->ref, i915_ppgtt_release); |
| 628 | } |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 629 | |
Chris Wilson | dc97997 | 2016-05-10 14:10:04 +0100 | [diff] [blame] | 630 | void i915_check_and_clear_faults(struct drm_i915_private *dev_priv); |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 631 | void i915_gem_suspend_gtt_mappings(struct drm_device *dev); |
| 632 | void i915_gem_restore_gtt_mappings(struct drm_device *dev); |
| 633 | |
| 634 | int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj); |
| 635 | void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj); |
| 636 | |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 637 | /* Flags used by pin/bind&friends. */ |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 638 | #define PIN_NONBLOCK BIT(0) |
| 639 | #define PIN_MAPPABLE BIT(1) |
| 640 | #define PIN_ZONE_4G BIT(2) |
Chris Wilson | 8211887 | 2016-08-18 17:17:05 +0100 | [diff] [blame] | 641 | #define PIN_NONFAULT BIT(3) |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 642 | |
| 643 | #define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */ |
| 644 | #define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */ |
| 645 | #define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */ |
| 646 | #define PIN_UPDATE BIT(8) |
| 647 | |
| 648 | #define PIN_HIGH BIT(9) |
| 649 | #define PIN_OFFSET_BIAS BIT(10) |
| 650 | #define PIN_OFFSET_FIXED BIT(11) |
Chris Wilson | 59bfa12 | 2016-08-04 16:32:31 +0100 | [diff] [blame] | 651 | #define PIN_OFFSET_MASK (~4095) |
| 652 | |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 653 | int __i915_vma_do_pin(struct i915_vma *vma, |
| 654 | u64 size, u64 alignment, u64 flags); |
| 655 | static inline int __must_check |
| 656 | i915_vma_pin(struct i915_vma *vma, u64 size, u64 alignment, u64 flags) |
| 657 | { |
| 658 | BUILD_BUG_ON(PIN_MBZ != I915_VMA_PIN_OVERFLOW); |
| 659 | BUILD_BUG_ON(PIN_GLOBAL != I915_VMA_GLOBAL_BIND); |
| 660 | BUILD_BUG_ON(PIN_USER != I915_VMA_LOCAL_BIND); |
| 661 | |
| 662 | /* Pin early to prevent the shrinker/eviction logic from destroying |
| 663 | * our vma as we insert and bind. |
| 664 | */ |
| 665 | if (likely(((++vma->flags ^ flags) & I915_VMA_BIND_MASK) == 0)) |
| 666 | return 0; |
| 667 | |
| 668 | return __i915_vma_do_pin(vma, size, alignment, flags); |
| 669 | } |
| 670 | |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 671 | static inline int i915_vma_pin_count(const struct i915_vma *vma) |
| 672 | { |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 673 | return vma->flags & I915_VMA_PIN_MASK; |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 674 | } |
| 675 | |
| 676 | static inline bool i915_vma_is_pinned(const struct i915_vma *vma) |
| 677 | { |
| 678 | return i915_vma_pin_count(vma); |
| 679 | } |
| 680 | |
| 681 | static inline void __i915_vma_pin(struct i915_vma *vma) |
| 682 | { |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 683 | vma->flags++; |
Chris Wilson | 305bc23 | 2016-08-04 16:32:33 +0100 | [diff] [blame] | 684 | GEM_BUG_ON(vma->flags & I915_VMA_PIN_OVERFLOW); |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 685 | } |
| 686 | |
| 687 | static inline void __i915_vma_unpin(struct i915_vma *vma) |
| 688 | { |
| 689 | GEM_BUG_ON(!i915_vma_is_pinned(vma)); |
Chris Wilson | 3272db5 | 2016-08-04 16:32:32 +0100 | [diff] [blame] | 690 | vma->flags--; |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 691 | } |
| 692 | |
| 693 | static inline void i915_vma_unpin(struct i915_vma *vma) |
| 694 | { |
| 695 | GEM_BUG_ON(!drm_mm_node_allocated(&vma->node)); |
| 696 | __i915_vma_unpin(vma); |
| 697 | } |
| 698 | |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 699 | /** |
| 700 | * i915_vma_pin_iomap - calls ioremap_wc to map the GGTT VMA via the aperture |
| 701 | * @vma: VMA to iomap |
| 702 | * |
| 703 | * The passed in VMA has to be pinned in the global GTT mappable region. |
| 704 | * An extra pinning of the VMA is acquired for the return iomapping, |
| 705 | * the caller must call i915_vma_unpin_iomap to relinquish the pinning |
| 706 | * after the iomapping is no longer required. |
| 707 | * |
| 708 | * Callers must hold the struct_mutex. |
| 709 | * |
| 710 | * Returns a valid iomapped pointer or ERR_PTR. |
| 711 | */ |
| 712 | void __iomem *i915_vma_pin_iomap(struct i915_vma *vma); |
Chris Wilson | 406ea8d | 2016-07-20 13:31:55 +0100 | [diff] [blame] | 713 | #define IO_ERR_PTR(x) ((void __iomem *)ERR_PTR(x)) |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 714 | |
| 715 | /** |
| 716 | * i915_vma_unpin_iomap - unpins the mapping returned from i915_vma_iomap |
| 717 | * @vma: VMA to unpin |
| 718 | * |
| 719 | * Unpins the previously iomapped VMA from i915_vma_pin_iomap(). |
| 720 | * |
| 721 | * Callers must hold the struct_mutex. This function is only valid to be |
| 722 | * called on a VMA previously iomapped by the caller with i915_vma_pin_iomap(). |
| 723 | */ |
| 724 | static inline void i915_vma_unpin_iomap(struct i915_vma *vma) |
| 725 | { |
| 726 | lockdep_assert_held(&vma->vm->dev->struct_mutex); |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 727 | GEM_BUG_ON(vma->iomap == NULL); |
Chris Wilson | 20dfbde | 2016-08-04 16:32:30 +0100 | [diff] [blame] | 728 | i915_vma_unpin(vma); |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 729 | } |
| 730 | |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 731 | static inline struct page *i915_vma_first_page(struct i915_vma *vma) |
| 732 | { |
| 733 | GEM_BUG_ON(!vma->pages); |
| 734 | return sg_page(vma->pages->sgl); |
| 735 | } |
| 736 | |
Ben Widawsky | 0260c42 | 2014-03-22 22:47:21 -0700 | [diff] [blame] | 737 | #endif |