blob: 41e41f90265df07af3299f65022feaf731e99ce7 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
78 if (ring < 2){
79 *out_ring = &adev->vce.ring[ring];
80 } else {
81 DRM_ERROR("only two VCE rings are supported\n");
82 return -EINVAL;
83 }
84 break;
85 }
Ding Pixelc5f21c92017-01-18 17:26:38 +080086
87 if (!(*out_ring && (*out_ring)->adev)) {
88 DRM_ERROR("Ring %d is not initialized on IP %d\n",
89 ring, ip_type);
90 return -EINVAL;
91 }
92
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 return 0;
94}
95
Christian König91acbeb2015-12-14 16:42:31 +010096static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020097 struct drm_amdgpu_cs_chunk_fence *data,
98 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010099{
100 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +0200101 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +0100102
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100103 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +0100104 if (gobj == NULL)
105 return -EINVAL;
106
Christian König758ac172016-05-06 22:14:00 +0200107 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +0100108 p->uf_entry.priority = 0;
109 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
110 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100111 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +0200112
113 size = amdgpu_bo_size(p->uf_entry.robj);
114 if (size != PAGE_SIZE || (data->offset + 8) > size)
115 return -EINVAL;
116
Christian König758ac172016-05-06 22:14:00 +0200117 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100118
119 drm_gem_object_unreference_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +0200120
121 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
122 amdgpu_bo_unref(&p->uf_entry.robj);
123 return -EINVAL;
124 }
125
Christian König91acbeb2015-12-14 16:42:31 +0100126 return 0;
127}
128
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
130{
Christian König4c0b2422016-02-01 11:20:37 +0100131 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +0800132 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 union drm_amdgpu_cs *cs = data;
134 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300135 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +0100136 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +0200137 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300138 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300139 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140
Dan Carpenter1d263472015-09-23 13:59:28 +0300141 if (cs->in.num_chunks == 0)
142 return 0;
143
144 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
145 if (!chunk_array)
146 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147
Christian König3cb485f2015-05-11 15:34:59 +0200148 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
149 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300150 ret = -EINVAL;
151 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200152 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200155 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 if (copy_from_user(chunk_array, chunk_array_user,
157 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300158 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100159 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160 }
161
162 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800163 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300165 if (!p->chunks) {
166 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100167 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169
170 for (i = 0; i < p->nchunks; i++) {
171 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
172 struct drm_amdgpu_cs_chunk user_chunk;
173 uint32_t __user *cdata;
174
Arnd Bergmann028423b2015-10-07 09:41:27 +0200175 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176 if (copy_from_user(&user_chunk, chunk_ptr,
177 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300178 ret = -EFAULT;
179 i--;
180 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 }
182 p->chunks[i].chunk_id = user_chunk.chunk_id;
183 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184
185 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200186 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187
188 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
189 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300190 ret = -ENOMEM;
191 i--;
192 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 }
194 size *= sizeof(uint32_t);
195 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 ret = -EFAULT;
197 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 }
199
Christian König9a5e8fb2015-06-23 17:07:03 +0200200 switch (p->chunks[i].chunk_id) {
201 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100202 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200203 break;
204
205 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100207 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300208 ret = -EINVAL;
209 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210 }
Christian König91acbeb2015-12-14 16:42:31 +0100211
Christian König758ac172016-05-06 22:14:00 +0200212 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
213 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100214 if (ret)
215 goto free_partial_kdata;
216
Christian König9a5e8fb2015-06-23 17:07:03 +0200217 break;
218
Christian König2b48d322015-06-19 17:31:29 +0200219 case AMDGPU_CHUNK_ID_DEPENDENCIES:
220 break;
221
Christian König9a5e8fb2015-06-23 17:07:03 +0200222 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300223 ret = -EINVAL;
224 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 }
226 }
227
Monk Liuc5637832016-04-19 20:11:32 +0800228 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100229 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100230 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231
Christian Königb5f5acb2016-06-29 13:26:41 +0200232 if (p->uf_entry.robj)
233 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400234 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300235 return 0;
236
237free_all_kdata:
238 i = p->nchunks - 1;
239free_partial_kdata:
240 for (; i >= 0; i--)
241 drm_free_large(p->chunks[i].kdata);
242 kfree(p->chunks);
Christian König2a7d9bd2015-12-18 20:33:52 +0100243put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300244 amdgpu_ctx_put(p->ctx);
245free_chunk:
246 kfree(chunk_array);
247
248 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400249}
250
Marek Olšák95844d22016-08-17 23:49:27 +0200251/* Convert microseconds to bytes. */
252static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
253{
254 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
255 return 0;
256
257 /* Since accum_us is incremented by a million per second, just
258 * multiply it by the number of MB/s to get the number of bytes.
259 */
260 return us << adev->mm_stats.log2_max_MBps;
261}
262
263static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
264{
265 if (!adev->mm_stats.log2_max_MBps)
266 return 0;
267
268 return bytes >> adev->mm_stats.log2_max_MBps;
269}
270
271/* Returns how many bytes TTM can move right now. If no bytes can be moved,
272 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
273 * which means it can go over the threshold once. If that happens, the driver
274 * will be in debt and no other buffer migrations can be done until that debt
275 * is repaid.
276 *
277 * This approach allows moving a buffer of any size (it's important to allow
278 * that).
279 *
280 * The currency is simply time in microseconds and it increases as the clock
281 * ticks. The accumulated microseconds (us) are converted to bytes and
282 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400283 */
284static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
285{
Marek Olšák95844d22016-08-17 23:49:27 +0200286 s64 time_us, increment_us;
287 u64 max_bytes;
288 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400289
Marek Olšák95844d22016-08-17 23:49:27 +0200290 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
291 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400292 *
Marek Olšák95844d22016-08-17 23:49:27 +0200293 * It means that in order to get full max MBps, at least 5 IBs per
294 * second must be submitted and not more than 200ms apart from each
295 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400296 */
Marek Olšák95844d22016-08-17 23:49:27 +0200297 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298
Marek Olšák95844d22016-08-17 23:49:27 +0200299 if (!adev->mm_stats.log2_max_MBps)
300 return 0;
301
302 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
303 used_vram = atomic64_read(&adev->vram_usage);
304 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
305
306 spin_lock(&adev->mm_stats.lock);
307
308 /* Increase the amount of accumulated us. */
309 time_us = ktime_to_us(ktime_get());
310 increment_us = time_us - adev->mm_stats.last_update_us;
311 adev->mm_stats.last_update_us = time_us;
312 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
313 us_upper_bound);
314
315 /* This prevents the short period of low performance when the VRAM
316 * usage is low and the driver is in debt or doesn't have enough
317 * accumulated us to fill VRAM quickly.
318 *
319 * The situation can occur in these cases:
320 * - a lot of VRAM is freed by userspace
321 * - the presence of a big buffer causes a lot of evictions
322 * (solution: split buffers into smaller ones)
323 *
324 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
325 * accum_us to a positive number.
326 */
327 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
328 s64 min_us;
329
330 /* Be more aggresive on dGPUs. Try to fill a portion of free
331 * VRAM now.
332 */
333 if (!(adev->flags & AMD_IS_APU))
334 min_us = bytes_to_us(adev, free_vram / 4);
335 else
336 min_us = 0; /* Reset accum_us on APUs. */
337
338 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
339 }
340
341 /* This returns 0 if the driver is in debt to disallow (optional)
342 * buffer moves.
343 */
344 max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
345
346 spin_unlock(&adev->mm_stats.lock);
347 return max_bytes;
348}
349
350/* Report how many bytes have really been moved for the last command
351 * submission. This can result in a debt that can stop buffer migrations
352 * temporarily.
353 */
354static void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev,
355 u64 num_bytes)
356{
357 spin_lock(&adev->mm_stats.lock);
358 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
359 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400360}
361
Chunming Zhou14fd8332016-08-04 13:05:46 +0800362static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
363 struct amdgpu_bo *bo)
364{
Christian Königa7d64de2016-09-15 14:58:48 +0200365 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800366 u64 initial_bytes_moved;
367 uint32_t domain;
368 int r;
369
370 if (bo->pin_count)
371 return 0;
372
Marek Olšák95844d22016-08-17 23:49:27 +0200373 /* Don't move this buffer if we have depleted our allowance
374 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800375 */
Marek Olšák95844d22016-08-17 23:49:27 +0200376 if (p->bytes_moved < p->bytes_moved_threshold)
Chunming Zhou14fd8332016-08-04 13:05:46 +0800377 domain = bo->prefered_domains;
378 else
379 domain = bo->allowed_domains;
380
381retry:
382 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200383 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800384 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200385 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Chunming Zhou14fd8332016-08-04 13:05:46 +0800386 initial_bytes_moved;
387
Christian König1abdc3d2016-08-31 17:28:11 +0200388 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
389 domain = bo->allowed_domains;
390 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800391 }
392
393 return r;
394}
395
Christian König662bfa62016-09-01 12:13:18 +0200396/* Last resort, try to evict something from the current working set */
397static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200398 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200399{
Christian Königf7da30d2016-09-28 12:03:04 +0200400 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200401 int r;
402
403 if (!p->evictable)
404 return false;
405
406 for (;&p->evictable->tv.head != &p->validated;
407 p->evictable = list_prev_entry(p->evictable, tv.head)) {
408
409 struct amdgpu_bo_list_entry *candidate = p->evictable;
410 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200411 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König662bfa62016-09-01 12:13:18 +0200412 u64 initial_bytes_moved;
413 uint32_t other;
414
415 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200416 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200417 break;
418
419 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
420
421 /* Check if this BO is in one of the domains we need space for */
422 if (!(other & domain))
423 continue;
424
425 /* Check if we can move this BO somewhere else */
426 other = bo->allowed_domains & ~domain;
427 if (!other)
428 continue;
429
430 /* Good we can try to move this BO somewhere else */
431 amdgpu_ttm_placement_from_domain(bo, other);
Christian Königa7d64de2016-09-15 14:58:48 +0200432 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200433 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200434 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200435 initial_bytes_moved;
436
437 if (unlikely(r))
438 break;
439
440 p->evictable = list_prev_entry(p->evictable, tv.head);
441 list_move(&candidate->tv.head, &p->validated);
442
443 return true;
444 }
445
446 return false;
447}
448
Christian Königf7da30d2016-09-28 12:03:04 +0200449static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
450{
451 struct amdgpu_cs_parser *p = param;
452 int r;
453
454 do {
455 r = amdgpu_cs_bo_validate(p, bo);
456 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
457 if (r)
458 return r;
459
460 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500461 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200462
463 return r;
464}
465
Baoyou Xie761c2e82016-09-03 13:57:14 +0800466static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200467 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400468{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400470 int r;
471
Christian Königa5b75052015-09-03 16:40:39 +0200472 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100473 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100474 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100475 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400476
Christian Königcc325d12016-02-08 11:08:35 +0100477 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
478 if (usermm && usermm != current->mm)
479 return -EPERM;
480
Christian König2f568db2016-02-23 12:36:59 +0100481 /* Check if we have user pages and nobody bound the BO already */
482 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
483 size_t size = sizeof(struct page *);
484
485 size *= bo->tbo.ttm->num_pages;
486 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
487 binding_userptr = true;
488 }
489
Christian König662bfa62016-09-01 12:13:18 +0200490 if (p->evictable == lobj)
491 p->evictable = NULL;
492
Christian Königf7da30d2016-09-28 12:03:04 +0200493 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800494 if (r)
Christian König36409d122015-12-21 20:31:35 +0100495 return r;
Christian König662bfa62016-09-01 12:13:18 +0200496
Christian König2f568db2016-02-23 12:36:59 +0100497 if (binding_userptr) {
498 drm_free_large(lobj->user_pages);
499 lobj->user_pages = NULL;
500 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 }
502 return 0;
503}
504
Christian König2a7d9bd2015-12-18 20:33:52 +0100505static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
506 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400507{
508 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100509 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200510 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800511 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100512 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100513 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400514
Christian König2a7d9bd2015-12-18 20:33:52 +0100515 INIT_LIST_HEAD(&p->validated);
516
517 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800518 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100519 need_mmap_lock = p->bo_list->first_userptr !=
520 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100521 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800522 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523
Christian König3c0eea62015-12-11 14:39:05 +0100524 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100525 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526
Christian König758ac172016-05-06 22:14:00 +0200527 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100528 list_add(&p->uf_entry.tv.head, &p->validated);
529
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400530 if (need_mmap_lock)
531 down_read(&current->mm->mmap_sem);
532
Christian König2f568db2016-02-23 12:36:59 +0100533 while (1) {
534 struct list_head need_pages;
535 unsigned i;
536
537 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
538 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200539 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800540 if (r != -ERESTARTSYS)
541 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100542 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200543 }
Christian König2f568db2016-02-23 12:36:59 +0100544
545 /* Without a BO list we don't have userptr BOs */
546 if (!p->bo_list)
547 break;
548
549 INIT_LIST_HEAD(&need_pages);
550 for (i = p->bo_list->first_userptr;
551 i < p->bo_list->num_entries; ++i) {
552
553 e = &p->bo_list->array[i];
554
555 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
556 &e->user_invalidated) && e->user_pages) {
557
558 /* We acquired a page array, but somebody
559 * invalidated it. Free it an try again
560 */
561 release_pages(e->user_pages,
562 e->robj->tbo.ttm->num_pages,
563 false);
564 drm_free_large(e->user_pages);
565 e->user_pages = NULL;
566 }
567
568 if (e->robj->tbo.ttm->state != tt_bound &&
569 !e->user_pages) {
570 list_del(&e->tv.head);
571 list_add(&e->tv.head, &need_pages);
572
573 amdgpu_bo_unreserve(e->robj);
574 }
575 }
576
577 if (list_empty(&need_pages))
578 break;
579
580 /* Unreserve everything again. */
581 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
582
Marek Olšákf1037952016-07-30 00:48:39 +0200583 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100584 if (!--tries) {
585 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200586 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100587 goto error_free_pages;
588 }
589
590 /* Fill the page arrays for all useptrs. */
591 list_for_each_entry(e, &need_pages, tv.head) {
592 struct ttm_tt *ttm = e->robj->tbo.ttm;
593
594 e->user_pages = drm_calloc_large(ttm->num_pages,
595 sizeof(struct page*));
596 if (!e->user_pages) {
597 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200598 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100599 goto error_free_pages;
600 }
601
602 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
603 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200604 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100605 drm_free_large(e->user_pages);
606 e->user_pages = NULL;
607 goto error_free_pages;
608 }
609 }
610
611 /* And try again. */
612 list_splice(&need_pages, &p->validated);
613 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614
Christian Königf69f90a12015-12-21 19:47:42 +0100615 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
616 p->bytes_moved = 0;
Christian König662bfa62016-09-01 12:13:18 +0200617 p->evictable = list_last_entry(&p->validated,
618 struct amdgpu_bo_list_entry,
619 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100620
Christian Königf7da30d2016-09-28 12:03:04 +0200621 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
622 amdgpu_cs_validate, p);
623 if (r) {
624 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
625 goto error_validate;
626 }
627
Christian Königf69f90a12015-12-21 19:47:42 +0100628 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200629 if (r) {
630 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200631 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200632 }
Christian Königa5b75052015-09-03 16:40:39 +0200633
Christian Königf69f90a12015-12-21 19:47:42 +0100634 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200635 if (r) {
636 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100637 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200638 }
Christian Königa8480302016-01-05 16:03:39 +0100639
Marek Olšák95844d22016-08-17 23:49:27 +0200640 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved);
641
Christian König5a712a82016-06-21 16:28:15 +0200642 fpriv->vm.last_eviction_counter =
643 atomic64_read(&p->adev->num_evictions);
644
Christian Königa8480302016-01-05 16:03:39 +0100645 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200646 struct amdgpu_bo *gds = p->bo_list->gds_obj;
647 struct amdgpu_bo *gws = p->bo_list->gws_obj;
648 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100649 struct amdgpu_vm *vm = &fpriv->vm;
650 unsigned i;
651
652 for (i = 0; i < p->bo_list->num_entries; i++) {
653 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
654
655 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
656 }
Christian Königd88bf582016-05-06 17:50:03 +0200657
658 if (gds) {
659 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
660 p->job->gds_size = amdgpu_bo_size(gds);
661 }
662 if (gws) {
663 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
664 p->job->gws_size = amdgpu_bo_size(gws);
665 }
666 if (oa) {
667 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
668 p->job->oa_size = amdgpu_bo_size(oa);
669 }
Christian Königa8480302016-01-05 16:03:39 +0100670 }
Christian Königa5b75052015-09-03 16:40:39 +0200671
Christian Königc855e252016-09-05 17:00:57 +0200672 if (!r && p->uf_entry.robj) {
673 struct amdgpu_bo *uf = p->uf_entry.robj;
674
Christian Königbb990bb2016-09-09 16:32:33 +0200675 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200676 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
677 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200678
Christian Königa5b75052015-09-03 16:40:39 +0200679error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100680 if (r) {
681 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200682 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100683 }
Christian Königa5b75052015-09-03 16:40:39 +0200684
Christian König2f568db2016-02-23 12:36:59 +0100685error_free_pages:
686
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400687 if (need_mmap_lock)
688 up_read(&current->mm->mmap_sem);
689
Christian König2f568db2016-02-23 12:36:59 +0100690 if (p->bo_list) {
691 for (i = p->bo_list->first_userptr;
692 i < p->bo_list->num_entries; ++i) {
693 e = &p->bo_list->array[i];
694
695 if (!e->user_pages)
696 continue;
697
698 release_pages(e->user_pages,
699 e->robj->tbo.ttm->num_pages,
700 false);
701 drm_free_large(e->user_pages);
702 }
703 }
704
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400705 return r;
706}
707
708static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
709{
710 struct amdgpu_bo_list_entry *e;
711 int r;
712
713 list_for_each_entry(e, &p->validated, tv.head) {
714 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100715 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400716
717 if (r)
718 return r;
719 }
720 return 0;
721}
722
Christian König984810f2015-11-14 21:05:35 +0100723/**
724 * cs_parser_fini() - clean parser states
725 * @parser: parser structure holding parsing context.
726 * @error: error number
727 *
728 * If error is set than unvalidate buffer, otherwise just free memory
729 * used by parsing context.
730 **/
731static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800732{
Christian Königeceb8a12016-01-11 15:35:21 +0100733 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100734 unsigned i;
735
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400736 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500737 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
738
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100740 &parser->validated,
741 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742 } else if (backoff) {
743 ttm_eu_backoff_reservation(&parser->ticket,
744 &parser->validated);
745 }
Chris Wilsonf54d1862016-10-25 13:00:45 +0100746 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100747
Christian König3cb485f2015-05-11 15:34:59 +0200748 if (parser->ctx)
749 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800750 if (parser->bo_list)
751 amdgpu_bo_list_put(parser->bo_list);
752
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753 for (i = 0; i < parser->nchunks; i++)
754 drm_free_large(parser->chunks[i].kdata);
755 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100756 if (parser->job)
757 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100758 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400759}
760
761static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
762 struct amdgpu_vm *vm)
763{
764 struct amdgpu_device *adev = p->adev;
765 struct amdgpu_bo_va *bo_va;
766 struct amdgpu_bo *bo;
767 int i, r;
768
769 r = amdgpu_vm_update_page_directory(adev, vm);
770 if (r)
771 return r;
772
Christian Könige86f9ce2016-02-08 12:13:05 +0100773 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200774 if (r)
775 return r;
776
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400777 r = amdgpu_vm_clear_freed(adev, vm);
778 if (r)
779 return r;
780
781 if (p->bo_list) {
782 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100783 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200784
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400785 /* ignore duplicates */
786 bo = p->bo_list->array[i].robj;
787 if (!bo)
788 continue;
789
790 bo_va = p->bo_list->array[i].bo_va;
791 if (bo_va == NULL)
792 continue;
793
Christian König99e124f2016-08-16 14:43:17 +0200794 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795 if (r)
796 return r;
797
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800798 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100799 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200800 if (r)
801 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400802 }
Christian Königb495bd32015-09-10 14:00:35 +0200803
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400804 }
805
Christian Könige86f9ce2016-02-08 12:13:05 +0100806 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200807
808 if (amdgpu_vm_debug && p->bo_list) {
809 /* Invalidate all BOs to test for userspace bugs */
810 for (i = 0; i < p->bo_list->num_entries; i++) {
811 /* ignore duplicates */
812 bo = p->bo_list->array[i].robj;
813 if (!bo)
814 continue;
815
816 amdgpu_vm_bo_invalidate(adev, bo);
817 }
818 }
819
820 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400821}
822
823static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100824 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400825{
Christian Königb07c60c2016-01-31 12:29:04 +0100826 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100828 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 int i, r;
830
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400831 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100832 if (ring->funcs->parse_cs) {
833 for (i = 0; i < p->job->num_ibs; i++) {
834 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400835 if (r)
836 return r;
837 }
Christian König45088ef2016-10-05 16:49:19 +0200838 }
839
840 if (p->job->vm) {
Christian König9a795882016-06-22 14:25:55 +0200841 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
842
843 r = amdgpu_bo_vm_update_pte(p, vm);
844 if (r)
845 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846 }
847
Christian König9a795882016-06-22 14:25:55 +0200848 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400849}
850
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400851static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
852 struct amdgpu_cs_parser *parser)
853{
854 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
855 struct amdgpu_vm *vm = &fpriv->vm;
856 int i, j;
857 int r;
858
Christian König50838c82016-02-03 13:44:52 +0100859 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 struct amdgpu_cs_chunk *chunk;
861 struct amdgpu_ib *ib;
862 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400863 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400864
865 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100866 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400867 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
868
869 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
870 continue;
871
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400872 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
873 chunk_ib->ip_instance, chunk_ib->ring,
874 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200875 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400877
Monk Liu753ad492016-08-26 13:28:28 +0800878 if (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
879 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
880 if (!parser->ctx->preamble_presented) {
881 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
882 parser->ctx->preamble_presented = true;
883 }
884 }
885
Christian Königb07c60c2016-01-31 12:29:04 +0100886 if (parser->job->ring && parser->job->ring != ring)
887 return -EINVAL;
888
889 parser->job->ring = ring;
890
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400891 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200892 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200893 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200894 uint64_t offset;
895 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200896
Christian König4802ce12015-06-10 17:20:11 +0200897 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
898 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200899 if (!aobj) {
900 DRM_ERROR("IB va_start is invalid\n");
901 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902 }
903
Christian König4802ce12015-06-10 17:20:11 +0200904 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
905 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
906 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
907 return -EINVAL;
908 }
909
Marek Olšák3ccec532015-06-02 17:44:49 +0200910 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200911 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400912 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400913 return r;
914 }
915
Christian König4802ce12015-06-10 17:20:11 +0200916 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
917 kptr += chunk_ib->va_start - offset;
918
Christian König45088ef2016-10-05 16:49:19 +0200919 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400920 if (r) {
921 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400922 return r;
923 }
924
925 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
926 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100928 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400929 if (r) {
930 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400931 return r;
932 }
933
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400934 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400935
Christian König45088ef2016-10-05 16:49:19 +0200936 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200937 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800938 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400939 j++;
940 }
941
Christian König758ac172016-05-06 22:14:00 +0200942 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200943 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200944 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
945 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200946 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947
948 return 0;
949}
950
Christian König2b48d322015-06-19 17:31:29 +0200951static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
952 struct amdgpu_cs_parser *p)
953{
Christian König76a1ea62015-07-06 19:42:10 +0200954 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200955 int i, j, r;
956
Christian König2b48d322015-06-19 17:31:29 +0200957 for (i = 0; i < p->nchunks; ++i) {
958 struct drm_amdgpu_cs_chunk_dep *deps;
959 struct amdgpu_cs_chunk *chunk;
960 unsigned num_deps;
961
962 chunk = &p->chunks[i];
963
964 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
965 continue;
966
967 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
968 num_deps = chunk->length_dw * 4 /
969 sizeof(struct drm_amdgpu_cs_chunk_dep);
970
971 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200972 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200973 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100974 struct dma_fence *fence;
Christian König2b48d322015-06-19 17:31:29 +0200975
976 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
977 deps[j].ip_instance,
978 deps[j].ring, &ring);
979 if (r)
980 return r;
981
Christian König76a1ea62015-07-06 19:42:10 +0200982 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
983 if (ctx == NULL)
984 return -EINVAL;
985
Christian König21c16bf2015-07-07 17:24:49 +0200986 fence = amdgpu_ctx_get_fence(ctx, ring,
987 deps[j].handle);
988 if (IS_ERR(fence)) {
989 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +0200990 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +0200991 return r;
Christian König21c16bf2015-07-07 17:24:49 +0200992
993 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +0100994 r = amdgpu_sync_fence(adev, &p->job->sync,
995 fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100996 dma_fence_put(fence);
Christian König21c16bf2015-07-07 17:24:49 +0200997 amdgpu_ctx_put(ctx);
998 if (r)
999 return r;
Christian König76a1ea62015-07-06 19:42:10 +02001000 }
Christian König2b48d322015-06-19 17:31:29 +02001001 }
1002 }
1003
1004 return 0;
1005}
1006
Christian Königcd75dc62016-01-31 11:30:55 +01001007static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1008 union drm_amdgpu_cs *cs)
1009{
Christian Königb07c60c2016-01-31 12:29:04 +01001010 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001011 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001012 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +08001013 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001014
Christian König50838c82016-02-03 13:44:52 +01001015 job = p->job;
1016 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001017
Christian König595a9cd2016-06-30 10:52:03 +02001018 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001019 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001020 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +08001021 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001022 }
1023
Monk Liue6869412016-03-07 12:49:55 +08001024 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001025 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001026 p->fence = dma_fence_get(&job->base.s_fence->finished);
Christian König595a9cd2016-06-30 10:52:03 +02001027 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001028 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001029 amdgpu_job_free_resources(job);
Christian Königcd75dc62016-01-31 11:30:55 +01001030
1031 trace_amdgpu_cs_ioctl(job);
1032 amd_sched_entity_push_job(&job->base);
1033
1034 return 0;
1035}
1036
Chunming Zhou049fc522015-07-21 14:36:51 +08001037int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1038{
1039 struct amdgpu_device *adev = dev->dev_private;
1040 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001041 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001042 bool reserved_buffers = false;
1043 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001044
Christian König0c418f12015-09-01 15:13:53 +02001045 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001046 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001047
Christian König7e52a812015-11-04 15:44:39 +01001048 parser.adev = adev;
1049 parser.filp = filp;
1050
1051 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001052 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001053 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001054 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055 }
Huang Ruia414cd72016-10-30 23:05:47 +08001056
Christian König2a7d9bd2015-12-18 20:33:52 +01001057 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001058 if (r) {
1059 if (r == -ENOMEM)
1060 DRM_ERROR("Not enough memory for command submission!\n");
1061 else if (r != -ERESTARTSYS)
1062 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1063 goto out;
Christian König26a69802015-08-18 21:09:33 +02001064 }
1065
Huang Ruia414cd72016-10-30 23:05:47 +08001066 reserved_buffers = true;
1067 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001068 if (r)
1069 goto out;
1070
Huang Ruia414cd72016-10-30 23:05:47 +08001071 r = amdgpu_cs_dependencies(adev, &parser);
1072 if (r) {
1073 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1074 goto out;
1075 }
1076
Christian König50838c82016-02-03 13:44:52 +01001077 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001078 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001079
Christian König7e52a812015-11-04 15:44:39 +01001080 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001081 if (r)
1082 goto out;
1083
Christian König4acabfe2016-01-31 11:32:04 +01001084 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001086out:
Christian König7e52a812015-11-04 15:44:39 +01001087 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001088 return r;
1089}
1090
1091/**
1092 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1093 *
1094 * @dev: drm device
1095 * @data: data from userspace
1096 * @filp: file private
1097 *
1098 * Wait for the command submission identified by handle to finish.
1099 */
1100int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *filp)
1102{
1103 union drm_amdgpu_wait_cs *wait = data;
1104 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001106 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001107 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001108 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001109 long r;
1110
Christian König21c16bf2015-07-07 17:24:49 +02001111 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
1112 wait->in.ring, &ring);
1113 if (r)
1114 return r;
1115
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001116 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1117 if (ctx == NULL)
1118 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001119
1120 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1121 if (IS_ERR(fence))
1122 r = PTR_ERR(fence);
1123 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001124 r = dma_fence_wait_timeout(fence, true, timeout);
1125 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001126 } else
Christian König21c16bf2015-07-07 17:24:49 +02001127 r = 1;
1128
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001129 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001130 if (r < 0)
1131 return r;
1132
1133 memset(wait, 0, sizeof(*wait));
1134 wait->out.status = (r == 0);
1135
1136 return 0;
1137}
1138
1139/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001140 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1141 *
1142 * @adev: amdgpu device
1143 * @filp: file private
1144 * @user: drm_amdgpu_fence copied from user space
1145 */
1146static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1147 struct drm_file *filp,
1148 struct drm_amdgpu_fence *user)
1149{
1150 struct amdgpu_ring *ring;
1151 struct amdgpu_ctx *ctx;
1152 struct dma_fence *fence;
1153 int r;
1154
1155 r = amdgpu_cs_get_ring(adev, user->ip_type, user->ip_instance,
1156 user->ring, &ring);
1157 if (r)
1158 return ERR_PTR(r);
1159
1160 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1161 if (ctx == NULL)
1162 return ERR_PTR(-EINVAL);
1163
1164 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1165 amdgpu_ctx_put(ctx);
1166
1167 return fence;
1168}
1169
1170/**
1171 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1172 *
1173 * @adev: amdgpu device
1174 * @filp: file private
1175 * @wait: wait parameters
1176 * @fences: array of drm_amdgpu_fence
1177 */
1178static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1179 struct drm_file *filp,
1180 union drm_amdgpu_wait_fences *wait,
1181 struct drm_amdgpu_fence *fences)
1182{
1183 uint32_t fence_count = wait->in.fence_count;
1184 unsigned int i;
1185 long r = 1;
1186
1187 for (i = 0; i < fence_count; i++) {
1188 struct dma_fence *fence;
1189 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1190
1191 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1192 if (IS_ERR(fence))
1193 return PTR_ERR(fence);
1194 else if (!fence)
1195 continue;
1196
1197 r = dma_fence_wait_timeout(fence, true, timeout);
1198 if (r < 0)
1199 return r;
1200
1201 if (r == 0)
1202 break;
1203 }
1204
1205 memset(wait, 0, sizeof(*wait));
1206 wait->out.status = (r > 0);
1207
1208 return 0;
1209}
1210
1211/**
1212 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1213 *
1214 * @adev: amdgpu device
1215 * @filp: file private
1216 * @wait: wait parameters
1217 * @fences: array of drm_amdgpu_fence
1218 */
1219static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1220 struct drm_file *filp,
1221 union drm_amdgpu_wait_fences *wait,
1222 struct drm_amdgpu_fence *fences)
1223{
1224 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1225 uint32_t fence_count = wait->in.fence_count;
1226 uint32_t first = ~0;
1227 struct dma_fence **array;
1228 unsigned int i;
1229 long r;
1230
1231 /* Prepare the fence array */
1232 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1233
1234 if (array == NULL)
1235 return -ENOMEM;
1236
1237 for (i = 0; i < fence_count; i++) {
1238 struct dma_fence *fence;
1239
1240 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1241 if (IS_ERR(fence)) {
1242 r = PTR_ERR(fence);
1243 goto err_free_fence_array;
1244 } else if (fence) {
1245 array[i] = fence;
1246 } else { /* NULL, the fence has been already signaled */
1247 r = 1;
1248 goto out;
1249 }
1250 }
1251
1252 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1253 &first);
1254 if (r < 0)
1255 goto err_free_fence_array;
1256
1257out:
1258 memset(wait, 0, sizeof(*wait));
1259 wait->out.status = (r > 0);
1260 wait->out.first_signaled = first;
1261 /* set return value 0 to indicate success */
1262 r = 0;
1263
1264err_free_fence_array:
1265 for (i = 0; i < fence_count; i++)
1266 dma_fence_put(array[i]);
1267 kfree(array);
1268
1269 return r;
1270}
1271
1272/**
1273 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1274 *
1275 * @dev: drm device
1276 * @data: data from userspace
1277 * @filp: file private
1278 */
1279int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1280 struct drm_file *filp)
1281{
1282 struct amdgpu_device *adev = dev->dev_private;
1283 union drm_amdgpu_wait_fences *wait = data;
1284 uint32_t fence_count = wait->in.fence_count;
1285 struct drm_amdgpu_fence *fences_user;
1286 struct drm_amdgpu_fence *fences;
1287 int r;
1288
1289 /* Get the fences from userspace */
1290 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1291 GFP_KERNEL);
1292 if (fences == NULL)
1293 return -ENOMEM;
1294
1295 fences_user = (void __user *)(unsigned long)(wait->in.fences);
1296 if (copy_from_user(fences, fences_user,
1297 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1298 r = -EFAULT;
1299 goto err_free_fences;
1300 }
1301
1302 if (wait->in.wait_all)
1303 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1304 else
1305 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1306
1307err_free_fences:
1308 kfree(fences);
1309
1310 return r;
1311}
1312
1313/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001314 * amdgpu_cs_find_bo_va - find bo_va for VM address
1315 *
1316 * @parser: command submission parser context
1317 * @addr: VM address
1318 * @bo: resulting BO of the mapping found
1319 *
1320 * Search the buffer objects in the command submission context for a certain
1321 * virtual memory address. Returns allocation structure when found, NULL
1322 * otherwise.
1323 */
1324struct amdgpu_bo_va_mapping *
1325amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1326 uint64_t addr, struct amdgpu_bo **bo)
1327{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001328 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001329 unsigned i;
1330
1331 if (!parser->bo_list)
1332 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001333
1334 addr /= AMDGPU_GPU_PAGE_SIZE;
1335
Christian König15486fd22015-12-22 16:06:12 +01001336 for (i = 0; i < parser->bo_list->num_entries; i++) {
1337 struct amdgpu_bo_list_entry *lobj;
1338
1339 lobj = &parser->bo_list->array[i];
1340 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001341 continue;
1342
Christian König15486fd22015-12-22 16:06:12 +01001343 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +02001344 if (mapping->it.start > addr ||
1345 addr > mapping->it.last)
1346 continue;
1347
Christian König15486fd22015-12-22 16:06:12 +01001348 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001349 return mapping;
1350 }
1351
Christian König15486fd22015-12-22 16:06:12 +01001352 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001353 if (mapping->it.start > addr ||
1354 addr > mapping->it.last)
1355 continue;
1356
Christian König15486fd22015-12-22 16:06:12 +01001357 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001358 return mapping;
1359 }
1360 }
1361
1362 return NULL;
1363}
Christian Königc855e252016-09-05 17:00:57 +02001364
1365/**
1366 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1367 *
1368 * @parser: command submission parser context
1369 *
1370 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1371 */
1372int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1373{
1374 unsigned i;
1375 int r;
1376
1377 if (!parser->bo_list)
1378 return 0;
1379
1380 for (i = 0; i < parser->bo_list->num_entries; i++) {
1381 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1382
Christian Königbb990bb2016-09-09 16:32:33 +02001383 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001384 if (unlikely(r))
1385 return r;
Christian König03f48dd2016-08-15 17:00:22 +02001386
1387 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1388 continue;
1389
1390 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1391 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1392 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
1393 if (unlikely(r))
1394 return r;
Christian Königc855e252016-09-05 17:00:57 +02001395 }
1396
1397 return 0;
1398}