blob: 5d7a5fa3741a72fb01148ac6c7a136b04ada65ad [file] [log] [blame]
Christian König2483b4e2013-08-13 11:56:54 +02001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "radeon.h"
27#include "radeon_asic.h"
Christian König74d360f2013-10-29 20:14:48 +010028#include "radeon_trace.h"
Christian König2483b4e2013-08-13 11:56:54 +020029#include "cikd.h"
30
31/* sdma */
32#define CIK_SDMA_UCODE_SIZE 1050
33#define CIK_SDMA_UCODE_VERSION 64
34
35u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
36
37/*
38 * sDMA - System DMA
39 * Starting with CIK, the GPU has new asynchronous
40 * DMA engines. These engines are used for compute
41 * and gfx. There are two DMA engines (SDMA0, SDMA1)
42 * and each one supports 1 ring buffer used for gfx
43 * and 2 queues used for compute.
44 *
45 * The programming model is very similar to the CP
46 * (ring buffer, IBs, etc.), but sDMA has it's own
47 * packet format that is different from the PM4 format
48 * used by the CP. sDMA supports copying data, writing
49 * embedded data, solid fills, and a number of other
50 * things. It also has support for tiling/detiling of
51 * buffers.
52 */
53
54/**
Alex Deucherea31bf62013-12-09 19:44:30 -050055 * cik_sdma_get_rptr - get the current read pointer
56 *
57 * @rdev: radeon_device pointer
58 * @ring: radeon ring pointer
59 *
60 * Get the current rptr from the hardware (CIK+).
61 */
62uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
63 struct radeon_ring *ring)
64{
65 u32 rptr, reg;
66
67 if (rdev->wb.enabled) {
68 rptr = rdev->wb.wb[ring->rptr_offs/4];
69 } else {
70 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
71 reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
72 else
73 reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
74
75 rptr = RREG32(reg);
76 }
77
78 return (rptr & 0x3fffc) >> 2;
79}
80
81/**
82 * cik_sdma_get_wptr - get the current write pointer
83 *
84 * @rdev: radeon_device pointer
85 * @ring: radeon ring pointer
86 *
87 * Get the current wptr from the hardware (CIK+).
88 */
89uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
90 struct radeon_ring *ring)
91{
92 u32 reg;
93
94 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
95 reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
96 else
97 reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
98
99 return (RREG32(reg) & 0x3fffc) >> 2;
100}
101
102/**
103 * cik_sdma_set_wptr - commit the write pointer
104 *
105 * @rdev: radeon_device pointer
106 * @ring: radeon ring pointer
107 *
108 * Write the wptr back to the hardware (CIK+).
109 */
110void cik_sdma_set_wptr(struct radeon_device *rdev,
111 struct radeon_ring *ring)
112{
113 u32 reg;
114
115 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
116 reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
117 else
118 reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
119
120 WREG32(reg, (ring->wptr << 2) & 0x3fffc);
121}
122
123/**
Christian König2483b4e2013-08-13 11:56:54 +0200124 * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
125 *
126 * @rdev: radeon_device pointer
127 * @ib: IB object to schedule
128 *
129 * Schedule an IB in the DMA ring (CIK).
130 */
131void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
132 struct radeon_ib *ib)
133{
134 struct radeon_ring *ring = &rdev->ring[ib->ring];
135 u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
136
137 if (rdev->wb.enabled) {
138 u32 next_rptr = ring->wptr + 5;
139 while ((next_rptr & 7) != 4)
140 next_rptr++;
141 next_rptr += 4;
142 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
143 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
144 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
145 radeon_ring_write(ring, 1); /* number of DWs to follow */
146 radeon_ring_write(ring, next_rptr);
147 }
148
149 /* IB packet must end on a 8 DW boundary */
150 while ((ring->wptr & 7) != 4)
151 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
152 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
153 radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
154 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
155 radeon_ring_write(ring, ib->length_dw);
156
157}
158
159/**
Alex Deucherca113f62014-01-09 16:23:37 -0500160 * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
161 *
162 * @rdev: radeon_device pointer
163 * @ridx: radeon ring index
164 *
165 * Emit an hdp flush packet on the requested DMA ring.
166 */
167static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
168 int ridx)
169{
170 struct radeon_ring *ring = &rdev->ring[ridx];
Alex Deucherda9e07e2014-01-09 16:35:39 -0500171 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
172 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
173 u32 ref_and_mask;
Alex Deucherca113f62014-01-09 16:23:37 -0500174
Alex Deucherda9e07e2014-01-09 16:35:39 -0500175 if (ridx == R600_RING_TYPE_DMA_INDEX)
176 ref_and_mask = SDMA0;
177 else
178 ref_and_mask = SDMA1;
179
180 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
181 radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
182 radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
183 radeon_ring_write(ring, ref_and_mask); /* reference */
184 radeon_ring_write(ring, ref_and_mask); /* mask */
185 radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
Alex Deucherca113f62014-01-09 16:23:37 -0500186}
187
188/**
Christian König2483b4e2013-08-13 11:56:54 +0200189 * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
190 *
191 * @rdev: radeon_device pointer
192 * @fence: radeon fence object
193 *
194 * Add a DMA fence packet to the ring to write
195 * the fence seq number and DMA trap packet to generate
196 * an interrupt if needed (CIK).
197 */
198void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
199 struct radeon_fence *fence)
200{
201 struct radeon_ring *ring = &rdev->ring[fence->ring];
202 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Christian König2483b4e2013-08-13 11:56:54 +0200203
204 /* write the fence */
205 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
206 radeon_ring_write(ring, addr & 0xffffffff);
207 radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
208 radeon_ring_write(ring, fence->seq);
209 /* generate an interrupt */
210 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
211 /* flush HDP */
Alex Deucherca113f62014-01-09 16:23:37 -0500212 cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
Christian König2483b4e2013-08-13 11:56:54 +0200213}
214
215/**
216 * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
217 *
218 * @rdev: radeon_device pointer
219 * @ring: radeon_ring structure holding ring information
220 * @semaphore: radeon semaphore object
221 * @emit_wait: wait or signal semaphore
222 *
223 * Add a DMA semaphore packet to the ring wait on or signal
224 * other rings (CIK).
225 */
Christian König1654b812013-11-12 12:58:05 +0100226bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
Christian König2483b4e2013-08-13 11:56:54 +0200227 struct radeon_ring *ring,
228 struct radeon_semaphore *semaphore,
229 bool emit_wait)
230{
231 u64 addr = semaphore->gpu_addr;
232 u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
233
234 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
235 radeon_ring_write(ring, addr & 0xfffffff8);
236 radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
Christian König1654b812013-11-12 12:58:05 +0100237
238 return true;
Christian König2483b4e2013-08-13 11:56:54 +0200239}
240
241/**
242 * cik_sdma_gfx_stop - stop the gfx async dma engines
243 *
244 * @rdev: radeon_device pointer
245 *
246 * Stop the gfx async dma ring buffers (CIK).
247 */
248static void cik_sdma_gfx_stop(struct radeon_device *rdev)
249{
250 u32 rb_cntl, reg_offset;
251 int i;
252
Alex Deucher50efa512014-01-27 11:26:33 -0500253 if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
254 (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
255 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian König2483b4e2013-08-13 11:56:54 +0200256
257 for (i = 0; i < 2; i++) {
258 if (i == 0)
259 reg_offset = SDMA0_REGISTER_OFFSET;
260 else
261 reg_offset = SDMA1_REGISTER_OFFSET;
262 rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
263 rb_cntl &= ~SDMA_RB_ENABLE;
264 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
265 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
266 }
Alex Deucher7b1bbe82014-03-12 15:15:58 -0400267 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
268 rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
Christian König2483b4e2013-08-13 11:56:54 +0200269}
270
271/**
272 * cik_sdma_rlc_stop - stop the compute async dma engines
273 *
274 * @rdev: radeon_device pointer
275 *
276 * Stop the compute async dma queues (CIK).
277 */
278static void cik_sdma_rlc_stop(struct radeon_device *rdev)
279{
280 /* XXX todo */
281}
282
283/**
284 * cik_sdma_enable - stop the async dma engines
285 *
286 * @rdev: radeon_device pointer
287 * @enable: enable/disable the DMA MEs.
288 *
289 * Halt or unhalt the async dma engines (CIK).
290 */
291void cik_sdma_enable(struct radeon_device *rdev, bool enable)
292{
293 u32 me_cntl, reg_offset;
294 int i;
295
296 for (i = 0; i < 2; i++) {
297 if (i == 0)
298 reg_offset = SDMA0_REGISTER_OFFSET;
299 else
300 reg_offset = SDMA1_REGISTER_OFFSET;
301 me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
302 if (enable)
303 me_cntl &= ~SDMA_HALT;
304 else
305 me_cntl |= SDMA_HALT;
306 WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
307 }
308}
309
310/**
311 * cik_sdma_gfx_resume - setup and start the async dma engines
312 *
313 * @rdev: radeon_device pointer
314 *
315 * Set up the gfx DMA ring buffers and enable them (CIK).
316 * Returns 0 for success, error for failure.
317 */
318static int cik_sdma_gfx_resume(struct radeon_device *rdev)
319{
320 struct radeon_ring *ring;
321 u32 rb_cntl, ib_cntl;
322 u32 rb_bufsz;
323 u32 reg_offset, wb_offset;
324 int i, r;
325
326 for (i = 0; i < 2; i++) {
327 if (i == 0) {
328 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
329 reg_offset = SDMA0_REGISTER_OFFSET;
330 wb_offset = R600_WB_DMA_RPTR_OFFSET;
331 } else {
332 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
333 reg_offset = SDMA1_REGISTER_OFFSET;
334 wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
335 }
336
337 WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
338 WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
339
340 /* Set ring buffer size in dwords */
Dave Airlie9c725e52013-09-02 09:31:40 +1000341 rb_bufsz = order_base_2(ring->ring_size / 4);
Christian König2483b4e2013-08-13 11:56:54 +0200342 rb_cntl = rb_bufsz << 1;
343#ifdef __BIG_ENDIAN
344 rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
345#endif
346 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
347
348 /* Initialize the ring buffer's read and write pointers */
349 WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
350 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
351
352 /* set the wb address whether it's enabled or not */
353 WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
354 upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
355 WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
356 ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
357
358 if (rdev->wb.enabled)
359 rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
360
361 WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
362 WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
363
364 ring->wptr = 0;
365 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
366
367 ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
368
369 /* enable DMA RB */
370 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
371
372 ib_cntl = SDMA_IB_ENABLE;
373#ifdef __BIG_ENDIAN
374 ib_cntl |= SDMA_IB_SWAP_ENABLE;
375#endif
376 /* enable DMA IBs */
377 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
378
379 ring->ready = true;
380
381 r = radeon_ring_test(rdev, ring->idx, ring);
382 if (r) {
383 ring->ready = false;
384 return r;
385 }
386 }
387
Alex Deucher50efa512014-01-27 11:26:33 -0500388 if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
389 (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
390 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Christian König2483b4e2013-08-13 11:56:54 +0200391
392 return 0;
393}
394
395/**
396 * cik_sdma_rlc_resume - setup and start the async dma engines
397 *
398 * @rdev: radeon_device pointer
399 *
400 * Set up the compute DMA queues and enable them (CIK).
401 * Returns 0 for success, error for failure.
402 */
403static int cik_sdma_rlc_resume(struct radeon_device *rdev)
404{
405 /* XXX todo */
406 return 0;
407}
408
409/**
410 * cik_sdma_load_microcode - load the sDMA ME ucode
411 *
412 * @rdev: radeon_device pointer
413 *
414 * Loads the sDMA0/1 ucode.
415 * Returns 0 for success, -EINVAL if the ucode is not available.
416 */
417static int cik_sdma_load_microcode(struct radeon_device *rdev)
418{
419 const __be32 *fw_data;
420 int i;
421
422 if (!rdev->sdma_fw)
423 return -EINVAL;
424
425 /* stop the gfx rings and rlc compute queues */
426 cik_sdma_gfx_stop(rdev);
427 cik_sdma_rlc_stop(rdev);
428
429 /* halt the MEs */
430 cik_sdma_enable(rdev, false);
431
432 /* sdma0 */
433 fw_data = (const __be32 *)rdev->sdma_fw->data;
434 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
435 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
436 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
437 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
438
439 /* sdma1 */
440 fw_data = (const __be32 *)rdev->sdma_fw->data;
441 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
442 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
443 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
444 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
445
446 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
447 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
448 return 0;
449}
450
451/**
452 * cik_sdma_resume - setup and start the async dma engines
453 *
454 * @rdev: radeon_device pointer
455 *
456 * Set up the DMA engines and enable them (CIK).
457 * Returns 0 for success, error for failure.
458 */
459int cik_sdma_resume(struct radeon_device *rdev)
460{
461 int r;
462
463 /* Reset dma */
464 WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
465 RREG32(SRBM_SOFT_RESET);
466 udelay(50);
467 WREG32(SRBM_SOFT_RESET, 0);
468 RREG32(SRBM_SOFT_RESET);
469
470 r = cik_sdma_load_microcode(rdev);
471 if (r)
472 return r;
473
474 /* unhalt the MEs */
475 cik_sdma_enable(rdev, true);
476
477 /* start the gfx rings and rlc compute queues */
478 r = cik_sdma_gfx_resume(rdev);
479 if (r)
480 return r;
481 r = cik_sdma_rlc_resume(rdev);
482 if (r)
483 return r;
484
485 return 0;
486}
487
488/**
489 * cik_sdma_fini - tear down the async dma engines
490 *
491 * @rdev: radeon_device pointer
492 *
493 * Stop the async dma engines and free the rings (CIK).
494 */
495void cik_sdma_fini(struct radeon_device *rdev)
496{
497 /* stop the gfx rings and rlc compute queues */
498 cik_sdma_gfx_stop(rdev);
499 cik_sdma_rlc_stop(rdev);
500 /* halt the MEs */
501 cik_sdma_enable(rdev, false);
502 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
503 radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
504 /* XXX - compute dma queue tear down */
505}
506
507/**
508 * cik_copy_dma - copy pages using the DMA engine
509 *
510 * @rdev: radeon_device pointer
511 * @src_offset: src GPU address
512 * @dst_offset: dst GPU address
513 * @num_gpu_pages: number of GPU pages to xfer
514 * @fence: radeon fence object
515 *
516 * Copy GPU paging using the DMA engine (CIK).
517 * Used by the radeon ttm implementation to move pages if
518 * registered as the asic copy callback.
519 */
520int cik_copy_dma(struct radeon_device *rdev,
521 uint64_t src_offset, uint64_t dst_offset,
522 unsigned num_gpu_pages,
523 struct radeon_fence **fence)
524{
525 struct radeon_semaphore *sem = NULL;
526 int ring_index = rdev->asic->copy.dma_ring_index;
527 struct radeon_ring *ring = &rdev->ring[ring_index];
528 u32 size_in_bytes, cur_size_in_bytes;
529 int i, num_loops;
530 int r = 0;
531
532 r = radeon_semaphore_create(rdev, &sem);
533 if (r) {
534 DRM_ERROR("radeon: moving bo (%d).\n", r);
535 return r;
536 }
537
538 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
539 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
540 r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
541 if (r) {
542 DRM_ERROR("radeon: moving bo (%d).\n", r);
543 radeon_semaphore_free(rdev, &sem, NULL);
544 return r;
545 }
546
Christian König1654b812013-11-12 12:58:05 +0100547 radeon_semaphore_sync_to(sem, *fence);
548 radeon_semaphore_sync_rings(rdev, sem, ring->idx);
Christian König2483b4e2013-08-13 11:56:54 +0200549
550 for (i = 0; i < num_loops; i++) {
551 cur_size_in_bytes = size_in_bytes;
552 if (cur_size_in_bytes > 0x1fffff)
553 cur_size_in_bytes = 0x1fffff;
554 size_in_bytes -= cur_size_in_bytes;
555 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
556 radeon_ring_write(ring, cur_size_in_bytes);
557 radeon_ring_write(ring, 0); /* src/dst endian swap */
558 radeon_ring_write(ring, src_offset & 0xffffffff);
559 radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
Christian König1b3abef2013-12-10 17:57:37 +0100560 radeon_ring_write(ring, dst_offset & 0xffffffff);
Christian König2483b4e2013-08-13 11:56:54 +0200561 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
562 src_offset += cur_size_in_bytes;
563 dst_offset += cur_size_in_bytes;
564 }
565
566 r = radeon_fence_emit(rdev, fence, ring->idx);
567 if (r) {
568 radeon_ring_unlock_undo(rdev, ring);
569 return r;
570 }
571
572 radeon_ring_unlock_commit(rdev, ring);
573 radeon_semaphore_free(rdev, &sem, *fence);
574
575 return r;
576}
577
578/**
579 * cik_sdma_ring_test - simple async dma engine test
580 *
581 * @rdev: radeon_device pointer
582 * @ring: radeon_ring structure holding ring information
583 *
584 * Test the DMA engine by writing using it to write an
585 * value to memory. (CIK).
586 * Returns 0 for success, error for failure.
587 */
588int cik_sdma_ring_test(struct radeon_device *rdev,
589 struct radeon_ring *ring)
590{
591 unsigned i;
592 int r;
593 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
594 u32 tmp;
595
596 if (!ptr) {
597 DRM_ERROR("invalid vram scratch pointer\n");
598 return -EINVAL;
599 }
600
601 tmp = 0xCAFEDEAD;
602 writel(tmp, ptr);
603
604 r = radeon_ring_lock(rdev, ring, 4);
605 if (r) {
606 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
607 return r;
608 }
609 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
610 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
611 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
612 radeon_ring_write(ring, 1); /* number of DWs to follow */
613 radeon_ring_write(ring, 0xDEADBEEF);
614 radeon_ring_unlock_commit(rdev, ring);
615
616 for (i = 0; i < rdev->usec_timeout; i++) {
617 tmp = readl(ptr);
618 if (tmp == 0xDEADBEEF)
619 break;
620 DRM_UDELAY(1);
621 }
622
623 if (i < rdev->usec_timeout) {
624 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
625 } else {
626 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
627 ring->idx, tmp);
628 r = -EINVAL;
629 }
630 return r;
631}
632
633/**
634 * cik_sdma_ib_test - test an IB on the DMA engine
635 *
636 * @rdev: radeon_device pointer
637 * @ring: radeon_ring structure holding ring information
638 *
639 * Test a simple IB in the DMA ring (CIK).
640 * Returns 0 on success, error on failure.
641 */
642int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
643{
644 struct radeon_ib ib;
645 unsigned i;
646 int r;
647 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
648 u32 tmp = 0;
649
650 if (!ptr) {
651 DRM_ERROR("invalid vram scratch pointer\n");
652 return -EINVAL;
653 }
654
655 tmp = 0xCAFEDEAD;
656 writel(tmp, ptr);
657
658 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
659 if (r) {
660 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
661 return r;
662 }
663
664 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
665 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
666 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
667 ib.ptr[3] = 1;
668 ib.ptr[4] = 0xDEADBEEF;
669 ib.length_dw = 5;
670
671 r = radeon_ib_schedule(rdev, &ib, NULL);
672 if (r) {
673 radeon_ib_free(rdev, &ib);
674 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
675 return r;
676 }
677 r = radeon_fence_wait(ib.fence, false);
678 if (r) {
679 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
680 return r;
681 }
682 for (i = 0; i < rdev->usec_timeout; i++) {
683 tmp = readl(ptr);
684 if (tmp == 0xDEADBEEF)
685 break;
686 DRM_UDELAY(1);
687 }
688 if (i < rdev->usec_timeout) {
689 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
690 } else {
691 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
692 r = -EINVAL;
693 }
694 radeon_ib_free(rdev, &ib);
695 return r;
696}
697
698/**
699 * cik_sdma_is_lockup - Check if the DMA engine is locked up
700 *
701 * @rdev: radeon_device pointer
702 * @ring: radeon_ring structure holding ring information
703 *
704 * Check if the async DMA engine is locked up (CIK).
705 * Returns true if the engine appears to be locked up, false if not.
706 */
707bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
708{
709 u32 reset_mask = cik_gpu_check_soft_reset(rdev);
710 u32 mask;
711
712 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
713 mask = RADEON_RESET_DMA;
714 else
715 mask = RADEON_RESET_DMA1;
716
717 if (!(reset_mask & mask)) {
718 radeon_ring_lockup_update(ring);
719 return false;
720 }
721 /* force ring activities */
722 radeon_ring_force_activity(rdev, ring);
723 return radeon_ring_test_lockup(rdev, ring);
724}
725
726/**
727 * cik_sdma_vm_set_page - update the page tables using sDMA
728 *
729 * @rdev: radeon_device pointer
730 * @ib: indirect buffer to fill with commands
731 * @pe: addr of the page entry
732 * @addr: dst addr to write into pe
733 * @count: number of page entries to update
734 * @incr: increase next addr by incr bytes
735 * @flags: access flags
736 *
737 * Update the page tables using sDMA (CIK).
738 */
739void cik_sdma_vm_set_page(struct radeon_device *rdev,
740 struct radeon_ib *ib,
741 uint64_t pe,
742 uint64_t addr, unsigned count,
743 uint32_t incr, uint32_t flags)
744{
Christian König2483b4e2013-08-13 11:56:54 +0200745 uint64_t value;
746 unsigned ndw;
747
Christian König24c16432013-10-30 11:51:09 -0400748 trace_radeon_vm_set_page(pe, addr, count, incr, flags);
Christian König74d360f2013-10-29 20:14:48 +0100749
Christian König24c16432013-10-30 11:51:09 -0400750 if (flags & R600_PTE_SYSTEM) {
Christian König2483b4e2013-08-13 11:56:54 +0200751 while (count) {
752 ndw = count * 2;
753 if (ndw > 0xFFFFE)
754 ndw = 0xFFFFE;
755
756 /* for non-physically contiguous pages (system) */
757 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
758 ib->ptr[ib->length_dw++] = pe;
759 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
760 ib->ptr[ib->length_dw++] = ndw;
761 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
Christian König24c16432013-10-30 11:51:09 -0400762 value = radeon_vm_map_gart(rdev, addr);
763 value &= 0xFFFFFFFFFFFFF000ULL;
Christian König2483b4e2013-08-13 11:56:54 +0200764 addr += incr;
Christian König24c16432013-10-30 11:51:09 -0400765 value |= flags;
Christian König2483b4e2013-08-13 11:56:54 +0200766 ib->ptr[ib->length_dw++] = value;
767 ib->ptr[ib->length_dw++] = upper_32_bits(value);
768 }
769 }
770 } else {
771 while (count) {
772 ndw = count;
773 if (ndw > 0x7FFFF)
774 ndw = 0x7FFFF;
775
Christian König24c16432013-10-30 11:51:09 -0400776 if (flags & R600_PTE_VALID)
Christian König2483b4e2013-08-13 11:56:54 +0200777 value = addr;
778 else
779 value = 0;
780 /* for physically contiguous pages (vram) */
781 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
782 ib->ptr[ib->length_dw++] = pe; /* dst addr */
783 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
Christian König24c16432013-10-30 11:51:09 -0400784 ib->ptr[ib->length_dw++] = flags; /* mask */
Christian König2483b4e2013-08-13 11:56:54 +0200785 ib->ptr[ib->length_dw++] = 0;
786 ib->ptr[ib->length_dw++] = value; /* value */
787 ib->ptr[ib->length_dw++] = upper_32_bits(value);
788 ib->ptr[ib->length_dw++] = incr; /* increment size */
789 ib->ptr[ib->length_dw++] = 0;
790 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
791 pe += ndw * 8;
792 addr += ndw * incr;
793 count -= ndw;
794 }
795 }
796 while (ib->length_dw & 0x7)
797 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
798}
799
800/**
801 * cik_dma_vm_flush - cik vm flush using sDMA
802 *
803 * @rdev: radeon_device pointer
804 *
805 * Update the page table base and flush the VM TLB
806 * using sDMA (CIK).
807 */
808void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
809{
810 struct radeon_ring *ring = &rdev->ring[ridx];
Christian König2483b4e2013-08-13 11:56:54 +0200811
812 if (vm == NULL)
813 return;
814
Christian König2483b4e2013-08-13 11:56:54 +0200815 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
816 if (vm->id < 8) {
817 radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
818 } else {
819 radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
820 }
821 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
822
823 /* update SH_MEM_* regs */
824 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
825 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
826 radeon_ring_write(ring, VMID(vm->id));
827
828 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
829 radeon_ring_write(ring, SH_MEM_BASES >> 2);
830 radeon_ring_write(ring, 0);
831
832 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
833 radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
834 radeon_ring_write(ring, 0);
835
836 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
837 radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
838 radeon_ring_write(ring, 1);
839
840 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
841 radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
842 radeon_ring_write(ring, 0);
843
844 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
845 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
846 radeon_ring_write(ring, VMID(0));
847
848 /* flush HDP */
Alex Deucherca113f62014-01-09 16:23:37 -0500849 cik_sdma_hdp_flush_ring_emit(rdev, ridx);
Christian König2483b4e2013-08-13 11:56:54 +0200850
851 /* flush TLB */
852 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
853 radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
854 radeon_ring_write(ring, 1 << vm->id);
855}
856