Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include <linux/seq_file.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 30 | #include "drmP.h" |
| 31 | #include "radeon_drm.h" |
| 32 | #include "radeon_reg.h" |
| 33 | #include "radeon.h" |
| 34 | #include "atom.h" |
| 35 | |
| 36 | int radeon_debugfs_ib_init(struct radeon_device *rdev); |
| 37 | |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 38 | u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx) |
| 39 | { |
| 40 | struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx]; |
| 41 | u32 pg_idx, pg_offset; |
| 42 | u32 idx_value = 0; |
| 43 | int new_page; |
| 44 | |
| 45 | pg_idx = (idx * 4) / PAGE_SIZE; |
| 46 | pg_offset = (idx * 4) % PAGE_SIZE; |
| 47 | |
| 48 | if (ibc->kpage_idx[0] == pg_idx) |
| 49 | return ibc->kpage[0][pg_offset/4]; |
| 50 | if (ibc->kpage_idx[1] == pg_idx) |
| 51 | return ibc->kpage[1][pg_offset/4]; |
| 52 | |
| 53 | new_page = radeon_cs_update_pages(p, pg_idx); |
| 54 | if (new_page < 0) { |
| 55 | p->parser_error = new_page; |
| 56 | return 0; |
| 57 | } |
| 58 | |
| 59 | idx_value = ibc->kpage[new_page][pg_offset/4]; |
| 60 | return idx_value; |
| 61 | } |
| 62 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 63 | void radeon_ring_write(struct radeon_cp *cp, uint32_t v) |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 64 | { |
| 65 | #if DRM_DEBUG_CODE |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 66 | if (cp->count_dw <= 0) { |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 67 | DRM_ERROR("radeon: writting more dword to ring than expected !\n"); |
| 68 | } |
| 69 | #endif |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 70 | cp->ring[cp->wptr++] = v; |
| 71 | cp->wptr &= cp->ptr_mask; |
| 72 | cp->count_dw--; |
| 73 | cp->ring_free_dw--; |
Andi Kleen | ce580fa | 2011-10-13 16:08:47 -0700 | [diff] [blame] | 74 | } |
| 75 | |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 76 | void radeon_ib_bogus_cleanup(struct radeon_device *rdev) |
| 77 | { |
| 78 | struct radeon_ib *ib, *n; |
| 79 | |
| 80 | list_for_each_entry_safe(ib, n, &rdev->ib_pool.bogus_ib, list) { |
| 81 | list_del(&ib->list); |
| 82 | vfree(ib->ptr); |
| 83 | kfree(ib); |
| 84 | } |
| 85 | } |
| 86 | |
| 87 | void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib) |
| 88 | { |
| 89 | struct radeon_ib *bib; |
| 90 | |
| 91 | bib = kmalloc(sizeof(*bib), GFP_KERNEL); |
| 92 | if (bib == NULL) |
| 93 | return; |
| 94 | bib->ptr = vmalloc(ib->length_dw * 4); |
| 95 | if (bib->ptr == NULL) { |
| 96 | kfree(bib); |
| 97 | return; |
| 98 | } |
| 99 | memcpy(bib->ptr, ib->ptr, ib->length_dw * 4); |
| 100 | bib->length_dw = ib->length_dw; |
| 101 | mutex_lock(&rdev->ib_pool.mutex); |
| 102 | list_add_tail(&bib->list, &rdev->ib_pool.bogus_ib); |
| 103 | mutex_unlock(&rdev->ib_pool.mutex); |
| 104 | } |
| 105 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 106 | /* |
| 107 | * IB. |
| 108 | */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 109 | int radeon_ib_get(struct radeon_device *rdev, int ring, struct radeon_ib **ib) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 110 | { |
| 111 | struct radeon_fence *fence; |
| 112 | struct radeon_ib *nib; |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 113 | int r = 0, i, c; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 114 | |
| 115 | *ib = NULL; |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 116 | r = radeon_fence_create(rdev, &fence, ring); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 117 | if (r) { |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 118 | dev_err(rdev->dev, "failed to create fence for new IB\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 119 | return r; |
| 120 | } |
| 121 | mutex_lock(&rdev->ib_pool.mutex); |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 122 | for (i = rdev->ib_pool.head_id, c = 0, nib = NULL; c < RADEON_IB_POOL_SIZE; c++, i++) { |
| 123 | i &= (RADEON_IB_POOL_SIZE - 1); |
| 124 | if (rdev->ib_pool.ibs[i].free) { |
| 125 | nib = &rdev->ib_pool.ibs[i]; |
| 126 | break; |
| 127 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 128 | } |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 129 | if (nib == NULL) { |
| 130 | /* This should never happen, it means we allocated all |
| 131 | * IB and haven't scheduled one yet, return EBUSY to |
| 132 | * userspace hoping that on ioctl recall we get better |
| 133 | * luck |
| 134 | */ |
| 135 | dev_err(rdev->dev, "no free indirect buffer !\n"); |
Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 136 | mutex_unlock(&rdev->ib_pool.mutex); |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 137 | radeon_fence_unref(&fence); |
| 138 | return -EBUSY; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 139 | } |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 140 | rdev->ib_pool.head_id = (nib->idx + 1) & (RADEON_IB_POOL_SIZE - 1); |
| 141 | nib->free = false; |
| 142 | if (nib->fence) { |
Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 143 | mutex_unlock(&rdev->ib_pool.mutex); |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 144 | r = radeon_fence_wait(nib->fence, false); |
| 145 | if (r) { |
| 146 | dev_err(rdev->dev, "error waiting fence of IB(%u:0x%016lX:%u)\n", |
| 147 | nib->idx, (unsigned long)nib->gpu_addr, nib->length_dw); |
| 148 | mutex_lock(&rdev->ib_pool.mutex); |
| 149 | nib->free = true; |
| 150 | mutex_unlock(&rdev->ib_pool.mutex); |
| 151 | radeon_fence_unref(&fence); |
| 152 | return r; |
| 153 | } |
| 154 | mutex_lock(&rdev->ib_pool.mutex); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 155 | } |
| 156 | radeon_fence_unref(&nib->fence); |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 157 | nib->fence = fence; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 158 | nib->length_dw = 0; |
Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 159 | mutex_unlock(&rdev->ib_pool.mutex); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 160 | *ib = nib; |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 161 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 162 | } |
| 163 | |
| 164 | void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib) |
| 165 | { |
| 166 | struct radeon_ib *tmp = *ib; |
| 167 | |
| 168 | *ib = NULL; |
| 169 | if (tmp == NULL) { |
| 170 | return; |
| 171 | } |
Christian König | 851a6bd | 2011-10-24 15:05:29 +0200 | [diff] [blame] | 172 | if (!tmp->fence->emitted) |
Jerome Glisse | 7d404c7 | 2010-02-18 13:13:29 +0000 | [diff] [blame] | 173 | radeon_fence_unref(&tmp->fence); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 174 | mutex_lock(&rdev->ib_pool.mutex); |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 175 | tmp->free = true; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 176 | mutex_unlock(&rdev->ib_pool.mutex); |
| 177 | } |
| 178 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 179 | int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib) |
| 180 | { |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 181 | struct radeon_cp *cp = &rdev->cp; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 182 | int r = 0; |
| 183 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 184 | if (!ib->length_dw || !cp->ready) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | /* TODO: Nothings in the ib we should report. */ |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 186 | DRM_ERROR("radeon: couldn't schedule IB(%u).\n", ib->idx); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 187 | return -EINVAL; |
| 188 | } |
Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 189 | |
Dave Airlie | 6cdf658 | 2009-06-29 18:29:13 +1000 | [diff] [blame] | 190 | /* 64 dwords should be enough for fence too */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 191 | r = radeon_ring_lock(rdev, cp, 64); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 192 | if (r) { |
Paul Bolle | ec4f2ac | 2011-01-28 23:32:04 +0100 | [diff] [blame] | 193 | DRM_ERROR("radeon: scheduling IB failed (%d).\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 194 | return r; |
| 195 | } |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 196 | radeon_ring_ib_execute(rdev, ib); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 197 | radeon_fence_emit(rdev, ib->fence); |
Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 198 | mutex_lock(&rdev->ib_pool.mutex); |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 199 | /* once scheduled IB is considered free and protected by the fence */ |
| 200 | ib->free = true; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 201 | mutex_unlock(&rdev->ib_pool.mutex); |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 202 | radeon_ring_unlock_commit(rdev, cp); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 203 | return 0; |
| 204 | } |
| 205 | |
| 206 | int radeon_ib_pool_init(struct radeon_device *rdev) |
| 207 | { |
| 208 | void *ptr; |
| 209 | uint64_t gpu_addr; |
| 210 | int i; |
| 211 | int r = 0; |
| 212 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 213 | if (rdev->ib_pool.robj) |
| 214 | return 0; |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 215 | INIT_LIST_HEAD(&rdev->ib_pool.bogus_ib); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 216 | /* Allocate 1M object buffer */ |
Daniel Vetter | 441921d | 2011-02-18 17:59:16 +0100 | [diff] [blame] | 217 | r = radeon_bo_create(rdev, RADEON_IB_POOL_SIZE*64*1024, |
Alex Deucher | 268b251 | 2010-11-17 19:00:26 -0500 | [diff] [blame] | 218 | PAGE_SIZE, true, RADEON_GEM_DOMAIN_GTT, |
| 219 | &rdev->ib_pool.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 220 | if (r) { |
| 221 | DRM_ERROR("radeon: failed to ib pool (%d).\n", r); |
| 222 | return r; |
| 223 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 224 | r = radeon_bo_reserve(rdev->ib_pool.robj, false); |
| 225 | if (unlikely(r != 0)) |
| 226 | return r; |
| 227 | r = radeon_bo_pin(rdev->ib_pool.robj, RADEON_GEM_DOMAIN_GTT, &gpu_addr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 228 | if (r) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 229 | radeon_bo_unreserve(rdev->ib_pool.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 230 | DRM_ERROR("radeon: failed to pin ib pool (%d).\n", r); |
| 231 | return r; |
| 232 | } |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 233 | r = radeon_bo_kmap(rdev->ib_pool.robj, &ptr); |
| 234 | radeon_bo_unreserve(rdev->ib_pool.robj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 235 | if (r) { |
Paul Bolle | 205a44a | 2011-03-16 21:36:32 +0100 | [diff] [blame] | 236 | DRM_ERROR("radeon: failed to map ib pool (%d).\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 237 | return r; |
| 238 | } |
| 239 | for (i = 0; i < RADEON_IB_POOL_SIZE; i++) { |
| 240 | unsigned offset; |
| 241 | |
| 242 | offset = i * 64 * 1024; |
| 243 | rdev->ib_pool.ibs[i].gpu_addr = gpu_addr + offset; |
| 244 | rdev->ib_pool.ibs[i].ptr = ptr + offset; |
| 245 | rdev->ib_pool.ibs[i].idx = i; |
| 246 | rdev->ib_pool.ibs[i].length_dw = 0; |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 247 | rdev->ib_pool.ibs[i].free = true; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 248 | } |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 249 | rdev->ib_pool.head_id = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 250 | rdev->ib_pool.ready = true; |
| 251 | DRM_INFO("radeon: ib pool ready.\n"); |
| 252 | if (radeon_debugfs_ib_init(rdev)) { |
| 253 | DRM_ERROR("Failed to register debugfs file for IB !\n"); |
| 254 | } |
| 255 | return r; |
| 256 | } |
| 257 | |
| 258 | void radeon_ib_pool_fini(struct radeon_device *rdev) |
| 259 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 260 | int r; |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 261 | struct radeon_bo *robj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 262 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 263 | if (!rdev->ib_pool.ready) { |
| 264 | return; |
| 265 | } |
| 266 | mutex_lock(&rdev->ib_pool.mutex); |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 267 | radeon_ib_bogus_cleanup(rdev); |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 268 | robj = rdev->ib_pool.robj; |
| 269 | rdev->ib_pool.robj = NULL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 270 | mutex_unlock(&rdev->ib_pool.mutex); |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 271 | |
| 272 | if (robj) { |
| 273 | r = radeon_bo_reserve(robj, false); |
| 274 | if (likely(r == 0)) { |
| 275 | radeon_bo_kunmap(robj); |
| 276 | radeon_bo_unpin(robj); |
| 277 | radeon_bo_unreserve(robj); |
| 278 | } |
| 279 | radeon_bo_unref(&robj); |
| 280 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 281 | } |
| 282 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 283 | |
| 284 | /* |
| 285 | * Ring. |
| 286 | */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 287 | void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_cp *cp) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 288 | { |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 289 | if (rdev->wb.enabled) |
Michel Dänzer | dc66b32 | 2011-04-07 16:17:47 +0200 | [diff] [blame] | 290 | rdev->cp.rptr = le32_to_cpu(rdev->wb.wb[RADEON_WB_CP_RPTR_OFFSET/4]); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 291 | else { |
| 292 | if (rdev->family >= CHIP_R600) |
| 293 | rdev->cp.rptr = RREG32(R600_CP_RB_RPTR); |
| 294 | else |
| 295 | rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); |
| 296 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 297 | /* This works because ring_size is a power of 2 */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 298 | cp->ring_free_dw = (cp->rptr + (cp->ring_size / 4)); |
| 299 | cp->ring_free_dw -= cp->wptr; |
| 300 | cp->ring_free_dw &= cp->ptr_mask; |
| 301 | if (!cp->ring_free_dw) { |
| 302 | cp->ring_free_dw = cp->ring_size / 4; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 303 | } |
| 304 | } |
| 305 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 306 | |
| 307 | int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 308 | { |
| 309 | int r; |
| 310 | |
| 311 | /* Align requested size with padding so unlock_commit can |
| 312 | * pad safely */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 313 | ndw = (ndw + cp->align_mask) & ~cp->align_mask; |
| 314 | while (ndw > (cp->ring_free_dw - 1)) { |
| 315 | radeon_ring_free_size(rdev, cp); |
| 316 | if (ndw < cp->ring_free_dw) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 317 | break; |
| 318 | } |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 319 | r = radeon_fence_wait_next(rdev, RADEON_RING_TYPE_GFX_INDEX); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 320 | if (r) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 321 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 322 | } |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 323 | cp->count_dw = ndw; |
| 324 | cp->wptr_old = cp->wptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 325 | return 0; |
| 326 | } |
| 327 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 328 | int radeon_ring_lock(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw) |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 329 | { |
| 330 | int r; |
| 331 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 332 | mutex_lock(&cp->mutex); |
| 333 | r = radeon_ring_alloc(rdev, cp, ndw); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 334 | if (r) { |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 335 | mutex_unlock(&cp->mutex); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 336 | return r; |
| 337 | } |
| 338 | return 0; |
| 339 | } |
| 340 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 341 | void radeon_ring_commit(struct radeon_device *rdev, struct radeon_cp *cp) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 342 | { |
| 343 | unsigned count_dw_pad; |
| 344 | unsigned i; |
| 345 | |
| 346 | /* We pad to match fetch size */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 347 | count_dw_pad = (cp->align_mask + 1) - |
| 348 | (cp->wptr & cp->align_mask); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 349 | for (i = 0; i < count_dw_pad; i++) { |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 350 | radeon_ring_write(cp, 2 << 30); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 351 | } |
| 352 | DRM_MEMORYBARRIER(); |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 353 | radeon_cp_commit(rdev, cp); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 354 | } |
| 355 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 356 | void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_cp *cp) |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 357 | { |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 358 | radeon_ring_commit(rdev, cp); |
| 359 | mutex_unlock(&cp->mutex); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 360 | } |
| 361 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 362 | void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_cp *cp) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 363 | { |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 364 | cp->wptr = cp->wptr_old; |
| 365 | mutex_unlock(&cp->mutex); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 366 | } |
| 367 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 368 | int radeon_ring_init(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ring_size) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 369 | { |
| 370 | int r; |
| 371 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 372 | cp->ring_size = ring_size; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 373 | /* Allocate ring buffer */ |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 374 | if (cp->ring_obj == NULL) { |
| 375 | r = radeon_bo_create(rdev, cp->ring_size, PAGE_SIZE, true, |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 376 | RADEON_GEM_DOMAIN_GTT, |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 377 | &cp->ring_obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 378 | if (r) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 379 | dev_err(rdev->dev, "(%d) ring create failed\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 380 | return r; |
| 381 | } |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 382 | r = radeon_bo_reserve(cp->ring_obj, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 383 | if (unlikely(r != 0)) |
| 384 | return r; |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 385 | r = radeon_bo_pin(cp->ring_obj, RADEON_GEM_DOMAIN_GTT, |
| 386 | &cp->gpu_addr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 387 | if (r) { |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 388 | radeon_bo_unreserve(cp->ring_obj); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 389 | dev_err(rdev->dev, "(%d) ring pin failed\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 390 | return r; |
| 391 | } |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 392 | r = radeon_bo_kmap(cp->ring_obj, |
| 393 | (void **)&cp->ring); |
| 394 | radeon_bo_unreserve(cp->ring_obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 395 | if (r) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 396 | dev_err(rdev->dev, "(%d) ring map failed\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 397 | return r; |
| 398 | } |
| 399 | } |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 400 | cp->ptr_mask = (cp->ring_size / 4) - 1; |
| 401 | cp->ring_free_dw = cp->ring_size / 4; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 402 | return 0; |
| 403 | } |
| 404 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 405 | void radeon_ring_fini(struct radeon_device *rdev, struct radeon_cp *cp) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 406 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 407 | int r; |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 408 | struct radeon_bo *ring_obj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 409 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame^] | 410 | mutex_lock(&cp->mutex); |
| 411 | ring_obj = cp->ring_obj; |
| 412 | cp->ring = NULL; |
| 413 | cp->ring_obj = NULL; |
| 414 | mutex_unlock(&cp->mutex); |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 415 | |
| 416 | if (ring_obj) { |
| 417 | r = radeon_bo_reserve(ring_obj, false); |
| 418 | if (likely(r == 0)) { |
| 419 | radeon_bo_kunmap(ring_obj); |
| 420 | radeon_bo_unpin(ring_obj); |
| 421 | radeon_bo_unreserve(ring_obj); |
| 422 | } |
| 423 | radeon_bo_unref(&ring_obj); |
| 424 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 425 | } |
| 426 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 427 | /* |
| 428 | * Debugfs info |
| 429 | */ |
| 430 | #if defined(CONFIG_DEBUG_FS) |
| 431 | static int radeon_debugfs_ib_info(struct seq_file *m, void *data) |
| 432 | { |
| 433 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 434 | struct radeon_ib *ib = node->info_ent->data; |
| 435 | unsigned i; |
| 436 | |
| 437 | if (ib == NULL) { |
| 438 | return 0; |
| 439 | } |
Jerome Glisse | 91cb91b | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 440 | seq_printf(m, "IB %04u\n", ib->idx); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 441 | seq_printf(m, "IB fence %p\n", ib->fence); |
| 442 | seq_printf(m, "IB size %05u dwords\n", ib->length_dw); |
| 443 | for (i = 0; i < ib->length_dw; i++) { |
| 444 | seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]); |
| 445 | } |
| 446 | return 0; |
| 447 | } |
| 448 | |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 449 | static int radeon_debugfs_ib_bogus_info(struct seq_file *m, void *data) |
| 450 | { |
| 451 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 452 | struct radeon_device *rdev = node->info_ent->data; |
| 453 | struct radeon_ib *ib; |
| 454 | unsigned i; |
| 455 | |
| 456 | mutex_lock(&rdev->ib_pool.mutex); |
| 457 | if (list_empty(&rdev->ib_pool.bogus_ib)) { |
| 458 | mutex_unlock(&rdev->ib_pool.mutex); |
| 459 | seq_printf(m, "no bogus IB recorded\n"); |
| 460 | return 0; |
| 461 | } |
| 462 | ib = list_first_entry(&rdev->ib_pool.bogus_ib, struct radeon_ib, list); |
| 463 | list_del_init(&ib->list); |
| 464 | mutex_unlock(&rdev->ib_pool.mutex); |
| 465 | seq_printf(m, "IB size %05u dwords\n", ib->length_dw); |
| 466 | for (i = 0; i < ib->length_dw; i++) { |
| 467 | seq_printf(m, "[%05u]=0x%08X\n", i, ib->ptr[i]); |
| 468 | } |
| 469 | vfree(ib->ptr); |
| 470 | kfree(ib); |
| 471 | return 0; |
| 472 | } |
| 473 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 474 | static struct drm_info_list radeon_debugfs_ib_list[RADEON_IB_POOL_SIZE]; |
| 475 | static char radeon_debugfs_ib_names[RADEON_IB_POOL_SIZE][32]; |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 476 | |
| 477 | static struct drm_info_list radeon_debugfs_ib_bogus_info_list[] = { |
| 478 | {"radeon_ib_bogus", radeon_debugfs_ib_bogus_info, 0, NULL}, |
| 479 | }; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 480 | #endif |
| 481 | |
| 482 | int radeon_debugfs_ib_init(struct radeon_device *rdev) |
| 483 | { |
| 484 | #if defined(CONFIG_DEBUG_FS) |
| 485 | unsigned i; |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 486 | int r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 487 | |
Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 488 | radeon_debugfs_ib_bogus_info_list[0].data = rdev; |
| 489 | r = radeon_debugfs_add_files(rdev, radeon_debugfs_ib_bogus_info_list, 1); |
| 490 | if (r) |
| 491 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 492 | for (i = 0; i < RADEON_IB_POOL_SIZE; i++) { |
| 493 | sprintf(radeon_debugfs_ib_names[i], "radeon_ib_%04u", i); |
| 494 | radeon_debugfs_ib_list[i].name = radeon_debugfs_ib_names[i]; |
| 495 | radeon_debugfs_ib_list[i].show = &radeon_debugfs_ib_info; |
| 496 | radeon_debugfs_ib_list[i].driver_features = 0; |
| 497 | radeon_debugfs_ib_list[i].data = &rdev->ib_pool.ibs[i]; |
| 498 | } |
| 499 | return radeon_debugfs_add_files(rdev, radeon_debugfs_ib_list, |
| 500 | RADEON_IB_POOL_SIZE); |
| 501 | #else |
| 502 | return 0; |
| 503 | #endif |
| 504 | } |