blob: db4adf9cc65c44bd206326afd811e980d8d82d06 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
Adam Buchbinder92a76f62016-02-25 00:44:58 -080015 * I've gone completely out of my mind.
Ralf Baechle41c594a2006-04-05 09:45:45 +010016 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020032#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
Paul Gortmakera2d25e62015-04-27 18:47:59 -040038static int mips_xpa_disabled;
Steven J. Hillc5b36782015-02-26 18:16:38 -060039
40static int __init xpa_disable(char *s)
41{
42 mips_xpa_disabled = 1;
43
44 return 1;
45}
46
47__setup("noxpa", xpa_disable);
48
David Daney1ec56322010-04-28 12:16:18 -070049/*
50 * TLB load/store/modify handlers.
51 *
52 * Only the fastpath gets synthesized at runtime, the slowpath for
53 * do_page_fault remains normal asm.
54 */
55extern void tlb_do_page_fault_0(void);
56extern void tlb_do_page_fault_1(void);
57
David Daneybf286072011-07-05 16:34:46 -070058struct work_registers {
59 int r1;
60 int r2;
61 int r3;
62};
63
64struct tlb_reg_save {
65 unsigned long a;
66 unsigned long b;
67} ____cacheline_aligned_in_smp;
68
69static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070070
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010071static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072{
73 /* XXX: We should probe for the presence of this bug, but we don't. */
74 return 0;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 /* XXX: We should probe for the presence of this bug, but we don't. */
80 return 0;
81}
82
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010083static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 return BCM1250_M3_WAR;
86}
87
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010088static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
90 return R10000_LLSC_WAR;
91}
92
David Daneycc33ae42010-12-20 15:54:50 -080093static int use_bbit_insns(void)
94{
95 switch (current_cpu_type()) {
96 case CPU_CAVIUM_OCTEON:
97 case CPU_CAVIUM_OCTEON_PLUS:
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105
David Daney2c8c53e2010-12-27 18:07:57 -0800106static int use_lwx_insns(void)
107{
108 switch (current_cpu_type()) {
109 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -0700110 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800111 return 1;
112 default:
113 return 0;
114 }
115}
116#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
117 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
118static bool scratchpad_available(void)
119{
120 return true;
121}
122static int scratchpad_offset(int i)
123{
124 /*
125 * CVMSEG starts at address -32768 and extends for
126 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
127 */
128 i += 1; /* Kernel use starts at the top and works down. */
129 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
130}
131#else
132static bool scratchpad_available(void)
133{
134 return false;
135}
136static int scratchpad_offset(int i)
137{
138 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800139 /* Really unreachable, but evidently some GCC want this. */
140 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800141}
142#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100144 * Found by experiment: At least some revisions of the 4kc throw under
145 * some circumstances a machine check exception, triggered by invalid
146 * values in the index register. Delaying the tlbp instruction until
147 * after the next branch, plus adding an additional nop in front of
148 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
149 * why; it's not an issue caused by the core RTL.
150 *
151 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000152static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100153{
154 return (current_cpu_data.processor_id & 0xffff00) ==
155 (PRID_COMP_MIPS | PRID_IMP_4KC);
156}
157
Thiemo Seufere30ec452008-01-28 20:05:38 +0000158/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000160 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 label_leave,
162 label_vmalloc,
163 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200164 label_tlbw_hazard_0,
165 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800166 label_tlbl_goaround1,
167 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 label_nopage_tlbl,
169 label_nopage_tlbs,
170 label_nopage_tlbm,
171 label_smp_pgtable_change,
172 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700173 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200174#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700175 label_tlb_huge_update,
176#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177};
178
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179UASM_L_LA(_second_part)
180UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181UASM_L_LA(_vmalloc)
182UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200183/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000184UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800185UASM_L_LA(_tlbl_goaround1)
186UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187UASM_L_LA(_nopage_tlbl)
188UASM_L_LA(_nopage_tlbs)
189UASM_L_LA(_nopage_tlbm)
190UASM_L_LA(_smp_pgtable_change)
191UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700192UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200193#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700194UASM_L_LA(_tlb_huge_update)
195#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900196
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000197static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
204 return;
205 default:
206 BUG();
207 }
208}
209
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000210static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200211{
212 switch (instance) {
213 case 0 ... 7:
214 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
215 break;
216 default:
217 BUG();
218 }
219}
220
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200221/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200222 * pgtable bits are assigned dynamically depending on processor feature
223 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100224 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200225 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200226 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200227static void output_pgtable_bits_defines(void)
228{
229#define pr_define(fmt, ...) \
230 pr_debug("#define " fmt, ##__VA_ARGS__)
231
232 pr_debug("#include <asm/asm.h>\n");
233 pr_debug("#include <asm/regdef.h>\n");
234 pr_debug("\n");
235
236 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
Paul Burton780602d2016-04-19 09:25:03 +0100237 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200238 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
239 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
240 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200241#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200242 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
243#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200244#ifdef _PAGE_NO_EXEC_SHIFT
Paul Burton780602d2016-04-19 09:25:03 +0100245 if (cpu_has_rixi)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200246 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
Steven J. Hillbe0c37c2015-02-26 18:16:37 -0600247#endif
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200248 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
249 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
250 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
251 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
252 pr_debug("\n");
253}
254
255static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200256{
257 int i;
258
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200259 pr_debug("LEAF(%s)\n", symbol);
260
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200261 pr_debug("\t.set push\n");
262 pr_debug("\t.set noreorder\n");
263
264 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200265 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200266
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200267 pr_debug("\t.set\tpop\n");
268
269 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200270}
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272/* The only general purpose registers allowed in TLB handlers. */
273#define K0 26
274#define K1 27
275
276/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100277#define C0_INDEX 0, 0
278#define C0_ENTRYLO0 2, 0
279#define C0_TCBIND 2, 2
280#define C0_ENTRYLO1 3, 0
281#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700282#define C0_PAGEMASK 5, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800283#define C0_PWBASE 5, 5
284#define C0_PWFIELD 5, 6
285#define C0_PWSIZE 5, 7
286#define C0_PWCTL 6, 6
Ralf Baechle41c594a2006-04-05 09:45:45 +0100287#define C0_BADVADDR 8, 0
Huacai Chen380cd582016-03-03 09:45:12 +0800288#define C0_PGD 9, 7
Ralf Baechle41c594a2006-04-05 09:45:45 +0100289#define C0_ENTRYHI 10, 0
290#define C0_EPC 14, 0
291#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Ralf Baechle875d43e2005-09-03 15:56:16 -0700293#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000294# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000296# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297#endif
298
299/* The worst case length of the handler is around 18 instructions for
300 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
301 * Maximum space available is 32 instructions for R3000 and 64
302 * instructions for R4000.
303 *
304 * We deliberately chose a buffer size of 128, so we won't scribble
305 * over anything important on overflow before we panic.
306 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000307static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000310static struct uasm_label labels[128];
311static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000313static int check_for_high_segbits;
Paul Burton00bf1c62015-09-22 11:42:52 -0700314static bool fill_includes_sw_bits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800315
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000316static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800317
Jayachandran C7777b932013-06-11 14:41:35 +0000318static inline int __maybe_unused c0_kscratch(void)
319{
320 switch (current_cpu_type()) {
321 case CPU_XLP:
322 case CPU_XLR:
323 return 22;
324 default:
325 return 31;
326 }
327}
328
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000329static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800330{
331 int r;
332 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
333
334 r = ffs(a);
335
336 if (r == 0)
337 return -1;
338
339 r--; /* make it zero based */
340
341 kscratch_used_mask |= (1 << r);
342
343 return r;
344}
345
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000346static int scratch_reg;
347static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800348enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800349
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000350static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700351{
352 struct work_registers r;
353
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000354 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700355 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000356 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700357 r.r1 = K0;
358 r.r2 = K1;
359 r.r3 = 1;
360 return r;
361 }
362
363 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700364 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530365 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
366 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700367
368 /* handler_reg_save index in K0 */
369 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
370
371 UASM_i_LA(p, K1, (long)&handler_reg_save);
372 UASM_i_ADDU(p, K0, K0, K1);
373 } else {
374 UASM_i_LA(p, K0, (long)&handler_reg_save);
375 }
376 /* K0 now points to save area, save $1 and $2 */
377 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
378 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
379
380 r.r1 = K1;
381 r.r2 = 1;
382 r.r3 = 2;
383 return r;
384}
385
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000386static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700387{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000388 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000389 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700390 return;
391 }
392 /* K0 already points to save area, restore $1 and $2 */
393 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
394 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
395}
396
David Daney2c8c53e2010-12-27 18:07:57 -0800397#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
398
David Daney82622282009-10-14 12:16:56 -0700399/*
400 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
401 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800402 *
403 * Declare pgd_current here instead of including mmu_context.h to avoid type
404 * conflicts for tlbmiss_handler_setup_pgd
David Daney82622282009-10-14 12:16:56 -0700405 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800406extern unsigned long pgd_current[];
David Daney82622282009-10-14 12:16:56 -0700407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408/*
409 * The R3000 TLB handler is simple.
410 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000411static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
413 long pgdc = (long)pgd_current;
414 u32 *p;
415
416 memset(tlb_handler, 0, sizeof(tlb_handler));
417 p = tlb_handler;
418
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419 uasm_i_mfc0(&p, K0, C0_BADVADDR);
420 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
421 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
422 uasm_i_srl(&p, K0, K0, 22); /* load delay */
423 uasm_i_sll(&p, K0, K0, 2);
424 uasm_i_addu(&p, K1, K1, K0);
425 uasm_i_mfc0(&p, K0, C0_CONTEXT);
426 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
427 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
428 uasm_i_addu(&p, K1, K1, K0);
429 uasm_i_lw(&p, K0, 0, K1);
430 uasm_i_nop(&p); /* load delay */
431 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
432 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
433 uasm_i_tlbwr(&p); /* cp0 delay */
434 uasm_i_jr(&p, K1);
435 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 if (p > tlb_handler + 32)
438 panic("TLB refill handler space exceeded");
439
Thiemo Seufere30ec452008-01-28 20:05:38 +0000440 pr_debug("Wrote TLB refill handler (%u instructions).\n",
441 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Ralf Baechle91b05e62006-03-29 18:53:00 +0100443 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700444 local_flush_icache_range(ebase, ebase + 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200445
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200446 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
David Daney82622282009-10-14 12:16:56 -0700448#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/*
451 * The R4000 TLB handler is much more complicated. We have two
452 * consecutive handler areas with 32 instructions space each.
453 * Since they aren't used at the same time, we can overflow in the
454 * other one.To keep things simple, we first assume linear space,
455 * then we relocate it to the final handler layout as needed.
456 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000457static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
459/*
460 * Hazards
461 *
462 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
463 * 2. A timing hazard exists for the TLBP instruction.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * stalling_instruction
466 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 *
468 * The JTLB is being read for the TLBP throughout the stall generated by the
469 * previous instruction. This is not really correct as the stalling instruction
470 * can modify the address used to access the JTLB. The failure symptom is that
471 * the TLBP instruction will use an address created for the stalling instruction
472 * and not the address held in C0_ENHI and thus report the wrong results.
473 *
474 * The software work-around is to not allow the instruction preceding the TLBP
475 * to stall - make it an NOP or some other instruction guaranteed not to stall.
476 *
Ralf Baechle70342282013-01-22 12:59:30 +0100477 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 *
479 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
480 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000481static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100483 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200484 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000485 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200486 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000489 uasm_i_nop(p);
490 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 break;
492
493 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000494 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 break;
496 }
497}
498
499/*
500 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300501 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503enum tlb_write_entry { tlb_random, tlb_indexed };
504
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000505static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
506 struct uasm_reloc **r,
507 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
509 void(*tlbw)(u32 **) = NULL;
510
511 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000512 case tlb_random: tlbw = uasm_i_tlbwr; break;
513 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
515
Ralf Baechle9eaffa82015-03-25 13:18:27 +0100516 if (cpu_has_mips_r2_r6) {
517 if (cpu_has_mips_r2_exec_hazard)
David Daney41f0e4d2009-05-12 12:41:53 -0700518 uasm_i_ehb(p);
Ralf Baechle161548b2008-01-29 10:14:54 +0000519 tlbw(p);
520 return;
521 }
522
Ralf Baechle10cc3522007-10-11 23:46:15 +0100523 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 case CPU_R4000PC:
525 case CPU_R4000SC:
526 case CPU_R4000MC:
527 case CPU_R4400PC:
528 case CPU_R4400SC:
529 case CPU_R4400MC:
530 /*
531 * This branch uses up a mtc0 hazard nop slot and saves
532 * two nops after the tlbw instruction.
533 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200534 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200536 uasm_bgezl_label(l, p, hazard_instance);
537 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 break;
540
541 case CPU_R4600:
542 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000544 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000545 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000546 break;
547
Ralf Baechle359187d2012-10-16 22:13:06 +0200548 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200549 case CPU_NEVADA:
550 uasm_i_nop(p); /* QED specifies 2 nops hazard */
551 uasm_i_nop(p); /* QED specifies 2 nops hazard */
552 tlbw(p);
553 break;
554
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000555 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 case CPU_5KC:
557 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000558 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530559 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000560 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 tlbw(p);
562 break;
563
564 case CPU_R10000:
565 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400566 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500567 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100569 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200570 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000571 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700573 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 case CPU_4KSC:
575 case CPU_20KC:
576 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700577 case CPU_BMIPS32:
578 case CPU_BMIPS3300:
579 case CPU_BMIPS4350:
580 case CPU_BMIPS4380:
581 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800582 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800583 case CPU_LOONGSON3:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900584 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100585 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000586 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100587 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 tlbw(p);
589 break;
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000592 uasm_i_nop(p);
593 uasm_i_nop(p);
594 uasm_i_nop(p);
595 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 tlbw(p);
597 break;
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 case CPU_VR4111:
600 case CPU_VR4121:
601 case CPU_VR4122:
602 case CPU_VR4181:
603 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000604 uasm_i_nop(p);
605 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000607 uasm_i_nop(p);
608 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 break;
610
611 case CPU_VR4131:
612 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000613 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000614 uasm_i_nop(p);
615 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 tlbw(p);
617 break;
618
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000619 case CPU_JZRISC:
620 tlbw(p);
621 uasm_i_nop(p);
622 break;
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 default:
625 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800626 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 break;
628 }
629}
630
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000631static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
632 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800633{
Paul Burton00bf1c62015-09-22 11:42:52 -0700634 if (cpu_has_rixi && _PAGE_NO_EXEC) {
635 if (fill_includes_sw_bits) {
636 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
637 } else {
638 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
639 UASM_i_ROTR(p, reg, reg,
640 ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
641 }
David Daney6dd93442010-02-10 15:12:47 -0800642 } else {
Ralf Baechle34adb282014-11-22 00:16:48 +0100643#ifdef CONFIG_PHYS_ADDR_T_64BIT
David Daney3be60222010-04-28 12:16:17 -0700644 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800645#else
646 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
647#endif
648 }
649}
650
David Daneyaa1762f2012-10-17 00:48:10 +0200651#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800652
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000653static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
654 unsigned int tmp, enum label_id lid,
655 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800656{
David Daney2c8c53e2010-12-27 18:07:57 -0800657 if (restore_scratch) {
658 /* Reset default page size */
659 if (PM_DEFAULT_MASK >> 16) {
660 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
661 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
662 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
663 uasm_il_b(p, r, lid);
664 } else if (PM_DEFAULT_MASK) {
665 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
666 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
667 uasm_il_b(p, r, lid);
668 } else {
669 uasm_i_mtc0(p, 0, C0_PAGEMASK);
670 uasm_il_b(p, r, lid);
671 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000672 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000673 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800674 else
675 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800676 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800677 /* Reset default page size */
678 if (PM_DEFAULT_MASK >> 16) {
679 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
680 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
681 uasm_il_b(p, r, lid);
682 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
683 } else if (PM_DEFAULT_MASK) {
684 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
685 uasm_il_b(p, r, lid);
686 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
687 } else {
688 uasm_il_b(p, r, lid);
689 uasm_i_mtc0(p, 0, C0_PAGEMASK);
690 }
David Daney6dd93442010-02-10 15:12:47 -0800691 }
692}
693
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000694static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
695 struct uasm_reloc **r,
696 unsigned int tmp,
697 enum tlb_write_entry wmode,
698 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700699{
700 /* Set huge page tlb entry size */
701 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
702 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
703 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
704
705 build_tlb_write_entry(p, l, r, wmode);
706
David Daney2c8c53e2010-12-27 18:07:57 -0800707 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700708}
709
710/*
711 * Check if Huge PTE is present, if so then jump to LABEL.
712 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000713static void
David Daneyfd062c82009-05-27 17:47:44 -0700714build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000715 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700716{
717 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800718 if (use_bbit_insns()) {
719 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
720 } else {
721 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
722 uasm_il_bnez(p, r, tmp, lid);
723 }
David Daneyfd062c82009-05-27 17:47:44 -0700724}
725
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000726static void build_huge_update_entries(u32 **p, unsigned int pte,
727 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700728{
729 int small_sequence;
730
731 /*
732 * A huge PTE describes an area the size of the
733 * configured huge page size. This is twice the
734 * of the large TLB entry size we intend to use.
735 * A TLB entry half the size of the configured
736 * huge page size is configured into entrylo0
737 * and entrylo1 to cover the contiguous huge PTE
738 * address space.
739 */
740 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
741
Ralf Baechle70342282013-01-22 12:59:30 +0100742 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700743 if (!small_sequence)
744 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
745
David Daney6dd93442010-02-10 15:12:47 -0800746 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800747 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700748 /* convert to entrylo1 */
749 if (small_sequence)
750 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
751 else
752 UASM_i_ADDU(p, pte, pte, tmp);
753
David Daney9b8c3892010-02-10 15:12:44 -0800754 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700755}
756
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000757static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
758 struct uasm_label **l,
759 unsigned int pte,
760 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700761{
762#ifdef CONFIG_SMP
763 UASM_i_SC(p, pte, 0, ptr);
764 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
765 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
766#else
767 UASM_i_SW(p, pte, 0, ptr);
768#endif
769 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800770 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700771}
David Daneyaa1762f2012-10-17 00:48:10 +0200772#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700773
Ralf Baechle875d43e2005-09-03 15:56:16 -0700774#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775/*
776 * TMP and PTR are scratch.
777 * TMP will be clobbered, PTR will hold the pmd entry.
778 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000779static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000780build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 unsigned int tmp, unsigned int ptr)
782{
David Daney82622282009-10-14 12:16:56 -0700783#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700785#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 /*
787 * The vmalloc handling is not in the hotpath.
788 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000789 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700790
791 if (check_for_high_segbits) {
792 /*
793 * The kernel currently implicitely assumes that the
794 * MIPS SEGBITS parameter for the processor is
795 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
796 * allocate virtual addresses outside the maximum
797 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
798 * that doesn't prevent user code from accessing the
799 * higher xuseg addresses. Here, we make sure that
800 * everything but the lower xuseg addresses goes down
801 * the module_alloc/vmalloc path.
802 */
803 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
804 uasm_il_bnez(p, r, ptr, label_vmalloc);
805 } else {
806 uasm_il_bltz(p, r, tmp, label_vmalloc);
807 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000808 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
David Daney3d8bfdd2010-12-21 14:19:11 -0800810 if (pgd_reg != -1) {
811 /* pgd is in pgd_reg */
Huacai Chen380cd582016-03-03 09:45:12 +0800812 if (cpu_has_ldpte)
813 UASM_i_MFC0(p, ptr, C0_PWBASE);
814 else
815 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800816 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530817#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800818 /*
819 * &pgd << 11 stored in CONTEXT [23..63].
820 */
821 UASM_i_MFC0(p, ptr, C0_CONTEXT);
822
823 /* Clear lower 23 bits of context. */
824 uasm_i_dins(p, ptr, 0, 0, 23);
825
Ralf Baechle70342282013-01-22 12:59:30 +0100826 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800827 uasm_i_ori(p, ptr, ptr, 0x540);
828 uasm_i_drotr(p, ptr, ptr, 11);
David Daney82622282009-10-14 12:16:56 -0700829#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530830 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
831 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
832 UASM_i_LA_mostly(p, tmp, pgdc);
833 uasm_i_daddu(p, ptr, ptr, tmp);
834 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
835 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530837 UASM_i_LA_mostly(p, ptr, pgdc);
838 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530840 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Thiemo Seufere30ec452008-01-28 20:05:38 +0000842 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100843
David Daney3be60222010-04-28 12:16:17 -0700844 /* get pgd offset in bytes */
845 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100846
Thiemo Seufere30ec452008-01-28 20:05:38 +0000847 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
848 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800849#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000850 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
851 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700852 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000853 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
854 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800855#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856}
857
858/*
859 * BVADDR is the faulting address, PTR is scratch.
860 * PTR will hold the pgd for vmalloc.
861 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000862static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000863build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700864 unsigned int bvaddr, unsigned int ptr,
865 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866{
867 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700868 int single_insn_swpd;
869 int did_vmalloc_branch = 0;
870
871 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Thiemo Seufere30ec452008-01-28 20:05:38 +0000873 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
David Daney2c8c53e2010-12-27 18:07:57 -0800875 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700876 if (single_insn_swpd) {
877 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
878 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
879 did_vmalloc_branch = 1;
880 /* fall through */
881 } else {
882 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
883 }
884 }
885 if (!did_vmalloc_branch) {
886 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
887 uasm_il_b(p, r, label_vmalloc_done);
888 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
889 } else {
890 UASM_i_LA_mostly(p, ptr, swpd);
891 uasm_il_b(p, r, label_vmalloc_done);
892 if (uasm_in_compat_space_p(swpd))
893 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
894 else
895 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
896 }
897 }
David Daney2c8c53e2010-12-27 18:07:57 -0800898 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700899 uasm_l_large_segbits_fault(l, *p);
900 /*
901 * We get here if we are an xsseg address, or if we are
902 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
903 *
904 * Ignoring xsseg (assume disabled so would generate
905 * (address errors?), the only remaining possibility
906 * is the upper xuseg addresses. On processors with
907 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
908 * addresses would have taken an address error. We try
909 * to mimic that here by taking a load/istream page
910 * fault.
911 */
912 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
913 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800914
915 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000916 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000917 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800918 else
919 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
920 } else {
921 uasm_i_nop(p);
922 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
924}
925
Ralf Baechle875d43e2005-09-03 15:56:16 -0700926#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
928/*
929 * TMP and PTR are scratch.
930 * TMP will be clobbered, PTR will hold the pgd entry.
931 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000932static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
934{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530935 if (pgd_reg != -1) {
936 /* pgd is in pgd_reg */
937 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
938 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
939 } else {
940 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530942 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530944 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
945 UASM_i_LA_mostly(p, tmp, pgdc);
946 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
947 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530949 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530951 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
952 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
953 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000954 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
955 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
956 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957}
958
Ralf Baechle875d43e2005-09-03 15:56:16 -0700959#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000961static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962{
Ralf Baechle242954b2006-10-24 02:29:01 +0100963 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
965
Ralf Baechle10cc3522007-10-11 23:46:15 +0100966 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 case CPU_VR41XX:
968 case CPU_VR4111:
969 case CPU_VR4121:
970 case CPU_VR4122:
971 case CPU_VR4131:
972 case CPU_VR4181:
973 case CPU_VR4181A:
974 case CPU_VR4133:
975 shift += 2;
976 break;
977
978 default:
979 break;
980 }
981
982 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000983 UASM_i_SRL(p, ctx, ctx, shift);
984 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985}
986
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000987static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988{
989 /*
990 * Bug workaround for the Nevada. It seems as if under certain
991 * circumstances the move from cp0_context might produce a
992 * bogus result when the mfc0 instruction and its consumer are
993 * in a different cacheline or a load instruction, probably any
994 * memory reference, is between them.
995 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100996 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000998 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 GET_CONTEXT(p, tmp); /* get context reg */
1000 break;
1001
1002 default:
1003 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001004 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 break;
1006 }
1007
1008 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001009 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010}
1011
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001012static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013{
Paul Burton7b2cb642016-04-19 09:25:05 +01001014 if (config_enabled(CONFIG_XPA)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 int pte_off_even = sizeof(pte_t) / 2;
1016 int pte_off_odd = pte_off_even + sizeof(pte_t);
Steven J. Hillc5b36782015-02-26 18:16:38 -06001017 const int scratch = 1; /* Our extra working register */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Steven J. Hillc5b36782015-02-26 18:16:38 -06001019 uasm_i_addu(p, scratch, 0, ptep);
Paul Burton7b2cb642016-04-19 09:25:05 +01001020
Steven J. Hillc5b36782015-02-26 18:16:38 -06001021 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
Steven J. Hillc5b36782015-02-26 18:16:38 -06001022 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
Steven J. Hillc5b36782015-02-26 18:16:38 -06001023 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
Paul Burton7b2cb642016-04-19 09:25:05 +01001024
1025 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* odd pte */
1026 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
Steven J. Hillc5b36782015-02-26 18:16:38 -06001027 UASM_i_MTC0(p, ptep, C0_ENTRYLO1);
Paul Burton7b2cb642016-04-19 09:25:05 +01001028
Steven J. Hillc5b36782015-02-26 18:16:38 -06001029 uasm_i_lw(p, tmp, 0, scratch);
1030 uasm_i_lw(p, ptep, sizeof(pte_t), scratch);
1031 uasm_i_lui(p, scratch, 0xff);
1032 uasm_i_ori(p, scratch, scratch, 0xffff);
1033 uasm_i_and(p, tmp, scratch, tmp);
1034 uasm_i_and(p, ptep, scratch, ptep);
1035 uasm_i_mthc0(p, tmp, C0_ENTRYLO0);
1036 uasm_i_mthc0(p, ptep, C0_ENTRYLO1);
Paul Burton7b2cb642016-04-19 09:25:05 +01001037 return;
1038 }
1039
1040 /*
1041 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1042 * Kernel is a special case. Only a few CPUs use it.
1043 */
1044 if (config_enabled(CONFIG_PHYS_ADDR_T_64BIT) && !cpu_has_64bits) {
1045 int pte_off_even = sizeof(pte_t) / 2;
1046 int pte_off_odd = pte_off_even + sizeof(pte_t);
1047
1048 uasm_i_lw(p, tmp, pte_off_even, ptep); /* even pte */
1049 UASM_i_MTC0(p, tmp, C0_ENTRYLO0);
1050
1051 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* odd pte */
1052 UASM_i_MTC0(p, ptep, C0_ENTRYLO1);
Paul Burtonc6765892015-09-22 11:42:50 -07001053 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 }
Paul Burtonc6765892015-09-22 11:42:50 -07001055
Thiemo Seufere30ec452008-01-28 20:05:38 +00001056 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1057 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 if (r45k_bvahwbug())
1059 build_tlb_probe_entry(p);
Paul Burton974a0b62015-09-22 11:42:49 -07001060 build_convert_pte_to_entrylo(p, tmp);
1061 if (r4k_250MHZhwbug())
1062 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1063 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1064 build_convert_pte_to_entrylo(p, ptep);
1065 if (r45k_bvahwbug())
1066 uasm_i_mfc0(p, tmp, C0_INDEX);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001068 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1069 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070}
1071
David Daney2c8c53e2010-12-27 18:07:57 -08001072struct mips_huge_tlb_info {
1073 int huge_pte;
1074 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001075 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001076};
1077
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001078static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001079build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1080 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001081 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001082{
1083 struct mips_huge_tlb_info rv;
1084 unsigned int even, odd;
1085 int vmalloc_branch_delay_filled = 0;
1086 const int scratch = 1; /* Our extra working register */
1087
1088 rv.huge_pte = scratch;
1089 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001090 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001091
1092 if (check_for_high_segbits) {
1093 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1094
1095 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001096 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001097 else
1098 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1099
Jayachandran C7777b932013-06-11 14:41:35 +00001100 if (c0_scratch_reg >= 0)
1101 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001102 else
1103 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1104
1105 uasm_i_dsrl_safe(p, scratch, tmp,
1106 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1107 uasm_il_bnez(p, r, scratch, label_vmalloc);
1108
1109 if (pgd_reg == -1) {
1110 vmalloc_branch_delay_filled = 1;
1111 /* Clear lower 23 bits of context. */
1112 uasm_i_dins(p, ptr, 0, 0, 23);
1113 }
1114 } else {
1115 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001116 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001117 else
1118 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1119
1120 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1121
Jayachandran C7777b932013-06-11 14:41:35 +00001122 if (c0_scratch_reg >= 0)
1123 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001124 else
1125 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1126
1127 if (pgd_reg == -1)
1128 /* Clear lower 23 bits of context. */
1129 uasm_i_dins(p, ptr, 0, 0, 23);
1130
1131 uasm_il_bltz(p, r, tmp, label_vmalloc);
1132 }
1133
1134 if (pgd_reg == -1) {
1135 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001136 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001137 uasm_i_ori(p, ptr, ptr, 0x540);
1138 uasm_i_drotr(p, ptr, ptr, 11);
1139 }
1140
1141#ifdef __PAGETABLE_PMD_FOLDED
1142#define LOC_PTEP scratch
1143#else
1144#define LOC_PTEP ptr
1145#endif
1146
1147 if (!vmalloc_branch_delay_filled)
1148 /* get pgd offset in bytes */
1149 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1150
1151 uasm_l_vmalloc_done(l, *p);
1152
1153 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001154 * tmp ptr
1155 * fall-through case = badvaddr *pgd_current
1156 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001157 */
1158
1159 if (vmalloc_branch_delay_filled)
1160 /* get pgd offset in bytes */
1161 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1162
1163#ifdef __PAGETABLE_PMD_FOLDED
1164 GET_CONTEXT(p, tmp); /* get context reg */
1165#endif
1166 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1167
1168 if (use_lwx_insns()) {
1169 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1170 } else {
1171 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1172 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1173 }
1174
1175#ifndef __PAGETABLE_PMD_FOLDED
1176 /* get pmd offset in bytes */
1177 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1178 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1179 GET_CONTEXT(p, tmp); /* get context reg */
1180
1181 if (use_lwx_insns()) {
1182 UASM_i_LWX(p, scratch, scratch, ptr);
1183 } else {
1184 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1185 UASM_i_LW(p, scratch, 0, ptr);
1186 }
1187#endif
1188 /* Adjust the context during the load latency. */
1189 build_adjust_context(p, tmp);
1190
David Daneyaa1762f2012-10-17 00:48:10 +02001191#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001192 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1193 /*
1194 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001195 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001196 * speculative and unneeded.
1197 */
1198 if (use_lwx_insns())
1199 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001200#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001201
1202
1203 /* build_update_entries */
1204 if (use_lwx_insns()) {
1205 even = ptr;
1206 odd = tmp;
1207 UASM_i_LWX(p, even, scratch, tmp);
1208 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1209 UASM_i_LWX(p, odd, scratch, tmp);
1210 } else {
1211 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1212 even = tmp;
1213 odd = ptr;
1214 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1215 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1216 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001217 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001218 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001219 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001220 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001221 } else {
1222 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1223 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1224 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1225 }
1226 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1227
Jayachandran C7777b932013-06-11 14:41:35 +00001228 if (c0_scratch_reg >= 0) {
1229 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001230 build_tlb_write_entry(p, l, r, tlb_random);
1231 uasm_l_leave(l, *p);
1232 rv.restore_scratch = 1;
1233 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1234 build_tlb_write_entry(p, l, r, tlb_random);
1235 uasm_l_leave(l, *p);
1236 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1237 } else {
1238 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1239 build_tlb_write_entry(p, l, r, tlb_random);
1240 uasm_l_leave(l, *p);
1241 rv.restore_scratch = 1;
1242 }
1243
1244 uasm_i_eret(p); /* return from trap */
1245
1246 return rv;
1247}
1248
David Daneye6f72d32009-05-20 11:40:58 -07001249/*
1250 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1251 * because EXL == 0. If we wrap, we can also use the 32 instruction
1252 * slots before the XTLB refill exception handler which belong to the
1253 * unused TLB refill exception.
1254 */
1255#define MIPS64_REFILL_INSNS 32
1256
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001257static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258{
1259 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001260 struct uasm_label *l = labels;
1261 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 u32 *f;
1263 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001264 struct mips_huge_tlb_info htlb_info __maybe_unused;
1265 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280eda2014-05-28 23:52:13 +02001266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 memset(tlb_handler, 0, sizeof(tlb_handler));
1268 memset(labels, 0, sizeof(labels));
1269 memset(relocs, 0, sizeof(relocs));
1270 memset(final_handler, 0, sizeof(final_handler));
1271
David Daney18280eda2014-05-28 23:52:13 +02001272 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001273 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1274 scratch_reg);
1275 vmalloc_mode = refill_scratch;
1276 } else {
1277 htlb_info.huge_pte = K0;
1278 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001279 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001280 vmalloc_mode = refill_noscratch;
1281 /*
1282 * create the plain linear handler
1283 */
1284 if (bcm1250_m3_war()) {
1285 unsigned int segbits = 44;
1286
1287 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1288 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1289 uasm_i_xor(&p, K0, K0, K1);
1290 uasm_i_dsrl_safe(&p, K1, K0, 62);
1291 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1292 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1293 uasm_i_or(&p, K0, K0, K1);
1294 uasm_il_bnez(&p, &r, K0, label_leave);
1295 /* No need for uasm_i_nop */
1296 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
Ralf Baechle875d43e2005-09-03 15:56:16 -07001298#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001299 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300#else
David Daney2c8c53e2010-12-27 18:07:57 -08001301 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302#endif
1303
David Daneyaa1762f2012-10-17 00:48:10 +02001304#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001305 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001306#endif
1307
David Daney2c8c53e2010-12-27 18:07:57 -08001308 build_get_ptep(&p, K0, K1);
1309 build_update_entries(&p, K0, K1);
1310 build_tlb_write_entry(&p, &l, &r, tlb_random);
1311 uasm_l_leave(&l, p);
1312 uasm_i_eret(&p); /* return from trap */
1313 }
David Daneyaa1762f2012-10-17 00:48:10 +02001314#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001315 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001316 if (htlb_info.need_reload_pte)
1317 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001318 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1319 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1320 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001321#endif
1322
Ralf Baechle875d43e2005-09-03 15:56:16 -07001323#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001324 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325#endif
1326
1327 /*
1328 * Overflow check: For the 64bit handler, we need at least one
1329 * free instruction slot for the wrap-around branch. In worst
1330 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001331 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 * unused.
1333 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001334 switch (boot_cpu_type()) {
1335 default:
1336 if (sizeof(long) == 4) {
1337 case CPU_LOONGSON2:
1338 /* Loongson2 ebase is different than r4k, we have more space */
1339 if ((p - tlb_handler) > 64)
1340 panic("TLB refill handler space exceeded");
1341 /*
1342 * Now fold the handler in the TLB refill handler space.
1343 */
1344 f = final_handler;
1345 /* Simplest case, just copy the handler. */
1346 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1347 final_len = p - tlb_handler;
1348 break;
1349 } else {
1350 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1351 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1352 && uasm_insn_has_bdelay(relocs,
1353 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1354 panic("TLB refill handler space exceeded");
1355 /*
1356 * Now fold the handler in the TLB refill handler space.
1357 */
1358 f = final_handler + MIPS64_REFILL_INSNS;
1359 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1360 /* Just copy the handler. */
1361 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1362 final_len = p - tlb_handler;
1363 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001364#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001365 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001366#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001367 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001368#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001369 u32 *split;
1370 int ov = 0;
1371 int i;
David Daney95affdd2009-05-20 11:40:59 -07001372
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001373 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1374 ;
1375 BUG_ON(i == ARRAY_SIZE(labels));
1376 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001378 /*
1379 * See if we have overflown one way or the other.
1380 */
1381 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1382 split < p - MIPS64_REFILL_INSNS)
1383 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001385 if (ov) {
1386 /*
1387 * Split two instructions before the end. One
1388 * for the branch and one for the instruction
1389 * in the delay slot.
1390 */
1391 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001392
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001393 /*
1394 * If the branch would fall in a delay slot,
1395 * we must back up an additional instruction
1396 * so that it is no longer in a delay slot.
1397 */
1398 if (uasm_insn_has_bdelay(relocs, split - 1))
1399 split--;
1400 }
1401 /* Copy first part of the handler. */
1402 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1403 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001405 if (ov) {
1406 /* Insert branch. */
1407 uasm_l_split(&l, final_handler);
1408 uasm_il_b(&f, &r, label_split);
1409 if (uasm_insn_has_bdelay(relocs, split))
1410 uasm_i_nop(&f);
1411 else {
1412 uasm_copy_handler(relocs, labels,
1413 split, split + 1, f);
1414 uasm_move_labels(labels, f, f + 1, -1);
1415 f++;
1416 split++;
1417 }
1418 }
1419
1420 /* Copy the rest of the handler. */
1421 uasm_copy_handler(relocs, labels, split, p, final_handler);
1422 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1423 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001426 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Thiemo Seufere30ec452008-01-28 20:05:38 +00001429 uasm_resolve_relocs(relocs, labels);
1430 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1431 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Ralf Baechle91b05e62006-03-29 18:53:00 +01001433 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001434 local_flush_icache_range(ebase, ebase + 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001435
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001436 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437}
1438
Huacai Chen380cd582016-03-03 09:45:12 +08001439static void setup_pw(void)
1440{
1441 unsigned long pgd_i, pgd_w;
1442#ifndef __PAGETABLE_PMD_FOLDED
1443 unsigned long pmd_i, pmd_w;
1444#endif
1445 unsigned long pt_i, pt_w;
1446 unsigned long pte_i, pte_w;
1447#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1448 unsigned long psn;
1449
1450 psn = ilog2(_PAGE_HUGE); /* bit used to indicate huge page */
1451#endif
1452 pgd_i = PGDIR_SHIFT; /* 1st level PGD */
1453#ifndef __PAGETABLE_PMD_FOLDED
1454 pgd_w = PGDIR_SHIFT - PMD_SHIFT + PGD_ORDER;
1455
1456 pmd_i = PMD_SHIFT; /* 2nd level PMD */
1457 pmd_w = PMD_SHIFT - PAGE_SHIFT;
1458#else
1459 pgd_w = PGDIR_SHIFT - PAGE_SHIFT + PGD_ORDER;
1460#endif
1461
1462 pt_i = PAGE_SHIFT; /* 3rd level PTE */
1463 pt_w = PAGE_SHIFT - 3;
1464
1465 pte_i = ilog2(_PAGE_GLOBAL);
1466 pte_w = 0;
1467
1468#ifndef __PAGETABLE_PMD_FOLDED
1469 write_c0_pwfield(pgd_i << 24 | pmd_i << 12 | pt_i << 6 | pte_i);
1470 write_c0_pwsize(1 << 30 | pgd_w << 24 | pmd_w << 12 | pt_w << 6 | pte_w);
1471#else
1472 write_c0_pwfield(pgd_i << 24 | pt_i << 6 | pte_i);
1473 write_c0_pwsize(1 << 30 | pgd_w << 24 | pt_w << 6 | pte_w);
1474#endif
1475
1476#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1477 write_c0_pwctl(1 << 6 | psn);
1478#endif
1479 write_c0_kpgd(swapper_pg_dir);
1480 kscratch_used_mask |= (1 << 7); /* KScratch6 is used for KPGD */
1481}
1482
1483static void build_loongson3_tlb_refill_handler(void)
1484{
1485 u32 *p = tlb_handler;
1486 struct uasm_label *l = labels;
1487 struct uasm_reloc *r = relocs;
1488
1489 memset(labels, 0, sizeof(labels));
1490 memset(relocs, 0, sizeof(relocs));
1491 memset(tlb_handler, 0, sizeof(tlb_handler));
1492
1493 if (check_for_high_segbits) {
1494 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1495 uasm_i_dsrl_safe(&p, K1, K0, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1496 uasm_il_beqz(&p, &r, K1, label_vmalloc);
1497 uasm_i_nop(&p);
1498
1499 uasm_il_bgez(&p, &r, K0, label_large_segbits_fault);
1500 uasm_i_nop(&p);
1501 uasm_l_vmalloc(&l, p);
1502 }
1503
1504 uasm_i_dmfc0(&p, K1, C0_PGD);
1505
1506 uasm_i_lddir(&p, K0, K1, 3); /* global page dir */
1507#ifndef __PAGETABLE_PMD_FOLDED
1508 uasm_i_lddir(&p, K1, K0, 1); /* middle page dir */
1509#endif
1510 uasm_i_ldpte(&p, K1, 0); /* even */
1511 uasm_i_ldpte(&p, K1, 1); /* odd */
1512 uasm_i_tlbwr(&p);
1513
1514 /* restore page mask */
1515 if (PM_DEFAULT_MASK >> 16) {
1516 uasm_i_lui(&p, K0, PM_DEFAULT_MASK >> 16);
1517 uasm_i_ori(&p, K0, K0, PM_DEFAULT_MASK & 0xffff);
1518 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1519 } else if (PM_DEFAULT_MASK) {
1520 uasm_i_ori(&p, K0, 0, PM_DEFAULT_MASK);
1521 uasm_i_mtc0(&p, K0, C0_PAGEMASK);
1522 } else {
1523 uasm_i_mtc0(&p, 0, C0_PAGEMASK);
1524 }
1525
1526 uasm_i_eret(&p);
1527
1528 if (check_for_high_segbits) {
1529 uasm_l_large_segbits_fault(&l, p);
1530 UASM_i_LA(&p, K1, (unsigned long)tlb_do_page_fault_0);
1531 uasm_i_jr(&p, K1);
1532 uasm_i_nop(&p);
1533 }
1534
1535 uasm_resolve_relocs(relocs, labels);
1536 memcpy((void *)(ebase + 0x80), tlb_handler, 0x80);
1537 local_flush_icache_range(ebase + 0x80, ebase + 0x100);
1538 dump_handler("loongson3_tlb_refill", (u32 *)(ebase + 0x80), 32);
1539}
1540
Jayachandran C6ba045f2013-06-23 17:16:19 +00001541extern u32 handle_tlbl[], handle_tlbl_end[];
1542extern u32 handle_tlbs[], handle_tlbs_end[];
1543extern u32 handle_tlbm[], handle_tlbm_end[];
Steven J. Hill7bb39402014-04-10 14:06:17 -05001544extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
1545extern u32 tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001546
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301547static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001548{
1549 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301550 const int __maybe_unused a1 = 5;
1551 const int __maybe_unused a2 = 6;
Steven J. Hill7bb39402014-04-10 14:06:17 -05001552 u32 *p = tlbmiss_handler_setup_pgd_start;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001553 const int tlbmiss_handler_setup_pgd_size =
Steven J. Hill7bb39402014-04-10 14:06:17 -05001554 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301555#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1556 long pgdc = (long)pgd_current;
1557#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001558
Jayachandran C6ba045f2013-06-23 17:16:19 +00001559 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1560 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001561 memset(labels, 0, sizeof(labels));
1562 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001563 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301564#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001565 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301566 struct uasm_label *l = labels;
1567 struct uasm_reloc *r = relocs;
1568
David Daney3d8bfdd2010-12-21 14:19:11 -08001569 /* PGD << 11 in c0_Context */
1570 /*
1571 * If it is a ckseg0 address, convert to a physical
1572 * address. Shifting right by 29 and adding 4 will
1573 * result in zero for these addresses.
1574 *
1575 */
1576 UASM_i_SRA(&p, a1, a0, 29);
1577 UASM_i_ADDIU(&p, a1, a1, 4);
1578 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1579 uasm_i_nop(&p);
1580 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1581 uasm_l_tlbl_goaround1(&l, p);
1582 UASM_i_SLL(&p, a0, a0, 11);
1583 uasm_i_jr(&p, 31);
1584 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1585 } else {
1586 /* PGD in c0_KScratch */
1587 uasm_i_jr(&p, 31);
Huacai Chen380cd582016-03-03 09:45:12 +08001588 if (cpu_has_ldpte)
1589 UASM_i_MTC0(&p, a0, C0_PWBASE);
1590 else
1591 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001592 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301593#else
1594#ifdef CONFIG_SMP
1595 /* Save PGD to pgd_current[smp_processor_id()] */
1596 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1597 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1598 UASM_i_LA_mostly(&p, a2, pgdc);
1599 UASM_i_ADDU(&p, a2, a2, a1);
1600 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1601#else
1602 UASM_i_LA_mostly(&p, a2, pgdc);
1603 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1604#endif /* SMP */
1605 uasm_i_jr(&p, 31);
1606
1607 /* if pgd_reg is allocated, save PGD also to scratch register */
1608 if (pgd_reg != -1)
1609 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1610 else
1611 uasm_i_nop(&p);
1612#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001613 if (p >= tlbmiss_handler_setup_pgd_end)
1614 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001615
Jayachandran C6ba045f2013-06-23 17:16:19 +00001616 uasm_resolve_relocs(relocs, labels);
1617 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1618 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1619
1620 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1621 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001622}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001624static void
David Daneybd1437e2009-05-08 15:10:50 -07001625iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626{
1627#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001628# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001630 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 else
1632# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001633 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001635# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001637 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638 else
1639# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001640 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641#endif
1642}
1643
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001644static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001645iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001646 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647{
Ralf Baechle34adb282014-11-22 00:16:48 +01001648#ifdef CONFIG_PHYS_ADDR_T_64BIT
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001649 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001650
Paul Burton7b2cb642016-04-19 09:25:05 +01001651 if (config_enabled(CONFIG_XPA) && !cpu_has_64bits) {
Steven J. Hillc5b36782015-02-26 18:16:38 -06001652 const int scratch = 1; /* Our extra working register */
1653
1654 uasm_i_lui(p, scratch, (mode >> 16));
1655 uasm_i_or(p, pte, pte, scratch);
1656 } else
1657#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001658 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001660# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001662 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 else
1664# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001665 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
1667 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001668 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001670 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Ralf Baechle34adb282014-11-22 00:16:48 +01001672# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001674 /* no uasm_i_nop needed */
1675 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1676 uasm_i_ori(p, pte, pte, hwmode);
1677 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1678 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1679 /* no uasm_i_nop needed */
1680 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001682 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001684 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685# endif
1686#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001687# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001689 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 else
1691# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001692 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Ralf Baechle34adb282014-11-22 00:16:48 +01001694# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001696 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1697 uasm_i_ori(p, pte, pte, hwmode);
1698 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1699 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 }
1701# endif
1702#endif
1703}
1704
1705/*
1706 * Check if PTE is present, if not then jump to LABEL. PTR points to
1707 * the page table where this PTE is located, PTE will be re-loaded
1708 * with it's original value.
1709 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001710static void
David Daneybd1437e2009-05-08 15:10:50 -07001711build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001712 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
David Daneybf286072011-07-05 16:34:46 -07001714 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001715 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001716
Steven J. Hill05857c62012-09-13 16:51:46 -05001717 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001718 if (use_bbit_insns()) {
1719 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1720 uasm_i_nop(p);
1721 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001722 if (_PAGE_PRESENT_SHIFT) {
1723 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1724 cur = t;
1725 }
1726 uasm_i_andi(p, t, cur, 1);
David Daneybf286072011-07-05 16:34:46 -07001727 uasm_il_beqz(p, r, t, lid);
1728 if (pte == t)
1729 /* You lose the SMP race :-(*/
1730 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001731 }
David Daney6dd93442010-02-10 15:12:47 -08001732 } else {
James Hogan8fe49082015-04-27 15:07:18 +01001733 if (_PAGE_PRESENT_SHIFT) {
1734 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1735 cur = t;
1736 }
1737 uasm_i_andi(p, t, cur,
Paul Burton780602d2016-04-19 09:25:03 +01001738 (_PAGE_PRESENT | _PAGE_NO_READ) >> _PAGE_PRESENT_SHIFT);
1739 uasm_i_xori(p, t, t, _PAGE_PRESENT >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001740 uasm_il_bnez(p, r, t, lid);
1741 if (pte == t)
1742 /* You lose the SMP race :-(*/
1743 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745}
1746
1747/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001748static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001749build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 unsigned int ptr)
1751{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001752 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1753
1754 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755}
1756
1757/*
1758 * Check if PTE can be written to, if not branch to LABEL. Regardless
1759 * restore PTE with value from PTR when done.
1760 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001761static void
David Daneybd1437e2009-05-08 15:10:50 -07001762build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001763 unsigned int pte, unsigned int ptr, int scratch,
1764 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765{
David Daneybf286072011-07-05 16:34:46 -07001766 int t = scratch >= 0 ? scratch : pte;
James Hogan8fe49082015-04-27 15:07:18 +01001767 int cur = pte;
David Daneybf286072011-07-05 16:34:46 -07001768
James Hogan8fe49082015-04-27 15:07:18 +01001769 if (_PAGE_PRESENT_SHIFT) {
1770 uasm_i_srl(p, t, cur, _PAGE_PRESENT_SHIFT);
1771 cur = t;
1772 }
1773 uasm_i_andi(p, t, cur,
James Hogana3ae5652015-04-27 15:07:17 +01001774 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
1775 uasm_i_xori(p, t, t,
1776 (_PAGE_PRESENT | _PAGE_WRITE) >> _PAGE_PRESENT_SHIFT);
David Daneybf286072011-07-05 16:34:46 -07001777 uasm_il_bnez(p, r, t, lid);
1778 if (pte == t)
1779 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001780 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001781 else
1782 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783}
1784
1785/* Make PTE writable, update software status bits as well, then store
1786 * at PTR.
1787 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001788static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001789build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 unsigned int ptr)
1791{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001792 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1793 | _PAGE_DIRTY);
1794
1795 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
1797
1798/*
1799 * Check if PTE can be modified, if not branch to LABEL. Regardless
1800 * restore PTE with value from PTR when done.
1801 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001802static void
David Daneybd1437e2009-05-08 15:10:50 -07001803build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001804 unsigned int pte, unsigned int ptr, int scratch,
1805 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806{
David Daneycc33ae42010-12-20 15:54:50 -08001807 if (use_bbit_insns()) {
1808 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1809 uasm_i_nop(p);
1810 } else {
David Daneybf286072011-07-05 16:34:46 -07001811 int t = scratch >= 0 ? scratch : pte;
Steven J. Hillc5b36782015-02-26 18:16:38 -06001812 uasm_i_srl(p, t, pte, _PAGE_WRITE_SHIFT);
1813 uasm_i_andi(p, t, t, 1);
David Daneybf286072011-07-05 16:34:46 -07001814 uasm_il_beqz(p, r, t, lid);
1815 if (pte == t)
1816 /* You lose the SMP race :-(*/
1817 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819}
1820
David Daney82622282009-10-14 12:16:56 -07001821#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001822
1823
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824/*
1825 * R3000 style TLB load/store/modify handlers.
1826 */
1827
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001828/*
1829 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1830 * Then it returns.
1831 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001832static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001833build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001835 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1836 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1837 uasm_i_tlbwi(p);
1838 uasm_i_jr(p, tmp);
1839 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840}
1841
1842/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001843 * This places the pte into ENTRYLO0 and writes it with tlbwi
1844 * or tlbwr as appropriate. This is because the index register
1845 * may have the probe fail bit set as a result of a trap on a
1846 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001848static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001849build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1850 struct uasm_reloc **r, unsigned int pte,
1851 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001853 uasm_i_mfc0(p, tmp, C0_INDEX);
1854 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1855 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1856 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1857 uasm_i_tlbwi(p); /* cp0 delay */
1858 uasm_i_jr(p, tmp);
1859 uasm_i_rfe(p); /* branch delay */
1860 uasm_l_r3000_write_probe_fail(l, *p);
1861 uasm_i_tlbwr(p); /* cp0 delay */
1862 uasm_i_jr(p, tmp);
1863 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864}
1865
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001866static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1868 unsigned int ptr)
1869{
1870 long pgdc = (long)pgd_current;
1871
Thiemo Seufere30ec452008-01-28 20:05:38 +00001872 uasm_i_mfc0(p, pte, C0_BADVADDR);
1873 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1874 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1875 uasm_i_srl(p, pte, pte, 22); /* load delay */
1876 uasm_i_sll(p, pte, pte, 2);
1877 uasm_i_addu(p, ptr, ptr, pte);
1878 uasm_i_mfc0(p, pte, C0_CONTEXT);
1879 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1880 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1881 uasm_i_addu(p, ptr, ptr, pte);
1882 uasm_i_lw(p, pte, 0, ptr);
1883 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884}
1885
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001886static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
1888 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001889 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001890 struct uasm_label *l = labels;
1891 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Jayachandran C6ba045f2013-06-23 17:16:19 +00001893 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 memset(labels, 0, sizeof(labels));
1895 memset(relocs, 0, sizeof(relocs));
1896
1897 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001898 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001899 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001901 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Thiemo Seufere30ec452008-01-28 20:05:38 +00001903 uasm_l_nopage_tlbl(&l, p);
1904 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1905 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
Jayachandran C6ba045f2013-06-23 17:16:19 +00001907 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 panic("TLB load handler fastpath space exceeded");
1909
Thiemo Seufere30ec452008-01-28 20:05:38 +00001910 uasm_resolve_relocs(relocs, labels);
1911 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1912 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913
Jayachandran C6ba045f2013-06-23 17:16:19 +00001914 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915}
1916
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001917static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918{
1919 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001920 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001921 struct uasm_label *l = labels;
1922 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923
Jayachandran C6ba045f2013-06-23 17:16:19 +00001924 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 memset(labels, 0, sizeof(labels));
1926 memset(relocs, 0, sizeof(relocs));
1927
1928 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001929 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001930 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001932 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Thiemo Seufere30ec452008-01-28 20:05:38 +00001934 uasm_l_nopage_tlbs(&l, p);
1935 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1936 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Tony Wuafc813a2013-07-18 09:45:47 +00001938 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 panic("TLB store handler fastpath space exceeded");
1940
Thiemo Seufere30ec452008-01-28 20:05:38 +00001941 uasm_resolve_relocs(relocs, labels);
1942 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1943 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944
Jayachandran C6ba045f2013-06-23 17:16:19 +00001945 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946}
1947
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001948static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949{
1950 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001951 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001952 struct uasm_label *l = labels;
1953 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
Jayachandran C6ba045f2013-06-23 17:16:19 +00001955 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 memset(labels, 0, sizeof(labels));
1957 memset(relocs, 0, sizeof(relocs));
1958
1959 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001960 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001961 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001963 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964
Thiemo Seufere30ec452008-01-28 20:05:38 +00001965 uasm_l_nopage_tlbm(&l, p);
1966 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1967 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Jayachandran C6ba045f2013-06-23 17:16:19 +00001969 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 panic("TLB modify handler fastpath space exceeded");
1971
Thiemo Seufere30ec452008-01-28 20:05:38 +00001972 uasm_resolve_relocs(relocs, labels);
1973 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1974 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975
Jayachandran C6ba045f2013-06-23 17:16:19 +00001976 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977}
David Daney82622282009-10-14 12:16:56 -07001978#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
1980/*
1981 * R4000 style TLB load/store/modify handlers.
1982 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001983static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001984build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001985 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986{
David Daneybf286072011-07-05 16:34:46 -07001987 struct work_registers wr = build_get_work_registers(p);
1988
Ralf Baechle875d43e2005-09-03 15:56:16 -07001989#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001990 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991#else
David Daneybf286072011-07-05 16:34:46 -07001992 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993#endif
1994
David Daneyaa1762f2012-10-17 00:48:10 +02001995#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001996 /*
1997 * For huge tlb entries, pmd doesn't contain an address but
1998 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1999 * see if we need to jump to huge tlb processing.
2000 */
David Daneybf286072011-07-05 16:34:46 -07002001 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07002002#endif
2003
David Daneybf286072011-07-05 16:34:46 -07002004 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
2005 UASM_i_LW(p, wr.r2, 0, wr.r2);
2006 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
2007 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
2008 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009
2010#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00002011 uasm_l_smp_pgtable_change(l, *p);
2012#endif
David Daneybf286072011-07-05 16:34:46 -07002013 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002014 if (!m4kc_tlbp_war()) {
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002015 build_tlb_probe_entry(p);
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00002016 if (cpu_has_htw) {
2017 /* race condition happens, leaving */
2018 uasm_i_ehb(p);
2019 uasm_i_mfc0(p, wr.r3, C0_INDEX);
2020 uasm_il_bltz(p, r, wr.r3, label_leave);
2021 uasm_i_nop(p);
2022 }
2023 }
David Daneybf286072011-07-05 16:34:46 -07002024 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025}
2026
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002027static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00002028build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
2029 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 unsigned int ptr)
2031{
Thiemo Seufere30ec452008-01-28 20:05:38 +00002032 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
2033 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 build_update_entries(p, tmp, ptr);
2035 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002036 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07002037 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002038 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039
Ralf Baechle875d43e2005-09-03 15:56:16 -07002040#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07002041 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042#endif
2043}
2044
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002045static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046{
2047 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002048 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002049 struct uasm_label *l = labels;
2050 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002051 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052
Jayachandran C6ba045f2013-06-23 17:16:19 +00002053 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 memset(labels, 0, sizeof(labels));
2055 memset(relocs, 0, sizeof(relocs));
2056
2057 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01002058 unsigned int segbits = 44;
2059
2060 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
2061 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002062 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07002063 uasm_i_dsrl_safe(&p, K1, K0, 62);
2064 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
2065 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01002066 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00002067 uasm_il_bnez(&p, &r, K0, label_leave);
2068 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 }
2070
David Daneybf286072011-07-05 16:34:46 -07002071 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2072 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002073 if (m4kc_tlbp_war())
2074 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002075
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002076 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002077 /*
2078 * If the page is not _PAGE_VALID, RI or XI could not
2079 * have triggered it. Skip the expensive test..
2080 */
David Daneycc33ae42010-12-20 15:54:50 -08002081 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002082 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002083 label_tlbl_goaround1);
2084 } else {
David Daneybf286072011-07-05 16:34:46 -07002085 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2086 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08002087 }
David Daney6dd93442010-02-10 15:12:47 -08002088 uasm_i_nop(&p);
2089
2090 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002091
2092 switch (current_cpu_type()) {
2093 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002094 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002095 uasm_i_ehb(&p);
2096
2097 case CPU_CAVIUM_OCTEON:
2098 case CPU_CAVIUM_OCTEON_PLUS:
2099 case CPU_CAVIUM_OCTEON2:
2100 break;
2101 }
2102 }
2103
David Daney6dd93442010-02-10 15:12:47 -08002104 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002105 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002106 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002107 } else {
David Daneybf286072011-07-05 16:34:46 -07002108 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2109 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002110 }
David Daneybf286072011-07-05 16:34:46 -07002111 /* load it in the delay slot*/
2112 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2113 /* load it if ptr is odd */
2114 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002115 /*
David Daneybf286072011-07-05 16:34:46 -07002116 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002117 * XI must have triggered it.
2118 */
David Daneycc33ae42010-12-20 15:54:50 -08002119 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002120 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
2121 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002122 uasm_l_tlbl_goaround1(&l, p);
2123 } else {
David Daneybf286072011-07-05 16:34:46 -07002124 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2125 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
2126 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08002127 }
David Daneybf286072011-07-05 16:34:46 -07002128 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08002129 }
David Daneybf286072011-07-05 16:34:46 -07002130 build_make_valid(&p, &r, wr.r1, wr.r2);
2131 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
David Daneyaa1762f2012-10-17 00:48:10 +02002133#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002134 /*
2135 * This is the entry point when build_r4000_tlbchange_handler_head
2136 * spots a huge page.
2137 */
2138 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002139 iPTE_LW(&p, wr.r1, wr.r2);
2140 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07002141 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002142
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002143 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002144 /*
2145 * If the page is not _PAGE_VALID, RI or XI could not
2146 * have triggered it. Skip the expensive test..
2147 */
David Daneycc33ae42010-12-20 15:54:50 -08002148 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002149 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002150 label_tlbl_goaround2);
2151 } else {
David Daneybf286072011-07-05 16:34:46 -07002152 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2153 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002154 }
David Daney6dd93442010-02-10 15:12:47 -08002155 uasm_i_nop(&p);
2156
2157 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002158
2159 switch (current_cpu_type()) {
2160 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002161 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002162 uasm_i_ehb(&p);
2163
2164 case CPU_CAVIUM_OCTEON:
2165 case CPU_CAVIUM_OCTEON_PLUS:
2166 case CPU_CAVIUM_OCTEON2:
2167 break;
2168 }
2169 }
2170
David Daney6dd93442010-02-10 15:12:47 -08002171 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002172 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002173 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002174 } else {
David Daneybf286072011-07-05 16:34:46 -07002175 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2176 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002177 }
David Daneybf286072011-07-05 16:34:46 -07002178 /* load it in the delay slot*/
2179 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2180 /* load it if ptr is odd */
2181 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002182 /*
David Daneybf286072011-07-05 16:34:46 -07002183 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002184 * XI must have triggered it.
2185 */
David Daneycc33ae42010-12-20 15:54:50 -08002186 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002187 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002188 } else {
David Daneybf286072011-07-05 16:34:46 -07002189 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2190 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002191 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002192 if (PM_DEFAULT_MASK == 0)
2193 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002194 /*
2195 * We clobbered C0_PAGEMASK, restore it. On the other branch
2196 * it is restored in build_huge_tlb_write_entry.
2197 */
David Daneybf286072011-07-05 16:34:46 -07002198 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002199
2200 uasm_l_tlbl_goaround2(&l, p);
2201 }
David Daneybf286072011-07-05 16:34:46 -07002202 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2203 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002204#endif
2205
Thiemo Seufere30ec452008-01-28 20:05:38 +00002206 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002207 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002208#ifdef CONFIG_CPU_MICROMIPS
2209 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2210 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2211 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2212 uasm_i_jr(&p, K0);
2213 } else
2214#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002215 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2216 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217
Jayachandran C6ba045f2013-06-23 17:16:19 +00002218 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219 panic("TLB load handler fastpath space exceeded");
2220
Thiemo Seufere30ec452008-01-28 20:05:38 +00002221 uasm_resolve_relocs(relocs, labels);
2222 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2223 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224
Jayachandran C6ba045f2013-06-23 17:16:19 +00002225 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226}
2227
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002228static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229{
2230 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002231 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002232 struct uasm_label *l = labels;
2233 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002234 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235
Jayachandran C6ba045f2013-06-23 17:16:19 +00002236 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 memset(labels, 0, sizeof(labels));
2238 memset(relocs, 0, sizeof(relocs));
2239
David Daneybf286072011-07-05 16:34:46 -07002240 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2241 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002242 if (m4kc_tlbp_war())
2243 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002244 build_make_write(&p, &r, wr.r1, wr.r2);
2245 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246
David Daneyaa1762f2012-10-17 00:48:10 +02002247#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002248 /*
2249 * This is the entry point when
2250 * build_r4000_tlbchange_handler_head spots a huge page.
2251 */
2252 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002253 iPTE_LW(&p, wr.r1, wr.r2);
2254 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002255 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002256 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002257 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002258 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002259#endif
2260
Thiemo Seufere30ec452008-01-28 20:05:38 +00002261 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002262 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002263#ifdef CONFIG_CPU_MICROMIPS
2264 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2265 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2266 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2267 uasm_i_jr(&p, K0);
2268 } else
2269#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002270 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2271 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272
Jayachandran C6ba045f2013-06-23 17:16:19 +00002273 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274 panic("TLB store handler fastpath space exceeded");
2275
Thiemo Seufere30ec452008-01-28 20:05:38 +00002276 uasm_resolve_relocs(relocs, labels);
2277 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2278 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Jayachandran C6ba045f2013-06-23 17:16:19 +00002280 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281}
2282
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002283static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284{
2285 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002286 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002287 struct uasm_label *l = labels;
2288 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002289 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290
Jayachandran C6ba045f2013-06-23 17:16:19 +00002291 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 memset(labels, 0, sizeof(labels));
2293 memset(relocs, 0, sizeof(relocs));
2294
David Daneybf286072011-07-05 16:34:46 -07002295 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2296 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002297 if (m4kc_tlbp_war())
2298 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002300 build_make_write(&p, &r, wr.r1, wr.r2);
2301 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
David Daneyaa1762f2012-10-17 00:48:10 +02002303#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002304 /*
2305 * This is the entry point when
2306 * build_r4000_tlbchange_handler_head spots a huge page.
2307 */
2308 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002309 iPTE_LW(&p, wr.r1, wr.r2);
2310 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002311 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002312 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002313 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002314 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002315#endif
2316
Thiemo Seufere30ec452008-01-28 20:05:38 +00002317 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002318 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002319#ifdef CONFIG_CPU_MICROMIPS
2320 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2321 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2322 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2323 uasm_i_jr(&p, K0);
2324 } else
2325#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002326 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2327 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328
Jayachandran C6ba045f2013-06-23 17:16:19 +00002329 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 panic("TLB modify handler fastpath space exceeded");
2331
Thiemo Seufere30ec452008-01-28 20:05:38 +00002332 uasm_resolve_relocs(relocs, labels);
2333 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2334 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
Jayachandran C6ba045f2013-06-23 17:16:19 +00002336 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337}
2338
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002339static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002340{
2341 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002342 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002343 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002344 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002345 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002346 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002347 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2348 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002349}
2350
Markos Chandrasf1014d12014-07-14 12:47:09 +01002351static void print_htw_config(void)
2352{
2353 unsigned long config;
2354 unsigned int pwctl;
2355 const int field = 2 * sizeof(unsigned long);
2356
2357 config = read_c0_pwfield();
2358 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2359 field, config,
2360 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2361 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2362 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2363 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2364 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2365
2366 config = read_c0_pwsize();
2367 pr_debug("PWSize (0x%0*lx): GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2368 field, config,
2369 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2370 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2371 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2372 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2373 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2374
2375 pwctl = read_c0_pwctl();
2376 pr_debug("PWCtl (0x%x): PWEn: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2377 pwctl,
2378 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2379 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2380 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2381 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2382}
2383
2384static void config_htw_params(void)
2385{
2386 unsigned long pwfield, pwsize, ptei;
2387 unsigned int config;
2388
2389 /*
2390 * We are using 2-level page tables, so we only need to
2391 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2392 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2393 * write values less than 0xc in these fields because the entire
2394 * write will be dropped. As a result of which, we must preserve
2395 * the original reset values and overwrite only what we really want.
2396 */
2397
2398 pwfield = read_c0_pwfield();
2399 /* re-initialize the GDI field */
2400 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2401 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2402 /* re-initialize the PTI field including the even/odd bit */
2403 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2404 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002405 if (CONFIG_PGTABLE_LEVELS >= 3) {
2406 pwfield &= ~MIPS_PWFIELD_MDI_MASK;
2407 pwfield |= PMD_SHIFT << MIPS_PWFIELD_MDI_SHIFT;
2408 }
Markos Chandrasf1014d12014-07-14 12:47:09 +01002409 /* Set the PTEI right shift */
2410 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2411 pwfield |= ptei;
2412 write_c0_pwfield(pwfield);
2413 /* Check whether the PTEI value is supported */
2414 back_to_back_c0_hazard();
2415 pwfield = read_c0_pwfield();
2416 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2417 != ptei) {
2418 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2419 ptei);
2420 /*
2421 * Drop option to avoid HTW being enabled via another path
2422 * (eg htw_reset())
2423 */
2424 current_cpu_data.options &= ~MIPS_CPU_HTW;
2425 return;
2426 }
2427
2428 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2429 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
Paul Burtoncab25bc2015-09-22 12:03:37 -07002430 if (CONFIG_PGTABLE_LEVELS >= 3)
2431 pwsize |= ilog2(PTRS_PER_PMD) << MIPS_PWSIZE_MDW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002432
James Hogan14bc2412016-04-19 09:25:00 +01002433 pwsize |= ilog2(sizeof(pte_t)/4) << MIPS_PWSIZE_PTEW_SHIFT;
Steven J. Hillc5b36782015-02-26 18:16:38 -06002434
Markos Chandrasf1014d12014-07-14 12:47:09 +01002435 write_c0_pwsize(pwsize);
2436
2437 /* Make sure everything is set before we enable the HTW */
2438 back_to_back_c0_hazard();
2439
2440 /* Enable HTW and disable the rest of the pwctl fields */
2441 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2442 write_c0_pwctl(config);
2443 pr_info("Hardware Page Table Walker enabled\n");
2444
2445 print_htw_config();
2446}
2447
Steven J. Hillc5b36782015-02-26 18:16:38 -06002448static void config_xpa_params(void)
2449{
2450#ifdef CONFIG_XPA
2451 unsigned int pagegrain;
2452
2453 if (mips_xpa_disabled) {
2454 pr_info("Extended Physical Addressing (XPA) disabled\n");
2455 return;
2456 }
2457
2458 pagegrain = read_c0_pagegrain();
2459 write_c0_pagegrain(pagegrain | PG_ELPA);
2460 back_to_back_c0_hazard();
2461 pagegrain = read_c0_pagegrain();
2462
2463 if (pagegrain & PG_ELPA)
2464 pr_info("Extended Physical Addressing (XPA) enabled\n");
2465 else
2466 panic("Extended Physical Addressing (XPA) disabled");
2467#endif
2468}
2469
Paul Burton00bf1c62015-09-22 11:42:52 -07002470static void check_pabits(void)
2471{
2472 unsigned long entry;
2473 unsigned pabits, fillbits;
2474
2475 if (!cpu_has_rixi || !_PAGE_NO_EXEC) {
2476 /*
2477 * We'll only be making use of the fact that we can rotate bits
2478 * into the fill if the CPU supports RIXI, so don't bother
2479 * probing this for CPUs which don't.
2480 */
2481 return;
2482 }
2483
2484 write_c0_entrylo0(~0ul);
2485 back_to_back_c0_hazard();
2486 entry = read_c0_entrylo0();
2487
2488 /* clear all non-PFN bits */
2489 entry &= ~((1 << MIPS_ENTRYLO_PFN_SHIFT) - 1);
2490 entry &= ~(MIPS_ENTRYLO_RI | MIPS_ENTRYLO_XI);
2491
2492 /* find a lower bound on PABITS, and upper bound on fill bits */
2493 pabits = fls_long(entry) + 6;
2494 fillbits = max_t(int, (int)BITS_PER_LONG - pabits, 0);
2495
2496 /* minus the RI & XI bits */
2497 fillbits -= min_t(unsigned, fillbits, 2);
2498
2499 if (fillbits >= ilog2(_PAGE_NO_EXEC))
2500 fill_includes_sw_bits = true;
2501
2502 pr_debug("Entry* registers contain %u fill bits\n", fillbits);
2503}
2504
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002505void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506{
2507 /*
2508 * The refill handler is generated per-CPU, multi-node systems
2509 * may have local storage for it. The other handlers are only
2510 * needed once.
2511 */
2512 static int run_once = 0;
2513
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002514 output_pgtable_bits_defines();
Paul Burton00bf1c62015-09-22 11:42:52 -07002515 check_pabits();
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002516
David Daney1ec56322010-04-28 12:16:18 -07002517#ifdef CONFIG_64BIT
2518 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2519#endif
2520
Ralf Baechle10cc3522007-10-11 23:46:15 +01002521 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 case CPU_R2000:
2523 case CPU_R3000:
2524 case CPU_R3000A:
2525 case CPU_R3081E:
2526 case CPU_TX3912:
2527 case CPU_TX3922:
2528 case CPU_TX3927:
David Daney82622282009-10-14 12:16:56 -07002529#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002530 if (cpu_has_local_ebase)
2531 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002533 if (!cpu_has_local_ebase)
2534 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302535 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536 build_r3000_tlb_load_handler();
2537 build_r3000_tlb_store_handler();
2538 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002539 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 run_once++;
2541 }
David Daney82622282009-10-14 12:16:56 -07002542#else
2543 panic("No R3000 TLB refill handler");
2544#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 break;
2546
2547 case CPU_R6000:
2548 case CPU_R6000A:
2549 panic("No R6000 TLB refill handler yet");
2550 break;
2551
2552 case CPU_R8000:
2553 panic("No R8000 TLB refill handler yet");
2554 break;
2555
2556 default:
Huacai Chen380cd582016-03-03 09:45:12 +08002557 if (cpu_has_ldpte)
2558 setup_pw();
2559
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002561 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302562 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563 build_r4000_tlb_load_handler();
2564 build_r4000_tlb_store_handler();
2565 build_r4000_tlb_modify_handler();
Huacai Chen380cd582016-03-03 09:45:12 +08002566 if (cpu_has_ldpte)
2567 build_loongson3_tlb_refill_handler();
2568 else if (!cpu_has_local_ebase)
Huacai Chen87599342013-03-17 11:49:38 +00002569 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002570 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 run_once++;
2572 }
Huacai Chen87599342013-03-17 11:49:38 +00002573 if (cpu_has_local_ebase)
2574 build_r4000_tlb_refill_handler();
Steven J. Hillc5b36782015-02-26 18:16:38 -06002575 if (cpu_has_xpa)
2576 config_xpa_params();
Markos Chandrasf1014d12014-07-14 12:47:09 +01002577 if (cpu_has_htw)
2578 config_htw_params();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 }
2580}