blob: 7a16647c76f438241838a16c473ccef033389cc6 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
48 500000 880000
49 1000000 1060000
50 1500000 1250000
51 >;
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040052 /* cooling options */
53 cooling-min-level = <0>;
54 cooling-max-level = <2>;
55 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053056 };
57 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010058 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053059 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010060 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 };
63
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040064 thermal-zones {
65 #include "omap4-cpu-thermal.dtsi"
66 #include "omap5-gpu-thermal.dtsi"
67 #include "omap5-core-thermal.dtsi"
68 };
69
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053070 timer {
71 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020072 /* PPI secure/nonsecure IRQ */
73 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
74 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
75 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
76 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053077 };
78
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053079 gic: interrupt-controller@48211000 {
80 compatible = "arm,cortex-a15-gic";
81 interrupt-controller;
82 #interrupt-cells = <3>;
83 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053084 <0x48212000 0x1000>,
85 <0x48214000 0x2000>,
86 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053087 };
88
R Sricharan6b5de092012-05-10 19:46:00 +053089 /*
90 * The soc node represents the soc top level view. It is uses for IPs
91 * that are not memory mapped in the MPU view or for the MPU itself.
92 */
93 soc {
94 compatible = "ti,omap-infra";
95 mpu {
96 compatible = "ti,omap5-mpu";
97 ti,hwmods = "mpu";
98 };
99 };
100
101 /*
102 * XXX: Use a flat representation of the OMAP3 interconnect.
103 * The real OMAP interconnect network is quite complex.
104 * Since that will not bring real advantage to represent that in DT for
105 * the moment, just use a fake OCP bus entry to represent the whole bus
106 * hierarchy.
107 */
108 ocp {
109 compatible = "ti,omap4-l3-noc", "simple-bus";
110 #address-cells = <1>;
111 #size-cells = <1>;
112 ranges;
113 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530114 reg = <0x44000000 0x2000>,
115 <0x44800000 0x3000>,
116 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200117 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
118 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530119
Tero Kristo85dc74e2013-07-18 17:09:29 +0300120 prm: prm@4ae06000 {
121 compatible = "ti,omap5-prm";
122 reg = <0x4ae06000 0x3000>;
123
124 prm_clocks: clocks {
125 #address-cells = <1>;
126 #size-cells = <0>;
127 };
128
129 prm_clockdomains: clockdomains {
130 };
131 };
132
133 cm_core_aon: cm_core_aon@4a004000 {
134 compatible = "ti,omap5-cm-core-aon";
135 reg = <0x4a004000 0x2000>;
136
137 cm_core_aon_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm_core_aon_clockdomains: clockdomains {
143 };
144 };
145
146 scrm: scrm@4ae0a000 {
147 compatible = "ti,omap5-scrm";
148 reg = <0x4ae0a000 0x2000>;
149
150 scrm_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 scrm_clockdomains: clockdomains {
156 };
157 };
158
159 cm_core: cm_core@4a008000 {
160 compatible = "ti,omap5-cm-core";
161 reg = <0x4a008000 0x3000>;
162
163 cm_core_clocks: clocks {
164 #address-cells = <1>;
165 #size-cells = <0>;
166 };
167
168 cm_core_clockdomains: clockdomains {
169 };
170 };
171
Jon Hunter3b3132f2012-11-01 09:12:23 -0500172 counter32k: counter@4ae04000 {
173 compatible = "ti,omap-counter32k";
174 reg = <0x4ae04000 0x40>;
175 ti,hwmods = "counter_32k";
176 };
177
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300178 omap5_pmx_core: pinmux@4a002840 {
179 compatible = "ti,omap4-padconf", "pinctrl-single";
180 reg = <0x4a002840 0x01b6>;
181 #address-cells = <1>;
182 #size-cells = <0>;
183 pinctrl-single,register-width = <16>;
184 pinctrl-single,function-mask = <0x7fff>;
185 };
186 omap5_pmx_wkup: pinmux@4ae0c840 {
187 compatible = "ti,omap4-padconf", "pinctrl-single";
188 reg = <0x4ae0c840 0x0038>;
189 #address-cells = <1>;
190 #size-cells = <0>;
191 pinctrl-single,register-width = <16>;
192 pinctrl-single,function-mask = <0x7fff>;
193 };
194
Jon Hunter2c2dc542012-04-26 13:47:59 -0500195 sdma: dma-controller@4a056000 {
196 compatible = "ti,omap4430-sdma";
197 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200198 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
200 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
201 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500202 #dma-cells = <1>;
203 #dma-channels = <32>;
204 #dma-requests = <127>;
205 };
206
R Sricharan6b5de092012-05-10 19:46:00 +0530207 gpio1: gpio@4ae10000 {
208 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200209 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200210 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530211 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500212 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530213 gpio-controller;
214 #gpio-cells = <2>;
215 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600216 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530217 };
218
219 gpio2: gpio@48055000 {
220 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200221 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200222 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530223 ti,hwmods = "gpio2";
224 gpio-controller;
225 #gpio-cells = <2>;
226 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600227 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530228 };
229
230 gpio3: gpio@48057000 {
231 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200232 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200233 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530234 ti,hwmods = "gpio3";
235 gpio-controller;
236 #gpio-cells = <2>;
237 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600238 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530239 };
240
241 gpio4: gpio@48059000 {
242 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200243 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200244 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530245 ti,hwmods = "gpio4";
246 gpio-controller;
247 #gpio-cells = <2>;
248 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600249 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530250 };
251
252 gpio5: gpio@4805b000 {
253 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200254 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200255 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530256 ti,hwmods = "gpio5";
257 gpio-controller;
258 #gpio-cells = <2>;
259 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600260 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530261 };
262
263 gpio6: gpio@4805d000 {
264 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200265 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200266 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530267 ti,hwmods = "gpio6";
268 gpio-controller;
269 #gpio-cells = <2>;
270 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600271 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530272 };
273
274 gpio7: gpio@48051000 {
275 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200276 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200277 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530278 ti,hwmods = "gpio7";
279 gpio-controller;
280 #gpio-cells = <2>;
281 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600282 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530283 };
284
285 gpio8: gpio@48053000 {
286 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200287 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200288 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530289 ti,hwmods = "gpio8";
290 gpio-controller;
291 #gpio-cells = <2>;
292 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600293 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530294 };
295
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600296 gpmc: gpmc@50000000 {
297 compatible = "ti,omap4430-gpmc";
298 reg = <0x50000000 0x1000>;
299 #address-cells = <2>;
300 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200301 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600302 gpmc,num-cs = <8>;
303 gpmc,num-waitpins = <4>;
304 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100305 clocks = <&l3_iclk_div>;
306 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600307 };
308
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530309 i2c1: i2c@48070000 {
310 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200311 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200312 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530313 #address-cells = <1>;
314 #size-cells = <0>;
315 ti,hwmods = "i2c1";
316 };
317
318 i2c2: i2c@48072000 {
319 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200320 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530322 #address-cells = <1>;
323 #size-cells = <0>;
324 ti,hwmods = "i2c2";
325 };
326
327 i2c3: i2c@48060000 {
328 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200329 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200330 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530331 #address-cells = <1>;
332 #size-cells = <0>;
333 ti,hwmods = "i2c3";
334 };
335
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200336 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530337 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200338 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200339 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530340 #address-cells = <1>;
341 #size-cells = <0>;
342 ti,hwmods = "i2c4";
343 };
344
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200345 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530346 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200347 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200348 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530349 #address-cells = <1>;
350 #size-cells = <0>;
351 ti,hwmods = "i2c5";
352 };
353
Suman Annafe0e09e2013-10-10 16:15:34 -0500354 hwspinlock: spinlock@4a0f6000 {
355 compatible = "ti,omap4-hwspinlock";
356 reg = <0x4a0f6000 0x1000>;
357 ti,hwmods = "spinlock";
358 };
359
Felipe Balbi43286b12013-02-13 14:58:36 +0530360 mcspi1: spi@48098000 {
361 compatible = "ti,omap4-mcspi";
362 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200363 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530364 #address-cells = <1>;
365 #size-cells = <0>;
366 ti,hwmods = "mcspi1";
367 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500368 dmas = <&sdma 35>,
369 <&sdma 36>,
370 <&sdma 37>,
371 <&sdma 38>,
372 <&sdma 39>,
373 <&sdma 40>,
374 <&sdma 41>,
375 <&sdma 42>;
376 dma-names = "tx0", "rx0", "tx1", "rx1",
377 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530378 };
379
380 mcspi2: spi@4809a000 {
381 compatible = "ti,omap4-mcspi";
382 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200383 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530384 #address-cells = <1>;
385 #size-cells = <0>;
386 ti,hwmods = "mcspi2";
387 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500388 dmas = <&sdma 43>,
389 <&sdma 44>,
390 <&sdma 45>,
391 <&sdma 46>;
392 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530393 };
394
395 mcspi3: spi@480b8000 {
396 compatible = "ti,omap4-mcspi";
397 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200398 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530399 #address-cells = <1>;
400 #size-cells = <0>;
401 ti,hwmods = "mcspi3";
402 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500403 dmas = <&sdma 15>, <&sdma 16>;
404 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530405 };
406
407 mcspi4: spi@480ba000 {
408 compatible = "ti,omap4-mcspi";
409 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200410 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530411 #address-cells = <1>;
412 #size-cells = <0>;
413 ti,hwmods = "mcspi4";
414 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500415 dmas = <&sdma 70>, <&sdma 71>;
416 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530417 };
418
R Sricharan6b5de092012-05-10 19:46:00 +0530419 uart1: serial@4806a000 {
420 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200421 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200422 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530423 ti,hwmods = "uart1";
424 clock-frequency = <48000000>;
425 };
426
427 uart2: serial@4806c000 {
428 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200429 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200430 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530431 ti,hwmods = "uart2";
432 clock-frequency = <48000000>;
433 };
434
435 uart3: serial@48020000 {
436 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200437 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200438 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530439 ti,hwmods = "uart3";
440 clock-frequency = <48000000>;
441 };
442
443 uart4: serial@4806e000 {
444 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200445 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200446 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530447 ti,hwmods = "uart4";
448 clock-frequency = <48000000>;
449 };
450
451 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200452 compatible = "ti,omap4-uart";
453 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200454 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530455 ti,hwmods = "uart5";
456 clock-frequency = <48000000>;
457 };
458
459 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200460 compatible = "ti,omap4-uart";
461 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200462 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530463 ti,hwmods = "uart6";
464 clock-frequency = <48000000>;
465 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530466
467 mmc1: mmc@4809c000 {
468 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200469 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200470 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530471 ti,hwmods = "mmc1";
472 ti,dual-volt;
473 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500474 dmas = <&sdma 61>, <&sdma 62>;
475 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530476 };
477
478 mmc2: mmc@480b4000 {
479 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200480 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200481 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530482 ti,hwmods = "mmc2";
483 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500484 dmas = <&sdma 47>, <&sdma 48>;
485 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530486 };
487
488 mmc3: mmc@480ad000 {
489 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200490 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200491 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530492 ti,hwmods = "mmc3";
493 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500494 dmas = <&sdma 77>, <&sdma 78>;
495 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530496 };
497
498 mmc4: mmc@480d1000 {
499 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200500 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200501 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530502 ti,hwmods = "mmc4";
503 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500504 dmas = <&sdma 57>, <&sdma 58>;
505 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530506 };
507
508 mmc5: mmc@480d5000 {
509 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200510 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200511 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530512 ti,hwmods = "mmc5";
513 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500514 dmas = <&sdma 59>, <&sdma 60>;
515 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530516 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530517
518 keypad: keypad@4ae1c000 {
519 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530520 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530521 ti,hwmods = "kbd";
522 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300523
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300524 mcpdm: mcpdm@40132000 {
525 compatible = "ti,omap4-mcpdm";
526 reg = <0x40132000 0x7f>, /* MPU private access */
527 <0x49032000 0x7f>; /* L3 Interconnect */
528 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200529 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300530 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100531 dmas = <&sdma 65>,
532 <&sdma 66>;
533 dma-names = "up_link", "dn_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300534 };
535
536 dmic: dmic@4012e000 {
537 compatible = "ti,omap4-dmic";
538 reg = <0x4012e000 0x7f>, /* MPU private access */
539 <0x4902e000 0x7f>; /* L3 Interconnect */
540 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200541 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300542 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100543 dmas = <&sdma 67>;
544 dma-names = "up_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300545 };
546
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300547 mcbsp1: mcbsp@40122000 {
548 compatible = "ti,omap4-mcbsp";
549 reg = <0x40122000 0xff>, /* MPU private access */
550 <0x49022000 0xff>; /* L3 Interconnect */
551 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200552 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300553 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300554 ti,buffer-size = <128>;
555 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100556 dmas = <&sdma 33>,
557 <&sdma 34>;
558 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300559 };
560
561 mcbsp2: mcbsp@40124000 {
562 compatible = "ti,omap4-mcbsp";
563 reg = <0x40124000 0xff>, /* MPU private access */
564 <0x49024000 0xff>; /* L3 Interconnect */
565 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200566 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300567 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300568 ti,buffer-size = <128>;
569 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100570 dmas = <&sdma 17>,
571 <&sdma 18>;
572 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300573 };
574
575 mcbsp3: mcbsp@40126000 {
576 compatible = "ti,omap4-mcbsp";
577 reg = <0x40126000 0xff>, /* MPU private access */
578 <0x49026000 0xff>; /* L3 Interconnect */
579 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200580 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300581 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300582 ti,buffer-size = <128>;
583 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100584 dmas = <&sdma 19>,
585 <&sdma 20>;
586 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300587 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500588
589 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500590 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500591 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200592 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500593 ti,hwmods = "timer1";
594 ti,timer-alwon;
595 };
596
597 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500598 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500599 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200600 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500601 ti,hwmods = "timer2";
602 };
603
604 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500605 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500606 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200607 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500608 ti,hwmods = "timer3";
609 };
610
611 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500612 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500613 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200614 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500615 ti,hwmods = "timer4";
616 };
617
618 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500619 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500620 reg = <0x40138000 0x80>,
621 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200622 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500623 ti,hwmods = "timer5";
624 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500625 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500626 };
627
628 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500629 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500630 reg = <0x4013a000 0x80>,
631 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200632 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500633 ti,hwmods = "timer6";
634 ti,timer-dsp;
635 ti,timer-pwm;
636 };
637
638 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500639 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500640 reg = <0x4013c000 0x80>,
641 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200642 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500643 ti,hwmods = "timer7";
644 ti,timer-dsp;
645 };
646
647 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500648 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500649 reg = <0x4013e000 0x80>,
650 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200651 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500652 ti,hwmods = "timer8";
653 ti,timer-dsp;
654 ti,timer-pwm;
655 };
656
657 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500658 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500659 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200660 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500661 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500662 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500663 };
664
665 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500666 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500667 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200668 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500669 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500670 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500671 };
672
673 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500674 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500675 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200676 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500677 ti,hwmods = "timer11";
678 ti,timer-pwm;
679 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530680
Lokesh Vutla55452192013-02-27 11:54:45 +0530681 wdt2: wdt@4ae14000 {
682 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
683 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200684 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530685 ti,hwmods = "wd_timer2";
686 };
687
Lee Jones8906d652013-07-22 11:52:37 +0100688 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530689 compatible = "ti,emif-4d5";
690 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530691 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530692 phy-type = <2>; /* DDR PHY type: Intelli PHY */
693 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200694 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530695 hw-caps-read-idle-ctrl;
696 hw-caps-ll-interface;
697 hw-caps-temp-alert;
698 };
699
Lee Jones8906d652013-07-22 11:52:37 +0100700 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530701 compatible = "ti,emif-4d5";
702 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530703 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530704 phy-type = <2>; /* DDR PHY type: Intelli PHY */
705 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200706 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530707 hw-caps-read-idle-ctrl;
708 hw-caps-ll-interface;
709 hw-caps-temp-alert;
710 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530711
Roger Quadrosb297c292013-10-03 18:12:37 +0300712 omap_control_usb2phy: control-phy@4a002300 {
713 compatible = "ti,control-phy-usb2";
714 reg = <0x4a002300 0x4>;
715 reg-names = "power";
716 };
717
718 omap_control_usb3phy: control-phy@4a002370 {
719 compatible = "ti,control-phy-pipe3";
720 reg = <0x4a002370 0x4>;
721 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530722 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530723
Felipe Balbie3a412c2013-08-21 20:01:32 +0530724 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530725 compatible = "ti,dwc3";
726 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530727 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200728 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530729 #address-cells = <1>;
730 #size-cells = <1>;
731 utmi-mode = <2>;
732 ranges;
733 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300734 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530735 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200736 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530737 usb-phy = <&usb2_phy>, <&usb3_phy>;
George Cherianc47ee6e2013-10-10 16:19:54 +0530738 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530739 tx-fifo-resize;
740 };
741 };
742
Felipe Balbib6731f72013-08-21 20:01:31 +0530743 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530744 compatible = "ti,omap-ocp2scp";
745 #address-cells = <1>;
746 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530747 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530748 ranges;
749 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530750 usb2_phy: usb2phy@4a084000 {
751 compatible = "ti,omap-usb2";
752 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300753 ctrl-module = <&omap_control_usb2phy>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530754 };
755
756 usb3_phy: usb3phy@4a084400 {
757 compatible = "ti,omap-usb3";
758 reg = <0x4a084400 0x80>,
759 <0x4a084800 0x64>,
760 <0x4a084c00 0x40>;
761 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300762 ctrl-module = <&omap_control_usb3phy>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530763 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530764 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530765
766 usbhstll: usbhstll@4a062000 {
767 compatible = "ti,usbhs-tll";
768 reg = <0x4a062000 0x1000>;
769 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
770 ti,hwmods = "usb_tll_hs";
771 };
772
773 usbhshost: usbhshost@4a064000 {
774 compatible = "ti,usbhs-host";
775 reg = <0x4a064000 0x800>;
776 ti,hwmods = "usb_host_hs";
777 #address-cells = <1>;
778 #size-cells = <1>;
779 ranges;
780
781 usbhsohci: ohci@4a064800 {
782 compatible = "ti,ohci-omap3", "usb-ohci";
783 reg = <0x4a064800 0x400>;
784 interrupt-parent = <&gic>;
785 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
786 };
787
788 usbhsehci: ehci@4a064c00 {
789 compatible = "ti,ehci-omap", "usb-ehci";
790 reg = <0x4a064c00 0x400>;
791 interrupt-parent = <&gic>;
792 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
793 };
794 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400795
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400796 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400797 reg = <0x4a0021e0 0xc
798 0x4a00232c 0xc
799 0x4a002380 0x2c
800 0x4a0023C0 0x3c>;
801 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
802 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400803
804 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400805 };
R Sricharan6b5de092012-05-10 19:46:00 +0530806 };
807};
Tero Kristo85dc74e2013-07-18 17:09:29 +0300808
809/include/ "omap54xx-clocks.dtsi"