blob: 698caba6506faa79d3f7604c1253c65270493ebd [file] [log] [blame]
John Crispin656e7052016-03-08 11:29:55 +01001/* This program is free software; you can redistribute it and/or modify
2 * it under the terms of the GNU General Public License as published by
3 * the Free Software Foundation; version 2 of the License
4 *
5 * This program is distributed in the hope that it will be useful,
6 * but WITHOUT ANY WARRANTY; without even the implied warranty of
7 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
8 * GNU General Public License for more details.
9 *
10 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
11 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
12 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
13 */
14
15#include <linux/of_device.h>
16#include <linux/of_mdio.h>
17#include <linux/of_net.h>
18#include <linux/mfd/syscon.h>
19#include <linux/regmap.h>
20#include <linux/clk.h>
21#include <linux/if_vlan.h>
22#include <linux/reset.h>
23#include <linux/tcp.h>
24
25#include "mtk_eth_soc.h"
26
27static int mtk_msg_level = -1;
28module_param_named(msg_level, mtk_msg_level, int, 0);
29MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
30
31#define MTK_ETHTOOL_STAT(x) { #x, \
32 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
33
34/* strings used by ethtool */
35static const struct mtk_ethtool_stats {
36 char str[ETH_GSTRING_LEN];
37 u32 offset;
38} mtk_ethtool_stats[] = {
39 MTK_ETHTOOL_STAT(tx_bytes),
40 MTK_ETHTOOL_STAT(tx_packets),
41 MTK_ETHTOOL_STAT(tx_skip),
42 MTK_ETHTOOL_STAT(tx_collisions),
43 MTK_ETHTOOL_STAT(rx_bytes),
44 MTK_ETHTOOL_STAT(rx_packets),
45 MTK_ETHTOOL_STAT(rx_overflow),
46 MTK_ETHTOOL_STAT(rx_fcs_errors),
47 MTK_ETHTOOL_STAT(rx_short_errors),
48 MTK_ETHTOOL_STAT(rx_long_errors),
49 MTK_ETHTOOL_STAT(rx_checksum_errors),
50 MTK_ETHTOOL_STAT(rx_flow_control_packets),
51};
52
53void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
54{
55 __raw_writel(val, eth->base + reg);
56}
57
58u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
59{
60 return __raw_readl(eth->base + reg);
61}
62
63static int mtk_mdio_busy_wait(struct mtk_eth *eth)
64{
65 unsigned long t_start = jiffies;
66
67 while (1) {
68 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
69 return 0;
70 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
71 break;
72 usleep_range(10, 20);
73 }
74
75 dev_err(eth->dev, "mdio: MDIO timeout\n");
76 return -1;
77}
78
79u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
80 u32 phy_register, u32 write_data)
81{
82 if (mtk_mdio_busy_wait(eth))
83 return -1;
84
85 write_data &= 0xffff;
86
87 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
88 (phy_register << PHY_IAC_REG_SHIFT) |
89 (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
90 MTK_PHY_IAC);
91
92 if (mtk_mdio_busy_wait(eth))
93 return -1;
94
95 return 0;
96}
97
98u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
99{
100 u32 d;
101
102 if (mtk_mdio_busy_wait(eth))
103 return 0xffff;
104
105 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
106 (phy_reg << PHY_IAC_REG_SHIFT) |
107 (phy_addr << PHY_IAC_ADDR_SHIFT),
108 MTK_PHY_IAC);
109
110 if (mtk_mdio_busy_wait(eth))
111 return 0xffff;
112
113 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
114
115 return d;
116}
117
118static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
119 int phy_reg, u16 val)
120{
121 struct mtk_eth *eth = bus->priv;
122
123 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
124}
125
126static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
127{
128 struct mtk_eth *eth = bus->priv;
129
130 return _mtk_mdio_read(eth, phy_addr, phy_reg);
131}
132
133static void mtk_phy_link_adjust(struct net_device *dev)
134{
135 struct mtk_mac *mac = netdev_priv(dev);
John Crispin08ef55c2016-06-03 10:17:07 +0200136 u16 lcl_adv = 0, rmt_adv = 0;
137 u8 flowctrl;
John Crispin656e7052016-03-08 11:29:55 +0100138 u32 mcr = MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG |
139 MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN |
140 MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN |
141 MAC_MCR_BACKPR_EN;
142
143 switch (mac->phy_dev->speed) {
144 case SPEED_1000:
145 mcr |= MAC_MCR_SPEED_1000;
146 break;
147 case SPEED_100:
148 mcr |= MAC_MCR_SPEED_100;
149 break;
150 };
151
152 if (mac->phy_dev->link)
153 mcr |= MAC_MCR_FORCE_LINK;
154
John Crispin08ef55c2016-06-03 10:17:07 +0200155 if (mac->phy_dev->duplex) {
John Crispin656e7052016-03-08 11:29:55 +0100156 mcr |= MAC_MCR_FORCE_DPX;
157
John Crispin08ef55c2016-06-03 10:17:07 +0200158 if (mac->phy_dev->pause)
159 rmt_adv = LPA_PAUSE_CAP;
160 if (mac->phy_dev->asym_pause)
161 rmt_adv |= LPA_PAUSE_ASYM;
162
163 if (mac->phy_dev->advertising & ADVERTISED_Pause)
164 lcl_adv |= ADVERTISE_PAUSE_CAP;
165 if (mac->phy_dev->advertising & ADVERTISED_Asym_Pause)
166 lcl_adv |= ADVERTISE_PAUSE_ASYM;
167
168 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
169
170 if (flowctrl & FLOW_CTRL_TX)
171 mcr |= MAC_MCR_FORCE_TX_FC;
172 if (flowctrl & FLOW_CTRL_RX)
173 mcr |= MAC_MCR_FORCE_RX_FC;
174
175 netif_dbg(mac->hw, link, dev, "rx pause %s, tx pause %s\n",
176 flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
177 flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
178 }
John Crispin656e7052016-03-08 11:29:55 +0100179
180 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
181
182 if (mac->phy_dev->link)
183 netif_carrier_on(dev);
184 else
185 netif_carrier_off(dev);
186}
187
188static int mtk_phy_connect_node(struct mtk_eth *eth, struct mtk_mac *mac,
189 struct device_node *phy_node)
190{
191 const __be32 *_addr = NULL;
192 struct phy_device *phydev;
193 int phy_mode, addr;
194
195 _addr = of_get_property(phy_node, "reg", NULL);
196
197 if (!_addr || (be32_to_cpu(*_addr) >= 0x20)) {
198 pr_err("%s: invalid phy address\n", phy_node->name);
199 return -EINVAL;
200 }
201 addr = be32_to_cpu(*_addr);
202 phy_mode = of_get_phy_mode(phy_node);
203 if (phy_mode < 0) {
204 dev_err(eth->dev, "incorrect phy-mode %d\n", phy_mode);
205 return -EINVAL;
206 }
207
208 phydev = of_phy_connect(eth->netdev[mac->id], phy_node,
209 mtk_phy_link_adjust, 0, phy_mode);
Dan Carpenter977bc202016-03-15 10:18:49 +0300210 if (!phydev) {
John Crispin656e7052016-03-08 11:29:55 +0100211 dev_err(eth->dev, "could not connect to PHY\n");
Dan Carpenter977bc202016-03-15 10:18:49 +0300212 return -ENODEV;
John Crispin656e7052016-03-08 11:29:55 +0100213 }
214
215 dev_info(eth->dev,
216 "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
217 mac->id, phydev_name(phydev), phydev->phy_id,
218 phydev->drv->name);
219
220 mac->phy_dev = phydev;
221
222 return 0;
223}
224
225static int mtk_phy_connect(struct mtk_mac *mac)
226{
227 struct mtk_eth *eth = mac->hw;
228 struct device_node *np;
229 u32 val, ge_mode;
230
231 np = of_parse_phandle(mac->of_node, "phy-handle", 0);
John Crispin0c72c502016-06-03 10:17:08 +0200232 if (!np && of_phy_is_fixed_link(mac->of_node))
233 if (!of_phy_register_fixed_link(mac->of_node))
234 np = of_node_get(mac->of_node);
John Crispin656e7052016-03-08 11:29:55 +0100235 if (!np)
236 return -ENODEV;
237
238 switch (of_get_phy_mode(np)) {
John Crispin37920fc2016-06-03 10:17:09 +0200239 case PHY_INTERFACE_MODE_RGMII_TXID:
240 case PHY_INTERFACE_MODE_RGMII_RXID:
241 case PHY_INTERFACE_MODE_RGMII_ID:
John Crispin656e7052016-03-08 11:29:55 +0100242 case PHY_INTERFACE_MODE_RGMII:
243 ge_mode = 0;
244 break;
245 case PHY_INTERFACE_MODE_MII:
246 ge_mode = 1;
247 break;
248 case PHY_INTERFACE_MODE_RMII:
249 ge_mode = 2;
250 break;
251 default:
252 dev_err(eth->dev, "invalid phy_mode\n");
253 return -1;
254 }
255
256 /* put the gmac into the right mode */
257 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
258 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
259 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
260 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
261
262 mtk_phy_connect_node(eth, mac, np);
263 mac->phy_dev->autoneg = AUTONEG_ENABLE;
264 mac->phy_dev->speed = 0;
265 mac->phy_dev->duplex = 0;
John Crispin08ef55c2016-06-03 10:17:07 +0200266 mac->phy_dev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
267 SUPPORTED_Asym_Pause;
John Crispin656e7052016-03-08 11:29:55 +0100268 mac->phy_dev->advertising = mac->phy_dev->supported |
269 ADVERTISED_Autoneg;
270 phy_start_aneg(mac->phy_dev);
271
272 return 0;
273}
274
275static int mtk_mdio_init(struct mtk_eth *eth)
276{
277 struct device_node *mii_np;
278 int err;
279
280 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
281 if (!mii_np) {
282 dev_err(eth->dev, "no %s child node found", "mdio-bus");
283 return -ENODEV;
284 }
285
286 if (!of_device_is_available(mii_np)) {
287 err = 0;
288 goto err_put_node;
289 }
290
291 eth->mii_bus = mdiobus_alloc();
292 if (!eth->mii_bus) {
293 err = -ENOMEM;
294 goto err_put_node;
295 }
296
297 eth->mii_bus->name = "mdio";
298 eth->mii_bus->read = mtk_mdio_read;
299 eth->mii_bus->write = mtk_mdio_write;
300 eth->mii_bus->priv = eth;
301 eth->mii_bus->parent = eth->dev;
302
303 snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%s", mii_np->name);
304 err = of_mdiobus_register(eth->mii_bus, mii_np);
305 if (err)
306 goto err_free_bus;
307
308 return 0;
309
310err_free_bus:
John Crispin207bdf12016-06-03 10:17:06 +0200311 mdiobus_free(eth->mii_bus);
John Crispin656e7052016-03-08 11:29:55 +0100312
313err_put_node:
314 of_node_put(mii_np);
315 eth->mii_bus = NULL;
316 return err;
317}
318
319static void mtk_mdio_cleanup(struct mtk_eth *eth)
320{
321 if (!eth->mii_bus)
322 return;
323
324 mdiobus_unregister(eth->mii_bus);
325 of_node_put(eth->mii_bus->dev.of_node);
John Crispin207bdf12016-06-03 10:17:06 +0200326 mdiobus_free(eth->mii_bus);
John Crispin656e7052016-03-08 11:29:55 +0100327}
328
329static inline void mtk_irq_disable(struct mtk_eth *eth, u32 mask)
330{
John Crispin7bc9cce2016-06-29 13:38:10 +0200331 unsigned long flags;
John Crispin656e7052016-03-08 11:29:55 +0100332 u32 val;
333
John Crispin7bc9cce2016-06-29 13:38:10 +0200334 spin_lock_irqsave(&eth->irq_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100335 val = mtk_r32(eth, MTK_QDMA_INT_MASK);
336 mtk_w32(eth, val & ~mask, MTK_QDMA_INT_MASK);
John Crispin7bc9cce2016-06-29 13:38:10 +0200337 spin_unlock_irqrestore(&eth->irq_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100338}
339
340static inline void mtk_irq_enable(struct mtk_eth *eth, u32 mask)
341{
John Crispin7bc9cce2016-06-29 13:38:10 +0200342 unsigned long flags;
John Crispin656e7052016-03-08 11:29:55 +0100343 u32 val;
344
John Crispin7bc9cce2016-06-29 13:38:10 +0200345 spin_lock_irqsave(&eth->irq_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100346 val = mtk_r32(eth, MTK_QDMA_INT_MASK);
347 mtk_w32(eth, val | mask, MTK_QDMA_INT_MASK);
John Crispin7bc9cce2016-06-29 13:38:10 +0200348 spin_unlock_irqrestore(&eth->irq_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100349}
350
351static int mtk_set_mac_address(struct net_device *dev, void *p)
352{
353 int ret = eth_mac_addr(dev, p);
354 struct mtk_mac *mac = netdev_priv(dev);
355 const char *macaddr = dev->dev_addr;
356 unsigned long flags;
357
358 if (ret)
359 return ret;
360
361 spin_lock_irqsave(&mac->hw->page_lock, flags);
362 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
363 MTK_GDMA_MAC_ADRH(mac->id));
364 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
365 (macaddr[4] << 8) | macaddr[5],
366 MTK_GDMA_MAC_ADRL(mac->id));
367 spin_unlock_irqrestore(&mac->hw->page_lock, flags);
368
369 return 0;
370}
371
372void mtk_stats_update_mac(struct mtk_mac *mac)
373{
374 struct mtk_hw_stats *hw_stats = mac->hw_stats;
375 unsigned int base = MTK_GDM1_TX_GBCNT;
376 u64 stats;
377
378 base += hw_stats->reg_offset;
379
380 u64_stats_update_begin(&hw_stats->syncp);
381
382 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
383 stats = mtk_r32(mac->hw, base + 0x04);
384 if (stats)
385 hw_stats->rx_bytes += (stats << 32);
386 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
387 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
388 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
389 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
390 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
391 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
392 hw_stats->rx_flow_control_packets +=
393 mtk_r32(mac->hw, base + 0x24);
394 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
395 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
396 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
397 stats = mtk_r32(mac->hw, base + 0x34);
398 if (stats)
399 hw_stats->tx_bytes += (stats << 32);
400 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
401 u64_stats_update_end(&hw_stats->syncp);
402}
403
404static void mtk_stats_update(struct mtk_eth *eth)
405{
406 int i;
407
408 for (i = 0; i < MTK_MAC_COUNT; i++) {
409 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
410 continue;
411 if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
412 mtk_stats_update_mac(eth->mac[i]);
413 spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
414 }
415 }
416}
417
418static struct rtnl_link_stats64 *mtk_get_stats64(struct net_device *dev,
419 struct rtnl_link_stats64 *storage)
420{
421 struct mtk_mac *mac = netdev_priv(dev);
422 struct mtk_hw_stats *hw_stats = mac->hw_stats;
423 unsigned int start;
424
425 if (netif_running(dev) && netif_device_present(dev)) {
426 if (spin_trylock(&hw_stats->stats_lock)) {
427 mtk_stats_update_mac(mac);
428 spin_unlock(&hw_stats->stats_lock);
429 }
430 }
431
432 do {
433 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
434 storage->rx_packets = hw_stats->rx_packets;
435 storage->tx_packets = hw_stats->tx_packets;
436 storage->rx_bytes = hw_stats->rx_bytes;
437 storage->tx_bytes = hw_stats->tx_bytes;
438 storage->collisions = hw_stats->tx_collisions;
439 storage->rx_length_errors = hw_stats->rx_short_errors +
440 hw_stats->rx_long_errors;
441 storage->rx_over_errors = hw_stats->rx_overflow;
442 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
443 storage->rx_errors = hw_stats->rx_checksum_errors;
444 storage->tx_aborted_errors = hw_stats->tx_skip;
445 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
446
447 storage->tx_errors = dev->stats.tx_errors;
448 storage->rx_dropped = dev->stats.rx_dropped;
449 storage->tx_dropped = dev->stats.tx_dropped;
450
451 return storage;
452}
453
454static inline int mtk_max_frag_size(int mtu)
455{
456 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
457 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
458 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
459
460 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
461 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
462}
463
464static inline int mtk_max_buf_size(int frag_size)
465{
466 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
467 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
468
469 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
470
471 return buf_size;
472}
473
474static inline void mtk_rx_get_desc(struct mtk_rx_dma *rxd,
475 struct mtk_rx_dma *dma_rxd)
476{
477 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
478 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
479 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
480 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
481}
482
483/* the qdma core needs scratch memory to be setup */
484static int mtk_init_fq_dma(struct mtk_eth *eth)
485{
John Crispin605e4fe2016-06-10 13:27:59 +0200486 dma_addr_t phy_ring_tail;
John Crispin656e7052016-03-08 11:29:55 +0100487 int cnt = MTK_DMA_SIZE;
488 dma_addr_t dma_addr;
489 int i;
490
491 eth->scratch_ring = dma_alloc_coherent(eth->dev,
492 cnt * sizeof(struct mtk_tx_dma),
John Crispin605e4fe2016-06-10 13:27:59 +0200493 &eth->phy_scratch_ring,
John Crispin656e7052016-03-08 11:29:55 +0100494 GFP_ATOMIC | __GFP_ZERO);
495 if (unlikely(!eth->scratch_ring))
496 return -ENOMEM;
497
498 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
499 GFP_KERNEL);
John Crispin562c5a72016-06-10 13:27:58 +0200500 if (unlikely(!eth->scratch_head))
501 return -ENOMEM;
502
John Crispin656e7052016-03-08 11:29:55 +0100503 dma_addr = dma_map_single(eth->dev,
504 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
505 DMA_FROM_DEVICE);
506 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
507 return -ENOMEM;
508
509 memset(eth->scratch_ring, 0x0, sizeof(struct mtk_tx_dma) * cnt);
John Crispin605e4fe2016-06-10 13:27:59 +0200510 phy_ring_tail = eth->phy_scratch_ring +
John Crispin656e7052016-03-08 11:29:55 +0100511 (sizeof(struct mtk_tx_dma) * (cnt - 1));
512
513 for (i = 0; i < cnt; i++) {
514 eth->scratch_ring[i].txd1 =
515 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
516 if (i < cnt - 1)
John Crispin605e4fe2016-06-10 13:27:59 +0200517 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
John Crispin656e7052016-03-08 11:29:55 +0100518 ((i + 1) * sizeof(struct mtk_tx_dma)));
519 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
520 }
521
John Crispin605e4fe2016-06-10 13:27:59 +0200522 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
John Crispin656e7052016-03-08 11:29:55 +0100523 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
524 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
525 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
526
527 return 0;
528}
529
530static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
531{
532 void *ret = ring->dma;
533
534 return ret + (desc - ring->phys);
535}
536
537static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
538 struct mtk_tx_dma *txd)
539{
540 int idx = txd - ring->dma;
541
542 return &ring->buf[idx];
543}
544
545static void mtk_tx_unmap(struct device *dev, struct mtk_tx_buf *tx_buf)
546{
547 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
548 dma_unmap_single(dev,
549 dma_unmap_addr(tx_buf, dma_addr0),
550 dma_unmap_len(tx_buf, dma_len0),
551 DMA_TO_DEVICE);
552 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
553 dma_unmap_page(dev,
554 dma_unmap_addr(tx_buf, dma_addr0),
555 dma_unmap_len(tx_buf, dma_len0),
556 DMA_TO_DEVICE);
557 }
558 tx_buf->flags = 0;
559 if (tx_buf->skb &&
560 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
561 dev_kfree_skb_any(tx_buf->skb);
562 tx_buf->skb = NULL;
563}
564
565static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
566 int tx_num, struct mtk_tx_ring *ring, bool gso)
567{
568 struct mtk_mac *mac = netdev_priv(dev);
569 struct mtk_eth *eth = mac->hw;
570 struct mtk_tx_dma *itxd, *txd;
571 struct mtk_tx_buf *tx_buf;
John Crispin656e7052016-03-08 11:29:55 +0100572 dma_addr_t mapped_addr;
573 unsigned int nr_frags;
574 int i, n_desc = 1;
575 u32 txd4 = 0;
576
577 itxd = ring->next_free;
578 if (itxd == ring->last_free)
579 return -ENOMEM;
580
581 /* set the forward port */
582 txd4 |= (mac->id + 1) << TX_DMA_FPORT_SHIFT;
583
584 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
585 memset(tx_buf, 0, sizeof(*tx_buf));
586
587 if (gso)
588 txd4 |= TX_DMA_TSO;
589
590 /* TX Checksum offload */
591 if (skb->ip_summed == CHECKSUM_PARTIAL)
592 txd4 |= TX_DMA_CHKSUM;
593
594 /* VLAN header offload */
595 if (skb_vlan_tag_present(skb))
596 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
597
598 mapped_addr = dma_map_single(&dev->dev, skb->data,
599 skb_headlen(skb), DMA_TO_DEVICE);
600 if (unlikely(dma_mapping_error(&dev->dev, mapped_addr)))
601 return -ENOMEM;
602
John Crispin656e7052016-03-08 11:29:55 +0100603 WRITE_ONCE(itxd->txd1, mapped_addr);
604 tx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
605 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
606 dma_unmap_len_set(tx_buf, dma_len0, skb_headlen(skb));
607
608 /* TX SG offload */
609 txd = itxd;
610 nr_frags = skb_shinfo(skb)->nr_frags;
611 for (i = 0; i < nr_frags; i++) {
612 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
613 unsigned int offset = 0;
614 int frag_size = skb_frag_size(frag);
615
616 while (frag_size) {
617 bool last_frag = false;
618 unsigned int frag_map_size;
619
620 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
621 if (txd == ring->last_free)
622 goto err_dma;
623
624 n_desc++;
625 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
626 mapped_addr = skb_frag_dma_map(&dev->dev, frag, offset,
627 frag_map_size,
628 DMA_TO_DEVICE);
629 if (unlikely(dma_mapping_error(&dev->dev, mapped_addr)))
630 goto err_dma;
631
632 if (i == nr_frags - 1 &&
633 (frag_size - frag_map_size) == 0)
634 last_frag = true;
635
636 WRITE_ONCE(txd->txd1, mapped_addr);
637 WRITE_ONCE(txd->txd3, (TX_DMA_SWC |
638 TX_DMA_PLEN0(frag_map_size) |
John Crispin369f0452016-04-08 00:54:11 +0200639 last_frag * TX_DMA_LS0));
John Crispin656e7052016-03-08 11:29:55 +0100640 WRITE_ONCE(txd->txd4, 0);
641
642 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
643 tx_buf = mtk_desc_to_tx_buf(ring, txd);
644 memset(tx_buf, 0, sizeof(*tx_buf));
645
646 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
647 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
648 dma_unmap_len_set(tx_buf, dma_len0, frag_map_size);
649 frag_size -= frag_map_size;
650 offset += frag_map_size;
651 }
652 }
653
654 /* store skb to cleanup */
655 tx_buf->skb = skb;
656
657 WRITE_ONCE(itxd->txd4, txd4);
658 WRITE_ONCE(itxd->txd3, (TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
659 (!nr_frags * TX_DMA_LS0)));
660
John Crispin656e7052016-03-08 11:29:55 +0100661 netdev_sent_queue(dev, skb->len);
662 skb_tx_timestamp(skb);
663
664 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
665 atomic_sub(n_desc, &ring->free_count);
666
667 /* make sure that all changes to the dma ring are flushed before we
668 * continue
669 */
670 wmb();
671
672 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || !skb->xmit_more)
673 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
674
675 return 0;
676
677err_dma:
678 do {
John Crispin2fae7232016-06-10 13:28:00 +0200679 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
John Crispin656e7052016-03-08 11:29:55 +0100680
681 /* unmap dma */
682 mtk_tx_unmap(&dev->dev, tx_buf);
683
684 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
685 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
686 } while (itxd != txd);
687
688 return -ENOMEM;
689}
690
691static inline int mtk_cal_txd_req(struct sk_buff *skb)
692{
693 int i, nfrags;
694 struct skb_frag_struct *frag;
695
696 nfrags = 1;
697 if (skb_is_gso(skb)) {
698 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
699 frag = &skb_shinfo(skb)->frags[i];
700 nfrags += DIV_ROUND_UP(frag->size, MTK_TX_DMA_BUF_LEN);
701 }
702 } else {
703 nfrags += skb_shinfo(skb)->nr_frags;
704 }
705
John Crispinbeeb4ca2016-04-08 00:54:05 +0200706 return nfrags;
John Crispin656e7052016-03-08 11:29:55 +0100707}
708
John Crispinad3cba92016-06-10 13:28:07 +0200709static int mtk_queue_stopped(struct mtk_eth *eth)
710{
711 int i;
712
713 for (i = 0; i < MTK_MAC_COUNT; i++) {
714 if (!eth->netdev[i])
715 continue;
716 if (netif_queue_stopped(eth->netdev[i]))
717 return 1;
718 }
719
720 return 0;
721}
722
John Crispin13c822f2016-04-08 00:54:07 +0200723static void mtk_wake_queue(struct mtk_eth *eth)
724{
725 int i;
726
727 for (i = 0; i < MTK_MAC_COUNT; i++) {
728 if (!eth->netdev[i])
729 continue;
730 netif_wake_queue(eth->netdev[i]);
731 }
732}
733
734static void mtk_stop_queue(struct mtk_eth *eth)
735{
736 int i;
737
738 for (i = 0; i < MTK_MAC_COUNT; i++) {
739 if (!eth->netdev[i])
740 continue;
741 netif_stop_queue(eth->netdev[i]);
742 }
743}
744
John Crispin656e7052016-03-08 11:29:55 +0100745static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
746{
747 struct mtk_mac *mac = netdev_priv(dev);
748 struct mtk_eth *eth = mac->hw;
749 struct mtk_tx_ring *ring = &eth->tx_ring;
750 struct net_device_stats *stats = &dev->stats;
John Crispin34c2e4c2016-04-08 00:54:08 +0200751 unsigned long flags;
John Crispin656e7052016-03-08 11:29:55 +0100752 bool gso = false;
753 int tx_num;
754
John Crispin34c2e4c2016-04-08 00:54:08 +0200755 /* normally we can rely on the stack not calling this more than once,
756 * however we have 2 queues running on the same ring so we need to lock
757 * the ring access
758 */
759 spin_lock_irqsave(&eth->page_lock, flags);
760
John Crispin656e7052016-03-08 11:29:55 +0100761 tx_num = mtk_cal_txd_req(skb);
762 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
John Crispin13c822f2016-04-08 00:54:07 +0200763 mtk_stop_queue(eth);
John Crispin656e7052016-03-08 11:29:55 +0100764 netif_err(eth, tx_queued, dev,
765 "Tx Ring full when queue awake!\n");
John Crispin34c2e4c2016-04-08 00:54:08 +0200766 spin_unlock_irqrestore(&eth->page_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100767 return NETDEV_TX_BUSY;
768 }
769
770 /* TSO: fill MSS info in tcp checksum field */
771 if (skb_is_gso(skb)) {
772 if (skb_cow_head(skb, 0)) {
773 netif_warn(eth, tx_err, dev,
774 "GSO expand head fail.\n");
775 goto drop;
776 }
777
778 if (skb_shinfo(skb)->gso_type &
779 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
780 gso = true;
781 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
782 }
783 }
784
785 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
786 goto drop;
787
John Crispin82c65442016-06-10 13:28:08 +0200788 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
John Crispin13c822f2016-04-08 00:54:07 +0200789 mtk_stop_queue(eth);
John Crispin82c65442016-06-10 13:28:08 +0200790
John Crispin34c2e4c2016-04-08 00:54:08 +0200791 spin_unlock_irqrestore(&eth->page_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100792
793 return NETDEV_TX_OK;
794
795drop:
John Crispin34c2e4c2016-04-08 00:54:08 +0200796 spin_unlock_irqrestore(&eth->page_lock, flags);
John Crispin656e7052016-03-08 11:29:55 +0100797 stats->tx_dropped++;
798 dev_kfree_skb(skb);
799 return NETDEV_TX_OK;
800}
801
802static int mtk_poll_rx(struct napi_struct *napi, int budget,
John Crispineece71e2016-06-29 13:38:09 +0200803 struct mtk_eth *eth)
John Crispin656e7052016-03-08 11:29:55 +0100804{
805 struct mtk_rx_ring *ring = &eth->rx_ring;
806 int idx = ring->calc_idx;
807 struct sk_buff *skb;
808 u8 *data, *new_data;
809 struct mtk_rx_dma *rxd, trxd;
810 int done = 0;
811
812 while (done < budget) {
813 struct net_device *netdev;
814 unsigned int pktlen;
815 dma_addr_t dma_addr;
816 int mac = 0;
817
818 idx = NEXT_RX_DESP_IDX(idx);
819 rxd = &ring->dma[idx];
820 data = ring->data[idx];
821
822 mtk_rx_get_desc(&trxd, rxd);
823 if (!(trxd.rxd2 & RX_DMA_DONE))
824 break;
825
826 /* find out which mac the packet come from. values start at 1 */
827 mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
828 RX_DMA_FPORT_MASK;
829 mac--;
830
831 netdev = eth->netdev[mac];
832
833 /* alloc new buffer */
834 new_data = napi_alloc_frag(ring->frag_size);
835 if (unlikely(!new_data)) {
836 netdev->stats.rx_dropped++;
837 goto release_desc;
838 }
839 dma_addr = dma_map_single(&eth->netdev[mac]->dev,
840 new_data + NET_SKB_PAD,
841 ring->buf_size,
842 DMA_FROM_DEVICE);
843 if (unlikely(dma_mapping_error(&netdev->dev, dma_addr))) {
844 skb_free_frag(new_data);
John Crispin94321a92016-06-10 13:28:01 +0200845 netdev->stats.rx_dropped++;
John Crispin656e7052016-03-08 11:29:55 +0100846 goto release_desc;
847 }
848
849 /* receive data */
850 skb = build_skb(data, ring->frag_size);
851 if (unlikely(!skb)) {
852 put_page(virt_to_head_page(new_data));
John Crispin94321a92016-06-10 13:28:01 +0200853 netdev->stats.rx_dropped++;
John Crispin656e7052016-03-08 11:29:55 +0100854 goto release_desc;
855 }
856 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
857
858 dma_unmap_single(&netdev->dev, trxd.rxd1,
859 ring->buf_size, DMA_FROM_DEVICE);
860 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
861 skb->dev = netdev;
862 skb_put(skb, pktlen);
863 if (trxd.rxd4 & RX_DMA_L4_VALID)
864 skb->ip_summed = CHECKSUM_UNNECESSARY;
865 else
866 skb_checksum_none_assert(skb);
867 skb->protocol = eth_type_trans(skb, netdev);
868
869 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX &&
870 RX_DMA_VID(trxd.rxd3))
871 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
872 RX_DMA_VID(trxd.rxd3));
873 napi_gro_receive(napi, skb);
874
875 ring->data[idx] = new_data;
876 rxd->rxd1 = (unsigned int)dma_addr;
877
878release_desc:
879 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
880
881 ring->calc_idx = idx;
882 /* make sure that all changes to the dma ring are flushed before
883 * we continue
884 */
885 wmb();
886 mtk_w32(eth, ring->calc_idx, MTK_QRX_CRX_IDX0);
887 done++;
888 }
889
890 if (done < budget)
John Crispineece71e2016-06-29 13:38:09 +0200891 mtk_w32(eth, MTK_RX_DONE_INT, MTK_QMTK_INT_STATUS);
John Crispin656e7052016-03-08 11:29:55 +0100892
893 return done;
894}
895
896static int mtk_poll_tx(struct mtk_eth *eth, int budget, bool *tx_again)
897{
898 struct mtk_tx_ring *ring = &eth->tx_ring;
899 struct mtk_tx_dma *desc;
900 struct sk_buff *skb;
901 struct mtk_tx_buf *tx_buf;
902 int total = 0, done[MTK_MAX_DEVS];
903 unsigned int bytes[MTK_MAX_DEVS];
904 u32 cpu, dma;
905 static int condition;
906 int i;
907
908 memset(done, 0, sizeof(done));
909 memset(bytes, 0, sizeof(bytes));
910
911 cpu = mtk_r32(eth, MTK_QTX_CRX_PTR);
912 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
913
914 desc = mtk_qdma_phys_to_virt(ring, cpu);
915
916 while ((cpu != dma) && budget) {
917 u32 next_cpu = desc->txd2;
918 int mac;
919
920 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
921 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
922 break;
923
924 mac = (desc->txd4 >> TX_DMA_FPORT_SHIFT) &
925 TX_DMA_FPORT_MASK;
926 mac--;
927
928 tx_buf = mtk_desc_to_tx_buf(ring, desc);
929 skb = tx_buf->skb;
930 if (!skb) {
931 condition = 1;
932 break;
933 }
934
935 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
936 bytes[mac] += skb->len;
937 done[mac]++;
938 budget--;
939 }
940 mtk_tx_unmap(eth->dev, tx_buf);
941
John Crispin656e7052016-03-08 11:29:55 +0100942 ring->last_free = desc;
943 atomic_inc(&ring->free_count);
944
945 cpu = next_cpu;
946 }
947
948 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
949
950 for (i = 0; i < MTK_MAC_COUNT; i++) {
951 if (!eth->netdev[i] || !done[i])
952 continue;
953 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
954 total += done[i];
955 }
956
957 /* read hw index again make sure no new tx packet */
958 if (cpu != dma || cpu != mtk_r32(eth, MTK_QTX_DRX_PTR))
959 *tx_again = true;
960 else
961 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QMTK_INT_STATUS);
962
963 if (!total)
964 return 0;
965
John Crispinad3cba92016-06-10 13:28:07 +0200966 if (mtk_queue_stopped(eth) &&
967 (atomic_read(&ring->free_count) > ring->thresh))
John Crispin13c822f2016-04-08 00:54:07 +0200968 mtk_wake_queue(eth);
John Crispin656e7052016-03-08 11:29:55 +0100969
970 return total;
971}
972
973static int mtk_poll(struct napi_struct *napi, int budget)
974{
975 struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
John Crispineece71e2016-06-29 13:38:09 +0200976 u32 status, status2, mask;
John Crispin656e7052016-03-08 11:29:55 +0100977 int tx_done, rx_done;
978 bool tx_again = false;
979
980 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
981 status2 = mtk_r32(eth, MTK_INT_STATUS2);
John Crispin656e7052016-03-08 11:29:55 +0100982 tx_done = 0;
983 rx_done = 0;
984 tx_again = 0;
985
John Crispineece71e2016-06-29 13:38:09 +0200986 if (status & MTK_TX_DONE_INT)
John Crispin656e7052016-03-08 11:29:55 +0100987 tx_done = mtk_poll_tx(eth, budget, &tx_again);
988
John Crispineece71e2016-06-29 13:38:09 +0200989 if (status & MTK_RX_DONE_INT)
990 rx_done = mtk_poll_rx(napi, budget, eth);
John Crispin656e7052016-03-08 11:29:55 +0100991
John Crispineece71e2016-06-29 13:38:09 +0200992 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
John Crispin656e7052016-03-08 11:29:55 +0100993 mtk_stats_update(eth);
John Crispineece71e2016-06-29 13:38:09 +0200994 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
995 MTK_INT_STATUS2);
John Crispin656e7052016-03-08 11:29:55 +0100996 }
997
998 if (unlikely(netif_msg_intr(eth))) {
999 mask = mtk_r32(eth, MTK_QDMA_INT_MASK);
1000 netdev_info(eth->netdev[0],
1001 "done tx %d, rx %d, intr 0x%08x/0x%x\n",
1002 tx_done, rx_done, status, mask);
1003 }
1004
1005 if (tx_again || rx_done == budget)
1006 return budget;
1007
1008 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
1009 if (status & (tx_intr | rx_intr))
1010 return budget;
1011
1012 napi_complete(napi);
John Crispineece71e2016-06-29 13:38:09 +02001013 mtk_irq_enable(eth, MTK_RX_DONE_INT | MTK_RX_DONE_INT);
John Crispin656e7052016-03-08 11:29:55 +01001014
1015 return rx_done;
1016}
1017
1018static int mtk_tx_alloc(struct mtk_eth *eth)
1019{
1020 struct mtk_tx_ring *ring = &eth->tx_ring;
1021 int i, sz = sizeof(*ring->dma);
1022
1023 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1024 GFP_KERNEL);
1025 if (!ring->buf)
1026 goto no_tx_mem;
1027
1028 ring->dma = dma_alloc_coherent(eth->dev,
1029 MTK_DMA_SIZE * sz,
1030 &ring->phys,
1031 GFP_ATOMIC | __GFP_ZERO);
1032 if (!ring->dma)
1033 goto no_tx_mem;
1034
1035 memset(ring->dma, 0, MTK_DMA_SIZE * sz);
1036 for (i = 0; i < MTK_DMA_SIZE; i++) {
1037 int next = (i + 1) % MTK_DMA_SIZE;
1038 u32 next_ptr = ring->phys + next * sz;
1039
1040 ring->dma[i].txd2 = next_ptr;
1041 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1042 }
1043
1044 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1045 ring->next_free = &ring->dma[0];
John Crispin12c97c12016-06-10 13:28:06 +02001046 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
John Crispin04698cc2016-06-10 13:28:04 +02001047 ring->thresh = MAX_SKB_FRAGS;
John Crispin656e7052016-03-08 11:29:55 +01001048
1049 /* make sure that all changes to the dma ring are flushed before we
1050 * continue
1051 */
1052 wmb();
1053
1054 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1055 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1056 mtk_w32(eth,
1057 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1058 MTK_QTX_CRX_PTR);
1059 mtk_w32(eth,
1060 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1061 MTK_QTX_DRX_PTR);
1062
1063 return 0;
1064
1065no_tx_mem:
1066 return -ENOMEM;
1067}
1068
1069static void mtk_tx_clean(struct mtk_eth *eth)
1070{
1071 struct mtk_tx_ring *ring = &eth->tx_ring;
1072 int i;
1073
1074 if (ring->buf) {
1075 for (i = 0; i < MTK_DMA_SIZE; i++)
1076 mtk_tx_unmap(eth->dev, &ring->buf[i]);
1077 kfree(ring->buf);
1078 ring->buf = NULL;
1079 }
1080
1081 if (ring->dma) {
1082 dma_free_coherent(eth->dev,
1083 MTK_DMA_SIZE * sizeof(*ring->dma),
1084 ring->dma,
1085 ring->phys);
1086 ring->dma = NULL;
1087 }
1088}
1089
1090static int mtk_rx_alloc(struct mtk_eth *eth)
1091{
1092 struct mtk_rx_ring *ring = &eth->rx_ring;
1093 int i;
1094
1095 ring->frag_size = mtk_max_frag_size(ETH_DATA_LEN);
1096 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1097 ring->data = kcalloc(MTK_DMA_SIZE, sizeof(*ring->data),
1098 GFP_KERNEL);
1099 if (!ring->data)
1100 return -ENOMEM;
1101
1102 for (i = 0; i < MTK_DMA_SIZE; i++) {
1103 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1104 if (!ring->data[i])
1105 return -ENOMEM;
1106 }
1107
1108 ring->dma = dma_alloc_coherent(eth->dev,
1109 MTK_DMA_SIZE * sizeof(*ring->dma),
1110 &ring->phys,
1111 GFP_ATOMIC | __GFP_ZERO);
1112 if (!ring->dma)
1113 return -ENOMEM;
1114
1115 for (i = 0; i < MTK_DMA_SIZE; i++) {
1116 dma_addr_t dma_addr = dma_map_single(eth->dev,
1117 ring->data[i] + NET_SKB_PAD,
1118 ring->buf_size,
1119 DMA_FROM_DEVICE);
1120 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1121 return -ENOMEM;
1122 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1123
1124 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1125 }
1126 ring->calc_idx = MTK_DMA_SIZE - 1;
1127 /* make sure that all changes to the dma ring are flushed before we
1128 * continue
1129 */
1130 wmb();
1131
1132 mtk_w32(eth, eth->rx_ring.phys, MTK_QRX_BASE_PTR0);
1133 mtk_w32(eth, MTK_DMA_SIZE, MTK_QRX_MAX_CNT0);
1134 mtk_w32(eth, eth->rx_ring.calc_idx, MTK_QRX_CRX_IDX0);
1135 mtk_w32(eth, MTK_PST_DRX_IDX0, MTK_QDMA_RST_IDX);
1136 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, MTK_QTX_CFG(0));
1137
1138 return 0;
1139}
1140
1141static void mtk_rx_clean(struct mtk_eth *eth)
1142{
1143 struct mtk_rx_ring *ring = &eth->rx_ring;
1144 int i;
1145
1146 if (ring->data && ring->dma) {
1147 for (i = 0; i < MTK_DMA_SIZE; i++) {
1148 if (!ring->data[i])
1149 continue;
1150 if (!ring->dma[i].rxd1)
1151 continue;
1152 dma_unmap_single(eth->dev,
1153 ring->dma[i].rxd1,
1154 ring->buf_size,
1155 DMA_FROM_DEVICE);
1156 skb_free_frag(ring->data[i]);
1157 }
1158 kfree(ring->data);
1159 ring->data = NULL;
1160 }
1161
1162 if (ring->dma) {
1163 dma_free_coherent(eth->dev,
1164 MTK_DMA_SIZE * sizeof(*ring->dma),
1165 ring->dma,
1166 ring->phys);
1167 ring->dma = NULL;
1168 }
1169}
1170
1171/* wait for DMA to finish whatever it is doing before we start using it again */
1172static int mtk_dma_busy_wait(struct mtk_eth *eth)
1173{
1174 unsigned long t_start = jiffies;
1175
1176 while (1) {
1177 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
1178 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
1179 return 0;
1180 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
1181 break;
1182 }
1183
1184 dev_err(eth->dev, "DMA init timeout\n");
1185 return -1;
1186}
1187
1188static int mtk_dma_init(struct mtk_eth *eth)
1189{
1190 int err;
1191
1192 if (mtk_dma_busy_wait(eth))
1193 return -EBUSY;
1194
1195 /* QDMA needs scratch memory for internal reordering of the
1196 * descriptors
1197 */
1198 err = mtk_init_fq_dma(eth);
1199 if (err)
1200 return err;
1201
1202 err = mtk_tx_alloc(eth);
1203 if (err)
1204 return err;
1205
1206 err = mtk_rx_alloc(eth);
1207 if (err)
1208 return err;
1209
1210 /* Enable random early drop and set drop threshold automatically */
1211 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | FC_THRES_MIN,
1212 MTK_QDMA_FC_THRES);
1213 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
1214
1215 return 0;
1216}
1217
1218static void mtk_dma_free(struct mtk_eth *eth)
1219{
1220 int i;
1221
1222 for (i = 0; i < MTK_MAC_COUNT; i++)
1223 if (eth->netdev[i])
1224 netdev_reset_queue(eth->netdev[i]);
John Crispin605e4fe2016-06-10 13:27:59 +02001225 if (eth->scratch_ring) {
1226 dma_free_coherent(eth->dev,
1227 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
1228 eth->scratch_ring,
1229 eth->phy_scratch_ring);
1230 eth->scratch_ring = NULL;
1231 eth->phy_scratch_ring = 0;
1232 }
John Crispin656e7052016-03-08 11:29:55 +01001233 mtk_tx_clean(eth);
1234 mtk_rx_clean(eth);
1235 kfree(eth->scratch_head);
1236}
1237
1238static void mtk_tx_timeout(struct net_device *dev)
1239{
1240 struct mtk_mac *mac = netdev_priv(dev);
1241 struct mtk_eth *eth = mac->hw;
1242
1243 eth->netdev[mac->id]->stats.tx_errors++;
1244 netif_err(eth, tx_err, dev,
1245 "transmit timed out\n");
John Crispin7c78b4a2016-04-08 00:54:10 +02001246 schedule_work(&eth->pending_work);
John Crispin656e7052016-03-08 11:29:55 +01001247}
1248
1249static irqreturn_t mtk_handle_irq(int irq, void *_eth)
1250{
1251 struct mtk_eth *eth = _eth;
1252 u32 status;
1253
1254 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
1255 if (unlikely(!status))
1256 return IRQ_NONE;
1257
1258 if (likely(status & (MTK_RX_DONE_INT | MTK_TX_DONE_INT))) {
1259 if (likely(napi_schedule_prep(&eth->rx_napi)))
1260 __napi_schedule(&eth->rx_napi);
1261 } else {
1262 mtk_w32(eth, status, MTK_QMTK_INT_STATUS);
1263 }
1264 mtk_irq_disable(eth, (MTK_RX_DONE_INT | MTK_TX_DONE_INT));
1265
1266 return IRQ_HANDLED;
1267}
1268
1269#ifdef CONFIG_NET_POLL_CONTROLLER
1270static void mtk_poll_controller(struct net_device *dev)
1271{
1272 struct mtk_mac *mac = netdev_priv(dev);
1273 struct mtk_eth *eth = mac->hw;
1274 u32 int_mask = MTK_TX_DONE_INT | MTK_RX_DONE_INT;
1275
1276 mtk_irq_disable(eth, int_mask);
1277 mtk_handle_irq(dev->irq, dev);
1278 mtk_irq_enable(eth, int_mask);
1279}
1280#endif
1281
1282static int mtk_start_dma(struct mtk_eth *eth)
1283{
1284 int err;
1285
1286 err = mtk_dma_init(eth);
1287 if (err) {
1288 mtk_dma_free(eth);
1289 return err;
1290 }
1291
1292 mtk_w32(eth,
1293 MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN |
1294 MTK_RX_2B_OFFSET | MTK_DMA_SIZE_16DWORDS |
John Crispin66750862016-06-10 13:28:02 +02001295 MTK_RX_BT_32DWORDS | MTK_NDP_CO_PRO,
John Crispin656e7052016-03-08 11:29:55 +01001296 MTK_QDMA_GLO_CFG);
1297
1298 return 0;
1299}
1300
1301static int mtk_open(struct net_device *dev)
1302{
1303 struct mtk_mac *mac = netdev_priv(dev);
1304 struct mtk_eth *eth = mac->hw;
1305
1306 /* we run 2 netdevs on the same dma ring so we only bring it up once */
1307 if (!atomic_read(&eth->dma_refcnt)) {
1308 int err = mtk_start_dma(eth);
1309
1310 if (err)
1311 return err;
1312
1313 napi_enable(&eth->rx_napi);
1314 mtk_irq_enable(eth, MTK_TX_DONE_INT | MTK_RX_DONE_INT);
1315 }
1316 atomic_inc(&eth->dma_refcnt);
1317
1318 phy_start(mac->phy_dev);
1319 netif_start_queue(dev);
1320
1321 return 0;
1322}
1323
1324static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
1325{
1326 unsigned long flags;
1327 u32 val;
1328 int i;
1329
1330 /* stop the dma engine */
1331 spin_lock_irqsave(&eth->page_lock, flags);
1332 val = mtk_r32(eth, glo_cfg);
1333 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
1334 glo_cfg);
1335 spin_unlock_irqrestore(&eth->page_lock, flags);
1336
1337 /* wait for dma stop */
1338 for (i = 0; i < 10; i++) {
1339 val = mtk_r32(eth, glo_cfg);
1340 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
1341 msleep(20);
1342 continue;
1343 }
1344 break;
1345 }
1346}
1347
1348static int mtk_stop(struct net_device *dev)
1349{
1350 struct mtk_mac *mac = netdev_priv(dev);
1351 struct mtk_eth *eth = mac->hw;
1352
1353 netif_tx_disable(dev);
1354 phy_stop(mac->phy_dev);
1355
1356 /* only shutdown DMA if this is the last user */
1357 if (!atomic_dec_and_test(&eth->dma_refcnt))
1358 return 0;
1359
1360 mtk_irq_disable(eth, MTK_TX_DONE_INT | MTK_RX_DONE_INT);
1361 napi_disable(&eth->rx_napi);
1362
1363 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
1364
1365 mtk_dma_free(eth);
1366
1367 return 0;
1368}
1369
1370static int __init mtk_hw_init(struct mtk_eth *eth)
1371{
1372 int err, i;
1373
1374 /* reset the frame engine */
1375 reset_control_assert(eth->rstc);
1376 usleep_range(10, 20);
1377 reset_control_deassert(eth->rstc);
1378 usleep_range(10, 20);
1379
1380 /* Set GE2 driving and slew rate */
1381 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
1382
1383 /* set GE2 TDSEL */
1384 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
1385
1386 /* set GE2 TUNE */
1387 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
1388
1389 /* GE1, Force 1000M/FD, FC ON */
1390 mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(0));
1391
1392 /* GE2, Force 1000M/FD, FC ON */
1393 mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(1));
1394
1395 /* Enable RX VLan Offloading */
1396 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
1397
1398 err = devm_request_irq(eth->dev, eth->irq, mtk_handle_irq, 0,
1399 dev_name(eth->dev), eth);
1400 if (err)
1401 return err;
1402
1403 err = mtk_mdio_init(eth);
1404 if (err)
1405 return err;
1406
1407 /* disable delay and normal interrupt */
1408 mtk_w32(eth, 0, MTK_QDMA_DELAY_INT);
John Crispin2ff0bb62016-06-10 13:28:03 +02001409 mtk_irq_disable(eth, ~0);
John Crispin656e7052016-03-08 11:29:55 +01001410 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
1411 mtk_w32(eth, 0, MTK_RST_GL);
1412
1413 /* FE int grouping */
1414 mtk_w32(eth, 0, MTK_FE_INT_GRP);
1415
1416 for (i = 0; i < 2; i++) {
1417 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
1418
1419 /* setup the forward port to send frame to QDMA */
1420 val &= ~0xffff;
1421 val |= 0x5555;
1422
1423 /* Enable RX checksum */
1424 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
1425
1426 /* setup the mac dma */
1427 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
1428 }
1429
1430 return 0;
1431}
1432
1433static int __init mtk_init(struct net_device *dev)
1434{
1435 struct mtk_mac *mac = netdev_priv(dev);
1436 struct mtk_eth *eth = mac->hw;
1437 const char *mac_addr;
1438
1439 mac_addr = of_get_mac_address(mac->of_node);
1440 if (mac_addr)
1441 ether_addr_copy(dev->dev_addr, mac_addr);
1442
1443 /* If the mac address is invalid, use random mac address */
1444 if (!is_valid_ether_addr(dev->dev_addr)) {
1445 random_ether_addr(dev->dev_addr);
1446 dev_err(eth->dev, "generated random MAC address %pM\n",
1447 dev->dev_addr);
1448 dev->addr_assign_type = NET_ADDR_RANDOM;
1449 }
1450
1451 return mtk_phy_connect(mac);
1452}
1453
1454static void mtk_uninit(struct net_device *dev)
1455{
1456 struct mtk_mac *mac = netdev_priv(dev);
1457 struct mtk_eth *eth = mac->hw;
1458
1459 phy_disconnect(mac->phy_dev);
1460 mtk_mdio_cleanup(eth);
1461 mtk_irq_disable(eth, ~0);
1462 free_irq(dev->irq, dev);
1463}
1464
1465static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1466{
1467 struct mtk_mac *mac = netdev_priv(dev);
1468
1469 switch (cmd) {
1470 case SIOCGMIIPHY:
1471 case SIOCGMIIREG:
1472 case SIOCSMIIREG:
1473 return phy_mii_ioctl(mac->phy_dev, ifr, cmd);
1474 default:
1475 break;
1476 }
1477
1478 return -EOPNOTSUPP;
1479}
1480
1481static void mtk_pending_work(struct work_struct *work)
1482{
John Crispin7c78b4a2016-04-08 00:54:10 +02001483 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
John Crispine7d425d2016-04-08 00:54:09 +02001484 int err, i;
1485 unsigned long restart = 0;
John Crispin656e7052016-03-08 11:29:55 +01001486
1487 rtnl_lock();
John Crispin656e7052016-03-08 11:29:55 +01001488
John Crispine7d425d2016-04-08 00:54:09 +02001489 /* stop all devices to make sure that dma is properly shut down */
1490 for (i = 0; i < MTK_MAC_COUNT; i++) {
John Crispin7c78b4a2016-04-08 00:54:10 +02001491 if (!eth->netdev[i])
John Crispine7d425d2016-04-08 00:54:09 +02001492 continue;
1493 mtk_stop(eth->netdev[i]);
1494 __set_bit(i, &restart);
1495 }
1496
1497 /* restart DMA and enable IRQs */
1498 for (i = 0; i < MTK_MAC_COUNT; i++) {
1499 if (!test_bit(i, &restart))
1500 continue;
1501 err = mtk_open(eth->netdev[i]);
1502 if (err) {
1503 netif_alert(eth, ifup, eth->netdev[i],
1504 "Driver up/down cycle failed, closing device.\n");
1505 dev_close(eth->netdev[i]);
1506 }
John Crispin656e7052016-03-08 11:29:55 +01001507 }
1508 rtnl_unlock();
1509}
1510
1511static int mtk_cleanup(struct mtk_eth *eth)
1512{
1513 int i;
1514
1515 for (i = 0; i < MTK_MAC_COUNT; i++) {
John Crispin656e7052016-03-08 11:29:55 +01001516 if (!eth->netdev[i])
1517 continue;
1518
1519 unregister_netdev(eth->netdev[i]);
1520 free_netdev(eth->netdev[i]);
John Crispin656e7052016-03-08 11:29:55 +01001521 }
John Crispin7c78b4a2016-04-08 00:54:10 +02001522 cancel_work_sync(&eth->pending_work);
John Crispin656e7052016-03-08 11:29:55 +01001523
1524 return 0;
1525}
1526
1527static int mtk_get_settings(struct net_device *dev,
1528 struct ethtool_cmd *cmd)
1529{
1530 struct mtk_mac *mac = netdev_priv(dev);
1531 int err;
1532
1533 err = phy_read_status(mac->phy_dev);
1534 if (err)
1535 return -ENODEV;
1536
1537 return phy_ethtool_gset(mac->phy_dev, cmd);
1538}
1539
1540static int mtk_set_settings(struct net_device *dev,
1541 struct ethtool_cmd *cmd)
1542{
1543 struct mtk_mac *mac = netdev_priv(dev);
1544
1545 if (cmd->phy_address != mac->phy_dev->mdio.addr) {
1546 mac->phy_dev = mdiobus_get_phy(mac->hw->mii_bus,
1547 cmd->phy_address);
1548 if (!mac->phy_dev)
1549 return -ENODEV;
1550 }
1551
1552 return phy_ethtool_sset(mac->phy_dev, cmd);
1553}
1554
1555static void mtk_get_drvinfo(struct net_device *dev,
1556 struct ethtool_drvinfo *info)
1557{
1558 struct mtk_mac *mac = netdev_priv(dev);
1559
1560 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
1561 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
1562 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
1563}
1564
1565static u32 mtk_get_msglevel(struct net_device *dev)
1566{
1567 struct mtk_mac *mac = netdev_priv(dev);
1568
1569 return mac->hw->msg_enable;
1570}
1571
1572static void mtk_set_msglevel(struct net_device *dev, u32 value)
1573{
1574 struct mtk_mac *mac = netdev_priv(dev);
1575
1576 mac->hw->msg_enable = value;
1577}
1578
1579static int mtk_nway_reset(struct net_device *dev)
1580{
1581 struct mtk_mac *mac = netdev_priv(dev);
1582
1583 return genphy_restart_aneg(mac->phy_dev);
1584}
1585
1586static u32 mtk_get_link(struct net_device *dev)
1587{
1588 struct mtk_mac *mac = netdev_priv(dev);
1589 int err;
1590
1591 err = genphy_update_link(mac->phy_dev);
1592 if (err)
1593 return ethtool_op_get_link(dev);
1594
1595 return mac->phy_dev->link;
1596}
1597
1598static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1599{
1600 int i;
1601
1602 switch (stringset) {
1603 case ETH_SS_STATS:
1604 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
1605 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
1606 data += ETH_GSTRING_LEN;
1607 }
1608 break;
1609 }
1610}
1611
1612static int mtk_get_sset_count(struct net_device *dev, int sset)
1613{
1614 switch (sset) {
1615 case ETH_SS_STATS:
1616 return ARRAY_SIZE(mtk_ethtool_stats);
1617 default:
1618 return -EOPNOTSUPP;
1619 }
1620}
1621
1622static void mtk_get_ethtool_stats(struct net_device *dev,
1623 struct ethtool_stats *stats, u64 *data)
1624{
1625 struct mtk_mac *mac = netdev_priv(dev);
1626 struct mtk_hw_stats *hwstats = mac->hw_stats;
1627 u64 *data_src, *data_dst;
1628 unsigned int start;
1629 int i;
1630
1631 if (netif_running(dev) && netif_device_present(dev)) {
1632 if (spin_trylock(&hwstats->stats_lock)) {
1633 mtk_stats_update_mac(mac);
1634 spin_unlock(&hwstats->stats_lock);
1635 }
1636 }
1637
1638 do {
1639 data_src = (u64*)hwstats;
1640 data_dst = data;
1641 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
1642
1643 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
1644 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
1645 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
1646}
1647
1648static struct ethtool_ops mtk_ethtool_ops = {
1649 .get_settings = mtk_get_settings,
1650 .set_settings = mtk_set_settings,
1651 .get_drvinfo = mtk_get_drvinfo,
1652 .get_msglevel = mtk_get_msglevel,
1653 .set_msglevel = mtk_set_msglevel,
1654 .nway_reset = mtk_nway_reset,
1655 .get_link = mtk_get_link,
1656 .get_strings = mtk_get_strings,
1657 .get_sset_count = mtk_get_sset_count,
1658 .get_ethtool_stats = mtk_get_ethtool_stats,
1659};
1660
1661static const struct net_device_ops mtk_netdev_ops = {
1662 .ndo_init = mtk_init,
1663 .ndo_uninit = mtk_uninit,
1664 .ndo_open = mtk_open,
1665 .ndo_stop = mtk_stop,
1666 .ndo_start_xmit = mtk_start_xmit,
1667 .ndo_set_mac_address = mtk_set_mac_address,
1668 .ndo_validate_addr = eth_validate_addr,
1669 .ndo_do_ioctl = mtk_do_ioctl,
1670 .ndo_change_mtu = eth_change_mtu,
1671 .ndo_tx_timeout = mtk_tx_timeout,
1672 .ndo_get_stats64 = mtk_get_stats64,
1673#ifdef CONFIG_NET_POLL_CONTROLLER
1674 .ndo_poll_controller = mtk_poll_controller,
1675#endif
1676};
1677
1678static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
1679{
1680 struct mtk_mac *mac;
1681 const __be32 *_id = of_get_property(np, "reg", NULL);
1682 int id, err;
1683
1684 if (!_id) {
1685 dev_err(eth->dev, "missing mac id\n");
1686 return -EINVAL;
1687 }
1688
1689 id = be32_to_cpup(_id);
1690 if (id >= MTK_MAC_COUNT) {
1691 dev_err(eth->dev, "%d is not a valid mac id\n", id);
1692 return -EINVAL;
1693 }
1694
1695 if (eth->netdev[id]) {
1696 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
1697 return -EINVAL;
1698 }
1699
1700 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
1701 if (!eth->netdev[id]) {
1702 dev_err(eth->dev, "alloc_etherdev failed\n");
1703 return -ENOMEM;
1704 }
1705 mac = netdev_priv(eth->netdev[id]);
1706 eth->mac[id] = mac;
1707 mac->id = id;
1708 mac->hw = eth;
1709 mac->of_node = np;
John Crispin656e7052016-03-08 11:29:55 +01001710
1711 mac->hw_stats = devm_kzalloc(eth->dev,
1712 sizeof(*mac->hw_stats),
1713 GFP_KERNEL);
1714 if (!mac->hw_stats) {
1715 dev_err(eth->dev, "failed to allocate counter memory\n");
1716 err = -ENOMEM;
1717 goto free_netdev;
1718 }
1719 spin_lock_init(&mac->hw_stats->stats_lock);
1720 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
1721
1722 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
John Crispineaadf9f2016-06-10 13:28:05 +02001723 eth->netdev[id]->watchdog_timeo = 5 * HZ;
John Crispin656e7052016-03-08 11:29:55 +01001724 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
1725 eth->netdev[id]->base_addr = (unsigned long)eth->base;
1726 eth->netdev[id]->vlan_features = MTK_HW_FEATURES &
1727 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
1728 eth->netdev[id]->features |= MTK_HW_FEATURES;
1729 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
1730
1731 err = register_netdev(eth->netdev[id]);
1732 if (err) {
1733 dev_err(eth->dev, "error bringing up device\n");
1734 goto free_netdev;
1735 }
1736 eth->netdev[id]->irq = eth->irq;
1737 netif_info(eth, probe, eth->netdev[id],
1738 "mediatek frame engine at 0x%08lx, irq %d\n",
1739 eth->netdev[id]->base_addr, eth->netdev[id]->irq);
1740
1741 return 0;
1742
1743free_netdev:
1744 free_netdev(eth->netdev[id]);
1745 return err;
1746}
1747
1748static int mtk_probe(struct platform_device *pdev)
1749{
1750 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1751 struct device_node *mac_np;
1752 const struct of_device_id *match;
1753 struct mtk_soc_data *soc;
1754 struct mtk_eth *eth;
1755 int err;
1756
John Crispin656e7052016-03-08 11:29:55 +01001757 match = of_match_device(of_mtk_match, &pdev->dev);
1758 soc = (struct mtk_soc_data *)match->data;
1759
1760 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
1761 if (!eth)
1762 return -ENOMEM;
1763
1764 eth->base = devm_ioremap_resource(&pdev->dev, res);
Vladimir Zapolskiy621e49f2016-03-23 01:06:04 +02001765 if (IS_ERR(eth->base))
1766 return PTR_ERR(eth->base);
John Crispin656e7052016-03-08 11:29:55 +01001767
1768 spin_lock_init(&eth->page_lock);
John Crispin7bc9cce2016-06-29 13:38:10 +02001769 spin_lock_init(&eth->irq_lock);
John Crispin656e7052016-03-08 11:29:55 +01001770
1771 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1772 "mediatek,ethsys");
1773 if (IS_ERR(eth->ethsys)) {
1774 dev_err(&pdev->dev, "no ethsys regmap found\n");
1775 return PTR_ERR(eth->ethsys);
1776 }
1777
1778 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
1779 "mediatek,pctl");
1780 if (IS_ERR(eth->pctl)) {
1781 dev_err(&pdev->dev, "no pctl regmap found\n");
1782 return PTR_ERR(eth->pctl);
1783 }
1784
1785 eth->rstc = devm_reset_control_get(&pdev->dev, "eth");
1786 if (IS_ERR(eth->rstc)) {
1787 dev_err(&pdev->dev, "no eth reset found\n");
1788 return PTR_ERR(eth->rstc);
1789 }
1790
1791 eth->irq = platform_get_irq(pdev, 0);
1792 if (eth->irq < 0) {
1793 dev_err(&pdev->dev, "no IRQ resource found\n");
1794 return -ENXIO;
1795 }
1796
1797 eth->clk_ethif = devm_clk_get(&pdev->dev, "ethif");
1798 eth->clk_esw = devm_clk_get(&pdev->dev, "esw");
1799 eth->clk_gp1 = devm_clk_get(&pdev->dev, "gp1");
1800 eth->clk_gp2 = devm_clk_get(&pdev->dev, "gp2");
1801 if (IS_ERR(eth->clk_esw) || IS_ERR(eth->clk_gp1) ||
1802 IS_ERR(eth->clk_gp2) || IS_ERR(eth->clk_ethif))
1803 return -ENODEV;
1804
1805 clk_prepare_enable(eth->clk_ethif);
1806 clk_prepare_enable(eth->clk_esw);
1807 clk_prepare_enable(eth->clk_gp1);
1808 clk_prepare_enable(eth->clk_gp2);
1809
1810 eth->dev = &pdev->dev;
1811 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
John Crispin7c78b4a2016-04-08 00:54:10 +02001812 INIT_WORK(&eth->pending_work, mtk_pending_work);
John Crispin656e7052016-03-08 11:29:55 +01001813
1814 err = mtk_hw_init(eth);
1815 if (err)
1816 return err;
1817
1818 for_each_child_of_node(pdev->dev.of_node, mac_np) {
1819 if (!of_device_is_compatible(mac_np,
1820 "mediatek,eth-mac"))
1821 continue;
1822
1823 if (!of_device_is_available(mac_np))
1824 continue;
1825
1826 err = mtk_add_mac(eth, mac_np);
1827 if (err)
1828 goto err_free_dev;
1829 }
1830
1831 /* we run 2 devices on the same DMA ring so we need a dummy device
1832 * for NAPI to work
1833 */
1834 init_dummy_netdev(&eth->dummy_dev);
1835 netif_napi_add(&eth->dummy_dev, &eth->rx_napi, mtk_poll,
1836 MTK_NAPI_WEIGHT);
1837
1838 platform_set_drvdata(pdev, eth);
1839
1840 return 0;
1841
1842err_free_dev:
1843 mtk_cleanup(eth);
1844 return err;
1845}
1846
1847static int mtk_remove(struct platform_device *pdev)
1848{
1849 struct mtk_eth *eth = platform_get_drvdata(pdev);
1850
1851 clk_disable_unprepare(eth->clk_ethif);
1852 clk_disable_unprepare(eth->clk_esw);
1853 clk_disable_unprepare(eth->clk_gp1);
1854 clk_disable_unprepare(eth->clk_gp2);
1855
1856 netif_napi_del(&eth->rx_napi);
1857 mtk_cleanup(eth);
1858 platform_set_drvdata(pdev, NULL);
1859
1860 return 0;
1861}
1862
1863const struct of_device_id of_mtk_match[] = {
1864 { .compatible = "mediatek,mt7623-eth" },
1865 {},
1866};
1867
1868static struct platform_driver mtk_driver = {
1869 .probe = mtk_probe,
1870 .remove = mtk_remove,
1871 .driver = {
1872 .name = "mtk_soc_eth",
1873 .owner = THIS_MODULE,
1874 .of_match_table = of_mtk_match,
1875 },
1876};
1877
1878module_platform_driver(mtk_driver);
1879
1880MODULE_LICENSE("GPL");
1881MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
1882MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");