Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2017 Chen-Yu Tsai <wens@csie.org> |
| 3 | * Copyright 2017 Icenowy Zheng <icenowy@aosc.io> |
| 4 | * |
| 5 | * This file is dual-licensed: you can use it either under the terms |
| 6 | * of the GPL or the X11 license, at your option. Note that this dual |
| 7 | * licensing only applies to this file, and not this project as a |
| 8 | * whole. |
| 9 | * |
| 10 | * a) This file is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of the |
| 13 | * License, or (at your option) any later version. |
| 14 | * |
| 15 | * This file is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * Or, alternatively, |
| 21 | * |
| 22 | * b) Permission is hereby granted, free of charge, to any person |
| 23 | * obtaining a copy of this software and associated documentation |
| 24 | * files (the "Software"), to deal in the Software without |
| 25 | * restriction, including without limitation the rights to use, |
| 26 | * copy, modify, merge, publish, distribute, sublicense, and/or |
| 27 | * sell copies of the Software, and to permit persons to whom the |
| 28 | * Software is furnished to do so, subject to the following |
| 29 | * conditions: |
| 30 | * |
| 31 | * The above copyright notice and this permission notice shall be |
| 32 | * included in all copies or substantial portions of the Software. |
| 33 | * |
| 34 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 35 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES |
| 36 | * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 37 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT |
| 38 | * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, |
| 39 | * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 40 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 41 | * OTHER DEALINGS IN THE SOFTWARE. |
| 42 | */ |
| 43 | |
| 44 | #include <dt-bindings/interrupt-controller/arm-gic.h> |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 45 | #include <dt-bindings/clock/sun8i-de2.h> |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 46 | #include <dt-bindings/clock/sun8i-r40-ccu.h> |
| 47 | #include <dt-bindings/reset/sun8i-r40-ccu.h> |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 48 | #include <dt-bindings/reset/sun8i-de2.h> |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 49 | |
| 50 | / { |
| 51 | #address-cells = <1>; |
| 52 | #size-cells = <1>; |
| 53 | interrupt-parent = <&gic>; |
| 54 | |
| 55 | clocks { |
| 56 | #address-cells = <1>; |
| 57 | #size-cells = <1>; |
| 58 | ranges; |
| 59 | |
| 60 | osc24M: osc24M { |
| 61 | #clock-cells = <0>; |
| 62 | compatible = "fixed-clock"; |
| 63 | clock-frequency = <24000000>; |
| 64 | clock-output-names = "osc24M"; |
| 65 | }; |
| 66 | |
| 67 | osc32k: osc32k { |
| 68 | #clock-cells = <0>; |
| 69 | compatible = "fixed-clock"; |
| 70 | clock-frequency = <32768>; |
| 71 | clock-output-names = "osc32k"; |
| 72 | }; |
| 73 | }; |
| 74 | |
| 75 | cpus { |
| 76 | #address-cells = <1>; |
| 77 | #size-cells = <0>; |
| 78 | |
| 79 | cpu@0 { |
| 80 | compatible = "arm,cortex-a7"; |
| 81 | device_type = "cpu"; |
| 82 | reg = <0>; |
| 83 | }; |
| 84 | |
| 85 | cpu@1 { |
| 86 | compatible = "arm,cortex-a7"; |
| 87 | device_type = "cpu"; |
| 88 | reg = <1>; |
| 89 | }; |
| 90 | |
| 91 | cpu@2 { |
| 92 | compatible = "arm,cortex-a7"; |
| 93 | device_type = "cpu"; |
| 94 | reg = <2>; |
| 95 | }; |
| 96 | |
| 97 | cpu@3 { |
| 98 | compatible = "arm,cortex-a7"; |
| 99 | device_type = "cpu"; |
| 100 | reg = <3>; |
| 101 | }; |
| 102 | }; |
| 103 | |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 104 | de: display-engine { |
Jernej Skrabec | 20d8550 | 2018-07-10 22:34:56 +0200 | [diff] [blame] | 105 | compatible = "allwinner,sun8i-r40-display-engine"; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 106 | allwinner,pipelines = <&mixer0>, <&mixer1>; |
| 107 | status = "disabled"; |
| 108 | }; |
| 109 | |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 110 | soc { |
| 111 | compatible = "simple-bus"; |
| 112 | #address-cells = <1>; |
| 113 | #size-cells = <1>; |
| 114 | ranges; |
| 115 | |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 116 | display_clocks: clock@1000000 { |
| 117 | compatible = "allwinner,sun8i-r40-de2-clk", |
| 118 | "allwinner,sun8i-h3-de2-clk"; |
| 119 | reg = <0x01000000 0x100000>; |
| 120 | clocks = <&ccu CLK_DE>, |
| 121 | <&ccu CLK_BUS_DE>; |
| 122 | clock-names = "mod", |
| 123 | "bus"; |
| 124 | resets = <&ccu RST_BUS_DE>; |
| 125 | #clock-cells = <1>; |
| 126 | #reset-cells = <1>; |
| 127 | }; |
| 128 | |
| 129 | mixer0: mixer@1100000 { |
| 130 | compatible = "allwinner,sun8i-r40-de2-mixer-0"; |
| 131 | reg = <0x01100000 0x100000>; |
| 132 | clocks = <&display_clocks CLK_BUS_MIXER0>, |
| 133 | <&display_clocks CLK_MIXER0>; |
| 134 | clock-names = "bus", |
| 135 | "mod"; |
| 136 | resets = <&display_clocks RST_MIXER0>; |
| 137 | |
| 138 | ports { |
| 139 | #address-cells = <1>; |
| 140 | #size-cells = <0>; |
| 141 | |
| 142 | mixer0_out: port@1 { |
| 143 | reg = <1>; |
| 144 | mixer0_out_tcon_top: endpoint { |
| 145 | remote-endpoint = <&tcon_top_mixer0_in_mixer0>; |
| 146 | }; |
| 147 | }; |
| 148 | }; |
| 149 | }; |
| 150 | |
| 151 | mixer1: mixer@1200000 { |
| 152 | compatible = "allwinner,sun8i-r40-de2-mixer-1"; |
| 153 | reg = <0x01200000 0x100000>; |
| 154 | clocks = <&display_clocks CLK_BUS_MIXER1>, |
| 155 | <&display_clocks CLK_MIXER1>; |
| 156 | clock-names = "bus", |
| 157 | "mod"; |
| 158 | resets = <&display_clocks RST_WB>; |
| 159 | |
| 160 | ports { |
| 161 | #address-cells = <1>; |
| 162 | #size-cells = <0>; |
| 163 | |
| 164 | mixer1_out: port@1 { |
| 165 | reg = <1>; |
| 166 | mixer1_out_tcon_top: endpoint { |
| 167 | remote-endpoint = <&tcon_top_mixer1_in_mixer1>; |
| 168 | }; |
| 169 | }; |
| 170 | }; |
| 171 | }; |
| 172 | |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 173 | nmi_intc: interrupt-controller@1c00030 { |
| 174 | compatible = "allwinner,sun7i-a20-sc-nmi"; |
| 175 | interrupt-controller; |
| 176 | #interrupt-cells = <2>; |
| 177 | reg = <0x01c00030 0x0c>; |
| 178 | interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; |
| 179 | }; |
| 180 | |
| 181 | mmc0: mmc@1c0f000 { |
| 182 | compatible = "allwinner,sun8i-r40-mmc", |
| 183 | "allwinner,sun50i-a64-mmc"; |
| 184 | reg = <0x01c0f000 0x1000>; |
| 185 | clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>; |
| 186 | clock-names = "ahb", "mmc"; |
| 187 | resets = <&ccu RST_BUS_MMC0>; |
| 188 | reset-names = "ahb"; |
| 189 | pinctrl-0 = <&mmc0_pins>; |
| 190 | pinctrl-names = "default"; |
| 191 | interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; |
| 192 | status = "disabled"; |
| 193 | #address-cells = <1>; |
| 194 | #size-cells = <0>; |
| 195 | }; |
| 196 | |
| 197 | mmc1: mmc@1c10000 { |
| 198 | compatible = "allwinner,sun8i-r40-mmc", |
| 199 | "allwinner,sun50i-a64-mmc"; |
| 200 | reg = <0x01c10000 0x1000>; |
| 201 | clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>; |
| 202 | clock-names = "ahb", "mmc"; |
| 203 | resets = <&ccu RST_BUS_MMC1>; |
| 204 | reset-names = "ahb"; |
| 205 | interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; |
| 206 | status = "disabled"; |
| 207 | #address-cells = <1>; |
| 208 | #size-cells = <0>; |
| 209 | }; |
| 210 | |
| 211 | mmc2: mmc@1c11000 { |
| 212 | compatible = "allwinner,sun8i-r40-emmc", |
| 213 | "allwinner,sun50i-a64-emmc"; |
| 214 | reg = <0x01c11000 0x1000>; |
| 215 | clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>; |
| 216 | clock-names = "ahb", "mmc"; |
| 217 | resets = <&ccu RST_BUS_MMC2>; |
| 218 | reset-names = "ahb"; |
| 219 | pinctrl-0 = <&mmc2_pins>; |
| 220 | pinctrl-names = "default"; |
| 221 | interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; |
| 222 | status = "disabled"; |
| 223 | #address-cells = <1>; |
| 224 | #size-cells = <0>; |
| 225 | }; |
| 226 | |
| 227 | mmc3: mmc@1c12000 { |
| 228 | compatible = "allwinner,sun8i-r40-mmc", |
| 229 | "allwinner,sun50i-a64-mmc"; |
| 230 | reg = <0x01c12000 0x1000>; |
| 231 | clocks = <&ccu CLK_BUS_MMC3>, <&ccu CLK_MMC3>; |
| 232 | clock-names = "ahb", "mmc"; |
| 233 | resets = <&ccu RST_BUS_MMC3>; |
| 234 | reset-names = "ahb"; |
| 235 | interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; |
| 236 | status = "disabled"; |
| 237 | #address-cells = <1>; |
| 238 | #size-cells = <0>; |
| 239 | }; |
| 240 | |
Icenowy Zheng | 0e526b4 | 2017-10-18 21:06:24 +0800 | [diff] [blame] | 241 | usbphy: phy@1c13400 { |
| 242 | compatible = "allwinner,sun8i-r40-usb-phy"; |
| 243 | reg = <0x01c13400 0x14>, |
| 244 | <0x01c14800 0x4>, |
| 245 | <0x01c19800 0x4>, |
| 246 | <0x01c1c800 0x4>; |
| 247 | reg-names = "phy_ctrl", |
| 248 | "pmu0", |
| 249 | "pmu1", |
| 250 | "pmu2"; |
| 251 | clocks = <&ccu CLK_USB_PHY0>, |
| 252 | <&ccu CLK_USB_PHY1>, |
| 253 | <&ccu CLK_USB_PHY2>; |
| 254 | clock-names = "usb0_phy", |
| 255 | "usb1_phy", |
| 256 | "usb2_phy"; |
| 257 | resets = <&ccu RST_USB_PHY0>, |
| 258 | <&ccu RST_USB_PHY1>, |
| 259 | <&ccu RST_USB_PHY2>; |
| 260 | reset-names = "usb0_reset", |
| 261 | "usb1_reset", |
| 262 | "usb2_reset"; |
| 263 | status = "disabled"; |
| 264 | #phy-cells = <1>; |
| 265 | }; |
| 266 | |
| 267 | ehci1: usb@1c19000 { |
| 268 | compatible = "allwinner,sun8i-r40-ehci", "generic-ehci"; |
| 269 | reg = <0x01c19000 0x100>; |
| 270 | interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; |
| 271 | clocks = <&ccu CLK_BUS_EHCI1>; |
| 272 | resets = <&ccu RST_BUS_EHCI1>; |
| 273 | phys = <&usbphy 1>; |
| 274 | phy-names = "usb"; |
| 275 | status = "disabled"; |
| 276 | }; |
| 277 | |
| 278 | ohci1: usb@1c19400 { |
| 279 | compatible = "allwinner,sun8i-r40-ohci", "generic-ohci"; |
| 280 | reg = <0x01c19400 0x100>; |
| 281 | interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; |
| 282 | clocks = <&ccu CLK_BUS_OHCI1>, |
| 283 | <&ccu CLK_USB_OHCI1>; |
| 284 | resets = <&ccu RST_BUS_OHCI1>; |
| 285 | phys = <&usbphy 1>; |
| 286 | phy-names = "usb"; |
| 287 | status = "disabled"; |
| 288 | }; |
| 289 | |
| 290 | ehci2: usb@1c1c000 { |
| 291 | compatible = "allwinner,sun8i-r40-ehci", "generic-ehci"; |
| 292 | reg = <0x01c1c000 0x100>; |
| 293 | interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; |
| 294 | clocks = <&ccu CLK_BUS_EHCI2>; |
| 295 | resets = <&ccu RST_BUS_EHCI2>; |
| 296 | phys = <&usbphy 2>; |
| 297 | phy-names = "usb"; |
| 298 | status = "disabled"; |
| 299 | }; |
| 300 | |
| 301 | ohci2: usb@1c1c400 { |
| 302 | compatible = "allwinner,sun8i-r40-ohci", "generic-ohci"; |
| 303 | reg = <0x01c1c400 0x100>; |
| 304 | interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; |
| 305 | clocks = <&ccu CLK_BUS_OHCI2>, |
| 306 | <&ccu CLK_USB_OHCI2>; |
| 307 | resets = <&ccu RST_BUS_OHCI2>; |
| 308 | phys = <&usbphy 2>; |
| 309 | phy-names = "usb"; |
| 310 | status = "disabled"; |
| 311 | }; |
| 312 | |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 313 | ccu: clock@1c20000 { |
| 314 | compatible = "allwinner,sun8i-r40-ccu"; |
| 315 | reg = <0x01c20000 0x400>; |
| 316 | clocks = <&osc24M>, <&osc32k>; |
| 317 | clock-names = "hosc", "losc"; |
| 318 | #clock-cells = <1>; |
| 319 | #reset-cells = <1>; |
| 320 | }; |
| 321 | |
| 322 | pio: pinctrl@1c20800 { |
| 323 | compatible = "allwinner,sun8i-r40-pinctrl"; |
| 324 | reg = <0x01c20800 0x400>; |
| 325 | interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; |
| 326 | clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&osc32k>; |
| 327 | clock-names = "apb", "hosc", "losc"; |
| 328 | gpio-controller; |
| 329 | interrupt-controller; |
| 330 | #interrupt-cells = <3>; |
| 331 | #gpio-cells = <3>; |
| 332 | |
Chen-Yu Tsai | 76f8032 | 2018-05-02 00:12:24 +0800 | [diff] [blame] | 333 | gmac_rgmii_pins: gmac-rgmii-pins { |
| 334 | pins = "PA0", "PA1", "PA2", "PA3", |
| 335 | "PA4", "PA5", "PA6", "PA7", |
| 336 | "PA8", "PA10", "PA11", "PA12", |
| 337 | "PA13", "PA15", "PA16"; |
| 338 | function = "gmac"; |
| 339 | /* |
| 340 | * data lines in RGMII mode use DDR mode |
| 341 | * and need a higher signal drive strength |
| 342 | */ |
| 343 | drive-strength = <40>; |
| 344 | }; |
| 345 | |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 346 | i2c0_pins: i2c0-pins { |
| 347 | pins = "PB0", "PB1"; |
| 348 | function = "i2c0"; |
| 349 | }; |
| 350 | |
| 351 | mmc0_pins: mmc0-pins { |
| 352 | pins = "PF0", "PF1", "PF2", |
| 353 | "PF3", "PF4", "PF5"; |
| 354 | function = "mmc0"; |
| 355 | drive-strength = <30>; |
| 356 | bias-pull-up; |
| 357 | }; |
| 358 | |
| 359 | mmc1_pg_pins: mmc1-pg-pins { |
| 360 | pins = "PG0", "PG1", "PG2", |
| 361 | "PG3", "PG4", "PG5"; |
| 362 | function = "mmc1"; |
| 363 | drive-strength = <30>; |
| 364 | bias-pull-up; |
| 365 | }; |
| 366 | |
| 367 | mmc2_pins: mmc2-pins { |
| 368 | pins = "PC5", "PC6", "PC7", "PC8", "PC9", |
| 369 | "PC10", "PC11", "PC12", "PC13", "PC14", |
| 370 | "PC15", "PC24"; |
| 371 | function = "mmc2"; |
| 372 | drive-strength = <30>; |
| 373 | bias-pull-up; |
| 374 | }; |
| 375 | |
| 376 | uart0_pb_pins: uart0-pb-pins { |
| 377 | pins = "PB22", "PB23"; |
| 378 | function = "uart0"; |
| 379 | }; |
| 380 | }; |
| 381 | |
Icenowy Zheng | cfe8be2 | 2017-10-13 19:26:21 +0800 | [diff] [blame] | 382 | wdt: watchdog@1c20c90 { |
| 383 | compatible = "allwinner,sun4i-a10-wdt"; |
| 384 | reg = <0x01c20c90 0x10>; |
| 385 | }; |
| 386 | |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 387 | uart0: serial@1c28000 { |
| 388 | compatible = "snps,dw-apb-uart"; |
| 389 | reg = <0x01c28000 0x400>; |
| 390 | interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; |
| 391 | reg-shift = <2>; |
| 392 | reg-io-width = <4>; |
| 393 | clocks = <&ccu CLK_BUS_UART0>; |
| 394 | resets = <&ccu RST_BUS_UART0>; |
| 395 | status = "disabled"; |
| 396 | }; |
| 397 | |
| 398 | uart1: serial@1c28400 { |
| 399 | compatible = "snps,dw-apb-uart"; |
| 400 | reg = <0x01c28400 0x400>; |
| 401 | interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; |
| 402 | reg-shift = <2>; |
| 403 | reg-io-width = <4>; |
| 404 | clocks = <&ccu CLK_BUS_UART1>; |
| 405 | resets = <&ccu RST_BUS_UART1>; |
| 406 | status = "disabled"; |
| 407 | }; |
| 408 | |
| 409 | uart2: serial@1c28800 { |
| 410 | compatible = "snps,dw-apb-uart"; |
| 411 | reg = <0x01c28800 0x400>; |
| 412 | interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; |
| 413 | reg-shift = <2>; |
| 414 | reg-io-width = <4>; |
| 415 | clocks = <&ccu CLK_BUS_UART2>; |
| 416 | resets = <&ccu RST_BUS_UART2>; |
| 417 | status = "disabled"; |
| 418 | }; |
| 419 | |
| 420 | uart3: serial@1c28c00 { |
| 421 | compatible = "snps,dw-apb-uart"; |
| 422 | reg = <0x01c28c00 0x400>; |
| 423 | interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; |
| 424 | reg-shift = <2>; |
| 425 | reg-io-width = <4>; |
| 426 | clocks = <&ccu CLK_BUS_UART3>; |
| 427 | resets = <&ccu RST_BUS_UART3>; |
| 428 | status = "disabled"; |
| 429 | }; |
| 430 | |
| 431 | uart4: serial@1c29000 { |
| 432 | compatible = "snps,dw-apb-uart"; |
| 433 | reg = <0x01c29000 0x400>; |
| 434 | interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; |
| 435 | reg-shift = <2>; |
| 436 | reg-io-width = <4>; |
| 437 | clocks = <&ccu CLK_BUS_UART4>; |
| 438 | resets = <&ccu RST_BUS_UART4>; |
| 439 | status = "disabled"; |
| 440 | }; |
| 441 | |
| 442 | uart5: serial@1c29400 { |
| 443 | compatible = "snps,dw-apb-uart"; |
| 444 | reg = <0x01c29400 0x400>; |
| 445 | interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; |
| 446 | reg-shift = <2>; |
| 447 | reg-io-width = <4>; |
| 448 | clocks = <&ccu CLK_BUS_UART5>; |
| 449 | resets = <&ccu RST_BUS_UART5>; |
| 450 | status = "disabled"; |
| 451 | }; |
| 452 | |
| 453 | uart6: serial@1c29800 { |
| 454 | compatible = "snps,dw-apb-uart"; |
| 455 | reg = <0x01c29800 0x400>; |
| 456 | interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; |
| 457 | reg-shift = <2>; |
| 458 | reg-io-width = <4>; |
| 459 | clocks = <&ccu CLK_BUS_UART6>; |
| 460 | resets = <&ccu RST_BUS_UART6>; |
| 461 | status = "disabled"; |
| 462 | }; |
| 463 | |
| 464 | uart7: serial@1c29c00 { |
| 465 | compatible = "snps,dw-apb-uart"; |
| 466 | reg = <0x01c29c00 0x400>; |
| 467 | interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; |
| 468 | reg-shift = <2>; |
| 469 | reg-io-width = <4>; |
| 470 | clocks = <&ccu CLK_BUS_UART7>; |
| 471 | resets = <&ccu RST_BUS_UART7>; |
| 472 | status = "disabled"; |
| 473 | }; |
| 474 | |
| 475 | i2c0: i2c@1c2ac00 { |
| 476 | compatible = "allwinner,sun6i-a31-i2c"; |
| 477 | reg = <0x01c2ac00 0x400>; |
| 478 | interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; |
| 479 | clocks = <&ccu CLK_BUS_I2C0>; |
| 480 | resets = <&ccu RST_BUS_I2C0>; |
| 481 | pinctrl-0 = <&i2c0_pins>; |
| 482 | pinctrl-names = "default"; |
| 483 | status = "disabled"; |
| 484 | #address-cells = <1>; |
| 485 | #size-cells = <0>; |
| 486 | }; |
| 487 | |
| 488 | i2c1: i2c@1c2b000 { |
| 489 | compatible = "allwinner,sun6i-a31-i2c"; |
| 490 | reg = <0x01c2b000 0x400>; |
| 491 | interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; |
| 492 | clocks = <&ccu CLK_BUS_I2C1>; |
| 493 | resets = <&ccu RST_BUS_I2C1>; |
| 494 | status = "disabled"; |
| 495 | #address-cells = <1>; |
| 496 | #size-cells = <0>; |
| 497 | }; |
| 498 | |
| 499 | i2c2: i2c@1c2b400 { |
| 500 | compatible = "allwinner,sun6i-a31-i2c"; |
| 501 | reg = <0x01c2b400 0x400>; |
| 502 | interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; |
| 503 | clocks = <&ccu CLK_BUS_I2C2>; |
| 504 | resets = <&ccu RST_BUS_I2C2>; |
| 505 | status = "disabled"; |
| 506 | #address-cells = <1>; |
| 507 | #size-cells = <0>; |
| 508 | }; |
| 509 | |
| 510 | i2c3: i2c@1c2b800 { |
| 511 | compatible = "allwinner,sun6i-a31-i2c"; |
| 512 | reg = <0x01c2b800 0x400>; |
| 513 | interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; |
| 514 | clocks = <&ccu CLK_BUS_I2C3>; |
| 515 | resets = <&ccu RST_BUS_I2C3>; |
| 516 | status = "disabled"; |
| 517 | #address-cells = <1>; |
| 518 | #size-cells = <0>; |
| 519 | }; |
| 520 | |
| 521 | i2c4: i2c@1c2c000 { |
| 522 | compatible = "allwinner,sun6i-a31-i2c"; |
| 523 | reg = <0x01c2c000 0x400>; |
| 524 | interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; |
| 525 | clocks = <&ccu CLK_BUS_I2C4>; |
| 526 | resets = <&ccu RST_BUS_I2C4>; |
| 527 | status = "disabled"; |
| 528 | #address-cells = <1>; |
| 529 | #size-cells = <0>; |
| 530 | }; |
| 531 | |
Chen-Yu Tsai | 76f8032 | 2018-05-02 00:12:24 +0800 | [diff] [blame] | 532 | gmac: ethernet@1c50000 { |
| 533 | compatible = "allwinner,sun8i-r40-gmac"; |
| 534 | syscon = <&ccu>; |
| 535 | reg = <0x01c50000 0x10000>; |
| 536 | interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; |
| 537 | interrupt-names = "macirq"; |
| 538 | resets = <&ccu RST_BUS_GMAC>; |
| 539 | reset-names = "stmmaceth"; |
| 540 | clocks = <&ccu CLK_BUS_GMAC>; |
| 541 | clock-names = "stmmaceth"; |
Chen-Yu Tsai | 76f8032 | 2018-05-02 00:12:24 +0800 | [diff] [blame] | 542 | status = "disabled"; |
| 543 | |
| 544 | gmac_mdio: mdio { |
| 545 | compatible = "snps,dwmac-mdio"; |
| 546 | #address-cells = <1>; |
| 547 | #size-cells = <0>; |
| 548 | }; |
| 549 | }; |
| 550 | |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 551 | tcon_top: tcon-top@1c70000 { |
| 552 | compatible = "allwinner,sun8i-r40-tcon-top"; |
| 553 | reg = <0x01c70000 0x1000>; |
| 554 | clocks = <&ccu CLK_BUS_TCON_TOP>, |
| 555 | <&ccu CLK_TCON_TV0>, |
| 556 | <&ccu CLK_TVE0>, |
| 557 | <&ccu CLK_TCON_TV1>, |
| 558 | <&ccu CLK_TVE1>, |
| 559 | <&ccu CLK_DSI_DPHY>; |
| 560 | clock-names = "bus", |
| 561 | "tcon-tv0", |
| 562 | "tve0", |
| 563 | "tcon-tv1", |
| 564 | "tve1", |
| 565 | "dsi"; |
| 566 | clock-output-names = "tcon-top-tv0", |
| 567 | "tcon-top-tv1", |
| 568 | "tcon-top-dsi"; |
| 569 | resets = <&ccu RST_BUS_TCON_TOP>; |
| 570 | #clock-cells = <1>; |
| 571 | |
| 572 | ports { |
| 573 | #address-cells = <1>; |
| 574 | #size-cells = <0>; |
| 575 | |
| 576 | tcon_top_mixer0_in: port@0 { |
Jernej Skrabec | e64cb21 | 2018-07-10 22:35:01 +0200 | [diff] [blame] | 577 | #address-cells = <1>; |
| 578 | #size-cells = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 579 | reg = <0>; |
| 580 | |
Jernej Skrabec | e64cb21 | 2018-07-10 22:35:01 +0200 | [diff] [blame] | 581 | tcon_top_mixer0_in_mixer0: endpoint@0 { |
| 582 | reg = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 583 | remote-endpoint = <&mixer0_out_tcon_top>; |
| 584 | }; |
| 585 | }; |
| 586 | |
| 587 | tcon_top_mixer0_out: port@1 { |
| 588 | #address-cells = <1>; |
| 589 | #size-cells = <0>; |
| 590 | reg = <1>; |
| 591 | |
| 592 | tcon_top_mixer0_out_tcon_lcd0: endpoint@0 { |
| 593 | reg = <0>; |
| 594 | }; |
| 595 | |
| 596 | tcon_top_mixer0_out_tcon_lcd1: endpoint@1 { |
| 597 | reg = <1>; |
| 598 | }; |
| 599 | |
| 600 | tcon_top_mixer0_out_tcon_tv0: endpoint@2 { |
| 601 | reg = <2>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 602 | remote-endpoint = <&tcon_tv0_in_tcon_top_mixer0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 603 | }; |
| 604 | |
| 605 | tcon_top_mixer0_out_tcon_tv1: endpoint@3 { |
| 606 | reg = <3>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 607 | remote-endpoint = <&tcon_tv1_in_tcon_top_mixer0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 608 | }; |
| 609 | }; |
| 610 | |
| 611 | tcon_top_mixer1_in: port@2 { |
Jernej Skrabec | e64cb21 | 2018-07-10 22:35:01 +0200 | [diff] [blame] | 612 | #address-cells = <1>; |
| 613 | #size-cells = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 614 | reg = <2>; |
| 615 | |
Jernej Skrabec | e64cb21 | 2018-07-10 22:35:01 +0200 | [diff] [blame] | 616 | tcon_top_mixer1_in_mixer1: endpoint@1 { |
| 617 | reg = <1>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 618 | remote-endpoint = <&mixer1_out_tcon_top>; |
| 619 | }; |
| 620 | }; |
| 621 | |
| 622 | tcon_top_mixer1_out: port@3 { |
| 623 | #address-cells = <1>; |
| 624 | #size-cells = <0>; |
| 625 | reg = <3>; |
| 626 | |
| 627 | tcon_top_mixer1_out_tcon_lcd0: endpoint@0 { |
| 628 | reg = <0>; |
| 629 | }; |
| 630 | |
| 631 | tcon_top_mixer1_out_tcon_lcd1: endpoint@1 { |
| 632 | reg = <1>; |
| 633 | }; |
| 634 | |
| 635 | tcon_top_mixer1_out_tcon_tv0: endpoint@2 { |
| 636 | reg = <2>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 637 | remote-endpoint = <&tcon_tv0_in_tcon_top_mixer1>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 638 | }; |
| 639 | |
| 640 | tcon_top_mixer1_out_tcon_tv1: endpoint@3 { |
| 641 | reg = <3>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 642 | remote-endpoint = <&tcon_tv1_in_tcon_top_mixer1>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 643 | }; |
| 644 | }; |
| 645 | |
| 646 | tcon_top_hdmi_in: port@4 { |
| 647 | #address-cells = <1>; |
| 648 | #size-cells = <0>; |
| 649 | reg = <4>; |
| 650 | |
| 651 | tcon_top_hdmi_in_tcon_tv0: endpoint@0 { |
| 652 | reg = <0>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 653 | remote-endpoint = <&tcon_tv0_out_tcon_top>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 654 | }; |
| 655 | |
| 656 | tcon_top_hdmi_in_tcon_tv1: endpoint@1 { |
| 657 | reg = <1>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 658 | remote-endpoint = <&tcon_tv1_out_tcon_top>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 659 | }; |
| 660 | }; |
| 661 | |
| 662 | tcon_top_hdmi_out: port@5 { |
| 663 | reg = <5>; |
| 664 | |
| 665 | tcon_top_hdmi_out_hdmi: endpoint { |
| 666 | remote-endpoint = <&hdmi_in_tcon_top>; |
| 667 | }; |
| 668 | }; |
| 669 | }; |
| 670 | }; |
| 671 | |
| 672 | tcon_tv0: lcd-controller@1c73000 { |
Jernej Skrabec | f9105d8 | 2018-07-10 22:35:07 +0200 | [diff] [blame] | 673 | compatible = "allwinner,sun8i-r40-tcon-tv"; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 674 | reg = <0x01c73000 0x1000>; |
| 675 | interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; |
| 676 | clocks = <&ccu CLK_BUS_TCON_TV0>, <&tcon_top 0>; |
| 677 | clock-names = "ahb", "tcon-ch1"; |
| 678 | resets = <&ccu RST_BUS_TCON_TV0>; |
| 679 | reset-names = "lcd"; |
Jernej Skrabec | 6a7556f | 2018-07-10 22:35:09 +0200 | [diff] [blame] | 680 | status = "disabled"; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 681 | |
| 682 | ports { |
| 683 | #address-cells = <1>; |
| 684 | #size-cells = <0>; |
| 685 | |
| 686 | tcon_tv0_in: port@0 { |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 687 | #address-cells = <1>; |
| 688 | #size-cells = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 689 | reg = <0>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 690 | |
| 691 | tcon_tv0_in_tcon_top_mixer0: endpoint@0 { |
| 692 | reg = <0>; |
| 693 | remote-endpoint = <&tcon_top_mixer0_out_tcon_tv0>; |
| 694 | }; |
| 695 | |
| 696 | tcon_tv0_in_tcon_top_mixer1: endpoint@1 { |
| 697 | reg = <1>; |
| 698 | remote-endpoint = <&tcon_top_mixer1_out_tcon_tv0>; |
| 699 | }; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 700 | }; |
| 701 | |
| 702 | tcon_tv0_out: port@1 { |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 703 | #address-cells = <1>; |
| 704 | #size-cells = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 705 | reg = <1>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 706 | |
| 707 | tcon_tv0_out_tcon_top: endpoint@1 { |
| 708 | reg = <1>; |
| 709 | remote-endpoint = <&tcon_top_hdmi_in_tcon_tv0>; |
| 710 | }; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 711 | }; |
| 712 | }; |
| 713 | }; |
| 714 | |
| 715 | tcon_tv1: lcd-controller@1c74000 { |
Jernej Skrabec | f9105d8 | 2018-07-10 22:35:07 +0200 | [diff] [blame] | 716 | compatible = "allwinner,sun8i-r40-tcon-tv"; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 717 | reg = <0x01c74000 0x1000>; |
| 718 | interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; |
| 719 | clocks = <&ccu CLK_BUS_TCON_TV1>, <&tcon_top 1>; |
| 720 | clock-names = "ahb", "tcon-ch1"; |
| 721 | resets = <&ccu RST_BUS_TCON_TV1>; |
| 722 | reset-names = "lcd"; |
Jernej Skrabec | 6a7556f | 2018-07-10 22:35:09 +0200 | [diff] [blame] | 723 | status = "disabled"; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 724 | |
| 725 | ports { |
| 726 | #address-cells = <1>; |
| 727 | #size-cells = <0>; |
| 728 | |
| 729 | tcon_tv1_in: port@0 { |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 730 | #address-cells = <1>; |
| 731 | #size-cells = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 732 | reg = <0>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 733 | |
| 734 | tcon_tv1_in_tcon_top_mixer0: endpoint@0 { |
| 735 | reg = <0>; |
| 736 | remote-endpoint = <&tcon_top_mixer0_out_tcon_tv1>; |
| 737 | }; |
| 738 | |
| 739 | tcon_tv1_in_tcon_top_mixer1: endpoint@1 { |
| 740 | reg = <1>; |
| 741 | remote-endpoint = <&tcon_top_mixer1_out_tcon_tv1>; |
| 742 | }; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 743 | }; |
| 744 | |
| 745 | tcon_tv1_out: port@1 { |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 746 | #address-cells = <1>; |
| 747 | #size-cells = <0>; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 748 | reg = <1>; |
Jernej Skrabec | ccefd95 | 2018-07-10 22:35:08 +0200 | [diff] [blame] | 749 | |
| 750 | tcon_tv1_out_tcon_top: endpoint@1 { |
| 751 | reg = <1>; |
| 752 | remote-endpoint = <&tcon_top_hdmi_in_tcon_tv1>; |
| 753 | }; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 754 | }; |
| 755 | }; |
| 756 | }; |
| 757 | |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 758 | gic: interrupt-controller@1c81000 { |
| 759 | compatible = "arm,gic-400"; |
| 760 | reg = <0x01c81000 0x1000>, |
| 761 | <0x01c82000 0x1000>, |
| 762 | <0x01c84000 0x2000>, |
| 763 | <0x01c86000 0x2000>; |
| 764 | interrupt-controller; |
| 765 | #interrupt-cells = <3>; |
| 766 | interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; |
| 767 | }; |
Jernej Skrabec | 05a43a2 | 2018-06-25 14:03:03 +0200 | [diff] [blame] | 768 | |
| 769 | hdmi: hdmi@1ee0000 { |
| 770 | compatible = "allwinner,sun8i-r40-dw-hdmi", |
| 771 | "allwinner,sun8i-a83t-dw-hdmi"; |
| 772 | reg = <0x01ee0000 0x10000>; |
| 773 | reg-io-width = <1>; |
| 774 | interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; |
| 775 | clocks = <&ccu CLK_BUS_HDMI0>, <&ccu CLK_HDMI_SLOW>, |
| 776 | <&ccu CLK_HDMI>; |
| 777 | clock-names = "iahb", "isfr", "tmds"; |
| 778 | resets = <&ccu RST_BUS_HDMI1>; |
| 779 | reset-names = "ctrl"; |
| 780 | phys = <&hdmi_phy>; |
| 781 | phy-names = "hdmi-phy"; |
| 782 | status = "disabled"; |
| 783 | |
| 784 | ports { |
| 785 | #address-cells = <1>; |
| 786 | #size-cells = <0>; |
| 787 | |
| 788 | hdmi_in: port@0 { |
| 789 | reg = <0>; |
| 790 | |
| 791 | hdmi_in_tcon_top: endpoint { |
| 792 | remote-endpoint = <&tcon_top_hdmi_out_hdmi>; |
| 793 | }; |
| 794 | }; |
| 795 | |
| 796 | hdmi_out: port@1 { |
| 797 | reg = <1>; |
| 798 | }; |
| 799 | }; |
| 800 | }; |
| 801 | |
| 802 | hdmi_phy: hdmi-phy@1ef0000 { |
| 803 | compatible = "allwinner,sun8i-r40-hdmi-phy", |
| 804 | "allwinner,sun50i-a64-hdmi-phy"; |
| 805 | reg = <0x01ef0000 0x10000>; |
| 806 | clocks = <&ccu CLK_BUS_HDMI1>, <&ccu CLK_HDMI_SLOW>, |
| 807 | <&ccu 7>, <&ccu 16>; |
| 808 | clock-names = "bus", "mod", "pll-0", "pll-1"; |
| 809 | resets = <&ccu RST_BUS_HDMI0>; |
| 810 | reset-names = "phy"; |
| 811 | #phy-cells = <0>; |
| 812 | }; |
Chen-Yu Tsai | 195a59a | 2017-10-06 14:42:31 +0800 | [diff] [blame] | 813 | }; |
| 814 | |
| 815 | timer { |
| 816 | compatible = "arm,armv7-timer"; |
| 817 | interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, |
| 818 | <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, |
| 819 | <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, |
| 820 | <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; |
| 821 | }; |
| 822 | }; |