blob: e284e0613a94e6c35da211a914496ac406038852 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Roland Dreier2a1d9b72005-08-10 23:03:10 -07003 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 *
33 * $Id: mthca_eq.c 1382 2004-12-24 02:21:02Z roland $
34 */
35
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/interrupt.h>
39#include <linux/pci.h>
40
41#include "mthca_dev.h"
42#include "mthca_cmd.h"
43#include "mthca_config_reg.h"
44
45enum {
46 MTHCA_NUM_ASYNC_EQE = 0x80,
47 MTHCA_NUM_CMD_EQE = 0x80,
Michael S. Tsirkin92898522006-01-09 14:04:40 -080048 MTHCA_NUM_SPARE_EQE = 0x80,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 MTHCA_EQ_ENTRY_SIZE = 0x20
50};
51
52/*
53 * Must be packed because start is 64 bits but only aligned to 32 bits.
54 */
55struct mthca_eq_context {
Sean Hefty97f52eb2005-08-13 21:05:57 -070056 __be32 flags;
57 __be64 start;
58 __be32 logsize_usrpage;
59 __be32 tavor_pd; /* reserved for Arbel */
60 u8 reserved1[3];
61 u8 intr;
62 __be32 arbel_pd; /* lost_count for Tavor */
63 __be32 lkey;
64 u32 reserved2[2];
65 __be32 consumer_index;
66 __be32 producer_index;
67 u32 reserved3[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -070068} __attribute__((packed));
69
70#define MTHCA_EQ_STATUS_OK ( 0 << 28)
71#define MTHCA_EQ_STATUS_OVERFLOW ( 9 << 28)
72#define MTHCA_EQ_STATUS_WRITE_FAIL (10 << 28)
73#define MTHCA_EQ_OWNER_SW ( 0 << 24)
74#define MTHCA_EQ_OWNER_HW ( 1 << 24)
75#define MTHCA_EQ_FLAG_TR ( 1 << 18)
76#define MTHCA_EQ_FLAG_OI ( 1 << 17)
77#define MTHCA_EQ_STATE_ARMED ( 1 << 8)
78#define MTHCA_EQ_STATE_FIRED ( 2 << 8)
79#define MTHCA_EQ_STATE_ALWAYS_ARMED ( 3 << 8)
80#define MTHCA_EQ_STATE_ARBEL ( 8 << 8)
81
82enum {
83 MTHCA_EVENT_TYPE_COMP = 0x00,
84 MTHCA_EVENT_TYPE_PATH_MIG = 0x01,
85 MTHCA_EVENT_TYPE_COMM_EST = 0x02,
86 MTHCA_EVENT_TYPE_SQ_DRAINED = 0x03,
Roland Dreier90f104d2005-10-06 13:15:56 -070087 MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
88 MTHCA_EVENT_TYPE_SRQ_LIMIT = 0x14,
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 MTHCA_EVENT_TYPE_CQ_ERROR = 0x04,
90 MTHCA_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
91 MTHCA_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
92 MTHCA_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
93 MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
94 MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
95 MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
96 MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
97 MTHCA_EVENT_TYPE_PORT_CHANGE = 0x09,
98 MTHCA_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
99 MTHCA_EVENT_TYPE_ECC_DETECT = 0x0e,
100 MTHCA_EVENT_TYPE_CMD = 0x0a
101};
102
103#define MTHCA_ASYNC_EVENT_MASK ((1ULL << MTHCA_EVENT_TYPE_PATH_MIG) | \
104 (1ULL << MTHCA_EVENT_TYPE_COMM_EST) | \
105 (1ULL << MTHCA_EVENT_TYPE_SQ_DRAINED) | \
106 (1ULL << MTHCA_EVENT_TYPE_CQ_ERROR) | \
107 (1ULL << MTHCA_EVENT_TYPE_WQ_CATAS_ERROR) | \
108 (1ULL << MTHCA_EVENT_TYPE_EEC_CATAS_ERROR) | \
109 (1ULL << MTHCA_EVENT_TYPE_PATH_MIG_FAILED) | \
110 (1ULL << MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
111 (1ULL << MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR) | \
112 (1ULL << MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR) | \
113 (1ULL << MTHCA_EVENT_TYPE_PORT_CHANGE) | \
114 (1ULL << MTHCA_EVENT_TYPE_ECC_DETECT))
Roland Dreier90f104d2005-10-06 13:15:56 -0700115#define MTHCA_SRQ_EVENT_MASK ((1ULL << MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR) | \
116 (1ULL << MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
117 (1ULL << MTHCA_EVENT_TYPE_SRQ_LIMIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define MTHCA_CMD_EVENT_MASK (1ULL << MTHCA_EVENT_TYPE_CMD)
119
120#define MTHCA_EQ_DB_INC_CI (1 << 24)
121#define MTHCA_EQ_DB_REQ_NOT (2 << 24)
122#define MTHCA_EQ_DB_DISARM_CQ (3 << 24)
123#define MTHCA_EQ_DB_SET_CI (4 << 24)
124#define MTHCA_EQ_DB_ALWAYS_ARM (5 << 24)
125
126struct mthca_eqe {
127 u8 reserved1;
128 u8 type;
129 u8 reserved2;
130 u8 subtype;
131 union {
132 u32 raw[6];
133 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700134 __be32 cqn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 } __attribute__((packed)) comp;
136 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700137 u16 reserved1;
138 __be16 token;
139 u32 reserved2;
140 u8 reserved3[3];
141 u8 status;
142 __be64 out_param;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 } __attribute__((packed)) cmd;
144 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700145 __be32 qpn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 } __attribute__((packed)) qp;
147 struct {
Roland Dreier90f104d2005-10-06 13:15:56 -0700148 __be32 srqn;
149 } __attribute__((packed)) srq;
150 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700151 __be32 cqn;
152 u32 reserved1;
153 u8 reserved2[3];
154 u8 syndrome;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 } __attribute__((packed)) cq_err;
156 struct {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700157 u32 reserved1[2];
158 __be32 port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 } __attribute__((packed)) port_change;
160 } event;
161 u8 reserved3[3];
162 u8 owner;
163} __attribute__((packed));
164
165#define MTHCA_EQ_ENTRY_OWNER_SW (0 << 7)
166#define MTHCA_EQ_ENTRY_OWNER_HW (1 << 7)
167
168static inline u64 async_mask(struct mthca_dev *dev)
169{
170 return dev->mthca_flags & MTHCA_FLAG_SRQ ?
171 MTHCA_ASYNC_EVENT_MASK | MTHCA_SRQ_EVENT_MASK :
172 MTHCA_ASYNC_EVENT_MASK;
173}
174
175static inline void tavor_set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
176{
Sean Hefty97f52eb2005-08-13 21:05:57 -0700177 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179 doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_SET_CI | eq->eqn);
180 doorbell[1] = cpu_to_be32(ci & (eq->nent - 1));
181
182 /*
183 * This barrier makes sure that all updates to ownership bits
184 * done by set_eqe_hw() hit memory before the consumer index
185 * is updated. set_eq_ci() allows the HCA to possibly write
186 * more EQ entries, and we want to avoid the exceedingly
187 * unlikely possibility of the HCA writing an entry and then
188 * having set_eqe_hw() overwrite the owner field.
189 */
190 wmb();
191 mthca_write64(doorbell,
192 dev->kar + MTHCA_EQ_DOORBELL,
193 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
194}
195
196static inline void arbel_set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
197{
198 /* See comment in tavor_set_eq_ci() above. */
199 wmb();
Sean Hefty97f52eb2005-08-13 21:05:57 -0700200 __raw_writel((__force u32) cpu_to_be32(ci),
201 dev->eq_regs.arbel.eq_set_ci_base + eq->eqn * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 /* We still want ordering, just not swabbing, so add a barrier */
203 mb();
204}
205
206static inline void set_eq_ci(struct mthca_dev *dev, struct mthca_eq *eq, u32 ci)
207{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700208 if (mthca_is_memfree(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 arbel_set_eq_ci(dev, eq, ci);
210 else
211 tavor_set_eq_ci(dev, eq, ci);
212}
213
214static inline void tavor_eq_req_not(struct mthca_dev *dev, int eqn)
215{
Sean Hefty97f52eb2005-08-13 21:05:57 -0700216 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218 doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_REQ_NOT | eqn);
219 doorbell[1] = 0;
220
221 mthca_write64(doorbell,
222 dev->kar + MTHCA_EQ_DOORBELL,
223 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
224}
225
226static inline void arbel_eq_req_not(struct mthca_dev *dev, u32 eqn_mask)
227{
228 writel(eqn_mask, dev->eq_regs.arbel.eq_arm);
229}
230
231static inline void disarm_cq(struct mthca_dev *dev, int eqn, int cqn)
232{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700233 if (!mthca_is_memfree(dev)) {
Sean Hefty97f52eb2005-08-13 21:05:57 -0700234 __be32 doorbell[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236 doorbell[0] = cpu_to_be32(MTHCA_EQ_DB_DISARM_CQ | eqn);
237 doorbell[1] = cpu_to_be32(cqn);
238
239 mthca_write64(doorbell,
240 dev->kar + MTHCA_EQ_DOORBELL,
241 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
242 }
243}
244
245static inline struct mthca_eqe *get_eqe(struct mthca_eq *eq, u32 entry)
246{
247 unsigned long off = (entry & (eq->nent - 1)) * MTHCA_EQ_ENTRY_SIZE;
248 return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
249}
250
251static inline struct mthca_eqe* next_eqe_sw(struct mthca_eq *eq)
252{
253 struct mthca_eqe* eqe;
254 eqe = get_eqe(eq, eq->cons_index);
255 return (MTHCA_EQ_ENTRY_OWNER_HW & eqe->owner) ? NULL : eqe;
256}
257
258static inline void set_eqe_hw(struct mthca_eqe *eqe)
259{
260 eqe->owner = MTHCA_EQ_ENTRY_OWNER_HW;
261}
262
263static void port_change(struct mthca_dev *dev, int port, int active)
264{
265 struct ib_event record;
266
267 mthca_dbg(dev, "Port change to %s for port %d\n",
268 active ? "active" : "down", port);
269
270 record.device = &dev->ib_dev;
271 record.event = active ? IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
272 record.element.port_num = port;
273
274 ib_dispatch_event(&record);
275}
276
277static int mthca_eq_int(struct mthca_dev *dev, struct mthca_eq *eq)
278{
279 struct mthca_eqe *eqe;
280 int disarm_cqn;
Michael S. Tsirkin92898522006-01-09 14:04:40 -0800281 int eqes_found = 0;
282 int set_ci = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
284 while ((eqe = next_eqe_sw(eq))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 /*
286 * Make sure we read EQ entry contents after we've
287 * checked the ownership bit.
288 */
289 rmb();
290
291 switch (eqe->type) {
292 case MTHCA_EVENT_TYPE_COMP:
293 disarm_cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
294 disarm_cq(dev, eq->eqn, disarm_cqn);
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700295 mthca_cq_completion(dev, disarm_cqn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 break;
297
298 case MTHCA_EVENT_TYPE_PATH_MIG:
299 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
300 IB_EVENT_PATH_MIG);
301 break;
302
303 case MTHCA_EVENT_TYPE_COMM_EST:
304 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
305 IB_EVENT_COMM_EST);
306 break;
307
308 case MTHCA_EVENT_TYPE_SQ_DRAINED:
309 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
310 IB_EVENT_SQ_DRAINED);
311 break;
312
Roland Dreier90f104d2005-10-06 13:15:56 -0700313 case MTHCA_EVENT_TYPE_SRQ_QP_LAST_WQE:
314 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
315 IB_EVENT_QP_LAST_WQE_REACHED);
316 break;
317
318 case MTHCA_EVENT_TYPE_SRQ_LIMIT:
319 mthca_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) & 0xffffff,
320 IB_EVENT_SRQ_LIMIT_REACHED);
321 break;
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 case MTHCA_EVENT_TYPE_WQ_CATAS_ERROR:
324 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
325 IB_EVENT_QP_FATAL);
326 break;
327
328 case MTHCA_EVENT_TYPE_PATH_MIG_FAILED:
329 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
330 IB_EVENT_PATH_MIG_ERR);
331 break;
332
333 case MTHCA_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
334 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
335 IB_EVENT_QP_REQ_ERR);
336 break;
337
338 case MTHCA_EVENT_TYPE_WQ_ACCESS_ERROR:
339 mthca_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) & 0xffffff,
340 IB_EVENT_QP_ACCESS_ERR);
341 break;
342
343 case MTHCA_EVENT_TYPE_CMD:
344 mthca_cmd_event(dev,
345 be16_to_cpu(eqe->event.cmd.token),
346 eqe->event.cmd.status,
347 be64_to_cpu(eqe->event.cmd.out_param));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 break;
349
350 case MTHCA_EVENT_TYPE_PORT_CHANGE:
351 port_change(dev,
352 (be32_to_cpu(eqe->event.port_change.port) >> 28) & 3,
353 eqe->subtype == 0x4);
354 break;
355
356 case MTHCA_EVENT_TYPE_CQ_ERROR:
Roland Dreierb87dcfb2005-04-16 15:26:22 -0700357 mthca_warn(dev, "CQ %s on CQN %06x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 eqe->event.cq_err.syndrome == 1 ?
359 "overrun" : "access violation",
Roland Dreierb87dcfb2005-04-16 15:26:22 -0700360 be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
Michael S. Tsirkinaffcd502005-10-29 07:39:42 -0700361 mthca_cq_event(dev, be32_to_cpu(eqe->event.cq_err.cqn),
362 IB_EVENT_CQ_ERR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 break;
364
365 case MTHCA_EVENT_TYPE_EQ_OVERFLOW:
366 mthca_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
367 break;
368
369 case MTHCA_EVENT_TYPE_EEC_CATAS_ERROR:
370 case MTHCA_EVENT_TYPE_SRQ_CATAS_ERROR:
371 case MTHCA_EVENT_TYPE_LOCAL_CATAS_ERROR:
372 case MTHCA_EVENT_TYPE_ECC_DETECT:
373 default:
374 mthca_warn(dev, "Unhandled event %02x(%02x) on EQ %d\n",
375 eqe->type, eqe->subtype, eq->eqn);
376 break;
377 };
378
379 set_eqe_hw(eqe);
380 ++eq->cons_index;
381 eqes_found = 1;
Michael S. Tsirkin92898522006-01-09 14:04:40 -0800382 ++set_ci;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Michael S. Tsirkin92898522006-01-09 14:04:40 -0800384 /*
385 * The HCA will think the queue has overflowed if we
386 * don't tell it we've been processing events. We
387 * create our EQs with MTHCA_NUM_SPARE_EQE extra
388 * entries, so we must update our consumer index at
389 * least that often.
390 */
391 if (unlikely(set_ci >= MTHCA_NUM_SPARE_EQE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 /*
393 * Conditional on hca_type is OK here because
394 * this is a rare case, not the fast path.
395 */
396 set_eq_ci(dev, eq, eq->cons_index);
397 set_ci = 0;
398 }
399 }
400
401 /*
402 * Rely on caller to set consumer index so that we don't have
403 * to test hca_type in our interrupt handling fast path.
404 */
405 return eqes_found;
406}
407
David Howells7d12e782006-10-05 14:55:46 +0100408static irqreturn_t mthca_tavor_interrupt(int irq, void *dev_ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
410 struct mthca_dev *dev = dev_ptr;
411 u32 ecr;
412 int i;
413
414 if (dev->eq_table.clr_mask)
415 writel(dev->eq_table.clr_mask, dev->eq_table.clr_int);
416
417 ecr = readl(dev->eq_regs.tavor.ecr_base + 4);
Roland Dreierc8e0ca62005-10-22 09:43:29 -0700418 if (!ecr)
419 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Roland Dreierc8e0ca62005-10-22 09:43:29 -0700421 writel(ecr, dev->eq_regs.tavor.ecr_base +
422 MTHCA_ECR_CLR_BASE - MTHCA_ECR_BASE + 4);
423
424 for (i = 0; i < MTHCA_NUM_EQ; ++i)
425 if (ecr & dev->eq_table.eq[i].eqn_mask) {
426 if (mthca_eq_int(dev, &dev->eq_table.eq[i]))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 tavor_set_eq_ci(dev, &dev->eq_table.eq[i],
428 dev->eq_table.eq[i].cons_index);
Roland Dreierc8e0ca62005-10-22 09:43:29 -0700429 tavor_eq_req_not(dev, dev->eq_table.eq[i].eqn);
430 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Roland Dreierc8e0ca62005-10-22 09:43:29 -0700432 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433}
434
David Howells7d12e782006-10-05 14:55:46 +0100435static irqreturn_t mthca_tavor_msi_x_interrupt(int irq, void *eq_ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436{
437 struct mthca_eq *eq = eq_ptr;
438 struct mthca_dev *dev = eq->dev;
439
440 mthca_eq_int(dev, eq);
441 tavor_set_eq_ci(dev, eq, eq->cons_index);
442 tavor_eq_req_not(dev, eq->eqn);
443
444 /* MSI-X vectors always belong to us */
445 return IRQ_HANDLED;
446}
447
David Howells7d12e782006-10-05 14:55:46 +0100448static irqreturn_t mthca_arbel_interrupt(int irq, void *dev_ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 struct mthca_dev *dev = dev_ptr;
451 int work = 0;
452 int i;
453
454 if (dev->eq_table.clr_mask)
455 writel(dev->eq_table.clr_mask, dev->eq_table.clr_int);
456
457 for (i = 0; i < MTHCA_NUM_EQ; ++i)
458 if (mthca_eq_int(dev, &dev->eq_table.eq[i])) {
459 work = 1;
460 arbel_set_eq_ci(dev, &dev->eq_table.eq[i],
461 dev->eq_table.eq[i].cons_index);
462 }
463
464 arbel_eq_req_not(dev, dev->eq_table.arm_mask);
465
466 return IRQ_RETVAL(work);
467}
468
David Howells7d12e782006-10-05 14:55:46 +0100469static irqreturn_t mthca_arbel_msi_x_interrupt(int irq, void *eq_ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
471 struct mthca_eq *eq = eq_ptr;
472 struct mthca_dev *dev = eq->dev;
473
474 mthca_eq_int(dev, eq);
475 arbel_set_eq_ci(dev, eq, eq->cons_index);
476 arbel_eq_req_not(dev, eq->eqn_mask);
477
478 /* MSI-X vectors always belong to us */
479 return IRQ_HANDLED;
480}
481
482static int __devinit mthca_create_eq(struct mthca_dev *dev,
483 int nent,
484 u8 intr,
485 struct mthca_eq *eq)
486{
Michael S. Tsirkin46620052006-01-05 16:17:38 -0800487 int npages;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 u64 *dma_list = NULL;
489 dma_addr_t t;
Roland Dreiered878452005-06-27 14:36:45 -0700490 struct mthca_mailbox *mailbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 struct mthca_eq_context *eq_context;
492 int err = -ENOMEM;
493 int i;
494 u8 status;
495
Roland Dreierc9150332005-09-18 13:52:06 -0700496 eq->dev = dev;
497 eq->nent = roundup_pow_of_two(max(nent, 2));
Roland Dreier2fa5e2e2006-02-01 13:38:24 -0800498 npages = ALIGN(eq->nent * MTHCA_EQ_ENTRY_SIZE, PAGE_SIZE) / PAGE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
500 eq->page_list = kmalloc(npages * sizeof *eq->page_list,
501 GFP_KERNEL);
502 if (!eq->page_list)
503 goto err_out;
504
505 for (i = 0; i < npages; ++i)
506 eq->page_list[i].buf = NULL;
507
508 dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
509 if (!dma_list)
510 goto err_out_free;
511
Roland Dreiered878452005-06-27 14:36:45 -0700512 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
513 if (IS_ERR(mailbox))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 goto err_out_free;
Roland Dreiered878452005-06-27 14:36:45 -0700515 eq_context = mailbox->buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
517 for (i = 0; i < npages; ++i) {
Roland Dreier64dc81f2005-06-27 14:36:40 -0700518 eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
519 PAGE_SIZE, &t, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 if (!eq->page_list[i].buf)
Roland Dreiered878452005-06-27 14:36:45 -0700521 goto err_out_free_pages;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523 dma_list[i] = t;
524 pci_unmap_addr_set(&eq->page_list[i], mapping, t);
525
526 memset(eq->page_list[i].buf, 0, PAGE_SIZE);
527 }
528
Roland Dreierc9150332005-09-18 13:52:06 -0700529 for (i = 0; i < eq->nent; ++i)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 set_eqe_hw(get_eqe(eq, i));
531
532 eq->eqn = mthca_alloc(&dev->eq_table.alloc);
533 if (eq->eqn == -1)
Roland Dreiered878452005-06-27 14:36:45 -0700534 goto err_out_free_pages;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
536 err = mthca_mr_alloc_phys(dev, dev->driver_pd.pd_num,
537 dma_list, PAGE_SHIFT, npages,
538 0, npages * PAGE_SIZE,
539 MTHCA_MPT_FLAG_LOCAL_WRITE |
540 MTHCA_MPT_FLAG_LOCAL_READ,
541 &eq->mr);
542 if (err)
543 goto err_out_free_eq;
544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 memset(eq_context, 0, sizeof *eq_context);
546 eq_context->flags = cpu_to_be32(MTHCA_EQ_STATUS_OK |
547 MTHCA_EQ_OWNER_HW |
548 MTHCA_EQ_STATE_ARMED |
549 MTHCA_EQ_FLAG_TR);
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700550 if (mthca_is_memfree(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 eq_context->flags |= cpu_to_be32(MTHCA_EQ_STATE_ARBEL);
552
Roland Dreierc9150332005-09-18 13:52:06 -0700553 eq_context->logsize_usrpage = cpu_to_be32((ffs(eq->nent) - 1) << 24);
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700554 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 eq_context->arbel_pd = cpu_to_be32(dev->driver_pd.pd_num);
556 } else {
557 eq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
558 eq_context->tavor_pd = cpu_to_be32(dev->driver_pd.pd_num);
559 }
560 eq_context->intr = intr;
561 eq_context->lkey = cpu_to_be32(eq->mr.ibmr.lkey);
562
Roland Dreiered878452005-06-27 14:36:45 -0700563 err = mthca_SW2HW_EQ(dev, mailbox, eq->eqn, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 if (err) {
565 mthca_warn(dev, "SW2HW_EQ failed (%d)\n", err);
566 goto err_out_free_mr;
567 }
568 if (status) {
569 mthca_warn(dev, "SW2HW_EQ returned status 0x%02x\n",
570 status);
571 err = -EINVAL;
572 goto err_out_free_mr;
573 }
574
575 kfree(dma_list);
Roland Dreiered878452005-06-27 14:36:45 -0700576 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
578 eq->eqn_mask = swab32(1 << eq->eqn);
579 eq->cons_index = 0;
580
581 dev->eq_table.arm_mask |= eq->eqn_mask;
582
583 mthca_dbg(dev, "Allocated EQ %d with %d entries\n",
Roland Dreierc9150332005-09-18 13:52:06 -0700584 eq->eqn, eq->nent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
586 return err;
587
588 err_out_free_mr:
589 mthca_free_mr(dev, &eq->mr);
590
591 err_out_free_eq:
592 mthca_free(&dev->eq_table.alloc, eq->eqn);
593
Roland Dreiered878452005-06-27 14:36:45 -0700594 err_out_free_pages:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 for (i = 0; i < npages; ++i)
596 if (eq->page_list[i].buf)
Roland Dreier64dc81f2005-06-27 14:36:40 -0700597 dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
598 eq->page_list[i].buf,
599 pci_unmap_addr(&eq->page_list[i],
600 mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
Roland Dreiered878452005-06-27 14:36:45 -0700602 mthca_free_mailbox(dev, mailbox);
603
604 err_out_free:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 kfree(eq->page_list);
606 kfree(dma_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
608 err_out:
609 return err;
610}
611
612static void mthca_free_eq(struct mthca_dev *dev,
613 struct mthca_eq *eq)
614{
Roland Dreiered878452005-06-27 14:36:45 -0700615 struct mthca_mailbox *mailbox;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 int err;
617 u8 status;
618 int npages = (eq->nent * MTHCA_EQ_ENTRY_SIZE + PAGE_SIZE - 1) /
619 PAGE_SIZE;
620 int i;
621
Roland Dreiered878452005-06-27 14:36:45 -0700622 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
623 if (IS_ERR(mailbox))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 return;
625
Roland Dreiered878452005-06-27 14:36:45 -0700626 err = mthca_HW2SW_EQ(dev, mailbox, eq->eqn, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 if (err)
628 mthca_warn(dev, "HW2SW_EQ failed (%d)\n", err);
629 if (status)
Bernhard Fischer177214a2005-06-27 14:36:39 -0700630 mthca_warn(dev, "HW2SW_EQ returned status 0x%02x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
632 dev->eq_table.arm_mask &= ~eq->eqn_mask;
633
634 if (0) {
635 mthca_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
636 for (i = 0; i < sizeof (struct mthca_eq_context) / 4; ++i) {
637 if (i % 4 == 0)
638 printk("[%02x] ", i * 4);
Roland Dreiered878452005-06-27 14:36:45 -0700639 printk(" %08x", be32_to_cpup(mailbox->buf + i * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 if ((i + 1) % 4 == 0)
641 printk("\n");
642 }
643 }
644
645 mthca_free_mr(dev, &eq->mr);
646 for (i = 0; i < npages; ++i)
647 pci_free_consistent(dev->pdev, PAGE_SIZE,
648 eq->page_list[i].buf,
649 pci_unmap_addr(&eq->page_list[i], mapping));
650
651 kfree(eq->page_list);
Roland Dreiered878452005-06-27 14:36:45 -0700652 mthca_free_mailbox(dev, mailbox);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653}
654
655static void mthca_free_irqs(struct mthca_dev *dev)
656{
657 int i;
658
659 if (dev->eq_table.have_irq)
660 free_irq(dev->pdev->irq, dev);
661 for (i = 0; i < MTHCA_NUM_EQ; ++i)
662 if (dev->eq_table.eq[i].have_irq)
663 free_irq(dev->eq_table.eq[i].msi_x_vector,
664 dev->eq_table.eq + i);
665}
666
667static int __devinit mthca_map_reg(struct mthca_dev *dev,
668 unsigned long offset, unsigned long size,
669 void __iomem **map)
670{
671 unsigned long base = pci_resource_start(dev->pdev, 0);
672
673 if (!request_mem_region(base + offset, size, DRV_NAME))
674 return -EBUSY;
675
676 *map = ioremap(base + offset, size);
677 if (!*map) {
678 release_mem_region(base + offset, size);
679 return -ENOMEM;
680 }
681
682 return 0;
683}
684
685static void mthca_unmap_reg(struct mthca_dev *dev, unsigned long offset,
686 unsigned long size, void __iomem *map)
687{
688 unsigned long base = pci_resource_start(dev->pdev, 0);
689
690 release_mem_region(base + offset, size);
691 iounmap(map);
692}
693
694static int __devinit mthca_map_eq_regs(struct mthca_dev *dev)
695{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700696 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /*
698 * We assume that the EQ arm and EQ set CI registers
699 * fall within the first BAR. We can't trust the
700 * values firmware gives us, since those addresses are
701 * valid on the HCA's side of the PCI bus but not
702 * necessarily the host side.
703 */
704 if (mthca_map_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
705 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
706 &dev->clr_base)) {
707 mthca_err(dev, "Couldn't map interrupt clear register, "
708 "aborting.\n");
709 return -ENOMEM;
710 }
711
712 /*
713 * Add 4 because we limit ourselves to EQs 0 ... 31,
714 * so we only need the low word of the register.
715 */
716 if (mthca_map_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
717 dev->fw.arbel.eq_arm_base) + 4, 4,
718 &dev->eq_regs.arbel.eq_arm)) {
Bernhard Fischer177214a2005-06-27 14:36:39 -0700719 mthca_err(dev, "Couldn't map EQ arm register, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
721 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
722 dev->clr_base);
723 return -ENOMEM;
724 }
725
726 if (mthca_map_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
727 dev->fw.arbel.eq_set_ci_base,
728 MTHCA_EQ_SET_CI_SIZE,
729 &dev->eq_regs.arbel.eq_set_ci_base)) {
Bernhard Fischer177214a2005-06-27 14:36:39 -0700730 mthca_err(dev, "Couldn't map EQ CI register, aborting.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 mthca_unmap_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
732 dev->fw.arbel.eq_arm_base) + 4, 4,
733 dev->eq_regs.arbel.eq_arm);
734 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
735 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
736 dev->clr_base);
737 return -ENOMEM;
738 }
739 } else {
740 if (mthca_map_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
741 &dev->clr_base)) {
742 mthca_err(dev, "Couldn't map interrupt clear register, "
743 "aborting.\n");
744 return -ENOMEM;
745 }
746
747 if (mthca_map_reg(dev, MTHCA_ECR_BASE,
748 MTHCA_ECR_SIZE + MTHCA_ECR_CLR_SIZE,
749 &dev->eq_regs.tavor.ecr_base)) {
750 mthca_err(dev, "Couldn't map ecr register, "
751 "aborting.\n");
752 mthca_unmap_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
753 dev->clr_base);
754 return -ENOMEM;
755 }
756 }
757
758 return 0;
759
760}
761
Roland Dreiere1f78682006-03-29 09:36:46 -0800762static void mthca_unmap_eq_regs(struct mthca_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700764 if (mthca_is_memfree(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
766 dev->fw.arbel.eq_set_ci_base,
767 MTHCA_EQ_SET_CI_SIZE,
768 dev->eq_regs.arbel.eq_set_ci_base);
769 mthca_unmap_reg(dev, ((pci_resource_len(dev->pdev, 0) - 1) &
770 dev->fw.arbel.eq_arm_base) + 4, 4,
771 dev->eq_regs.arbel.eq_arm);
772 mthca_unmap_reg(dev, (pci_resource_len(dev->pdev, 0) - 1) &
773 dev->fw.arbel.clr_int_base, MTHCA_CLR_INT_SIZE,
774 dev->clr_base);
775 } else {
776 mthca_unmap_reg(dev, MTHCA_ECR_BASE,
777 MTHCA_ECR_SIZE + MTHCA_ECR_CLR_SIZE,
778 dev->eq_regs.tavor.ecr_base);
779 mthca_unmap_reg(dev, MTHCA_CLR_INT_BASE, MTHCA_CLR_INT_SIZE,
780 dev->clr_base);
781 }
782}
783
784int __devinit mthca_map_eq_icm(struct mthca_dev *dev, u64 icm_virt)
785{
786 int ret;
787 u8 status;
788
789 /*
790 * We assume that mapping one page is enough for the whole EQ
791 * context table. This is fine with all current HCAs, because
792 * we only use 32 EQs and each EQ uses 32 bytes of context
793 * memory, or 1 KB total.
794 */
795 dev->eq_table.icm_virt = icm_virt;
796 dev->eq_table.icm_page = alloc_page(GFP_HIGHUSER);
797 if (!dev->eq_table.icm_page)
798 return -ENOMEM;
799 dev->eq_table.icm_dma = pci_map_page(dev->pdev, dev->eq_table.icm_page, 0,
800 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
801 if (pci_dma_mapping_error(dev->eq_table.icm_dma)) {
802 __free_page(dev->eq_table.icm_page);
803 return -ENOMEM;
804 }
805
806 ret = mthca_MAP_ICM_page(dev, dev->eq_table.icm_dma, icm_virt, &status);
807 if (!ret && status)
808 ret = -EINVAL;
809 if (ret) {
810 pci_unmap_page(dev->pdev, dev->eq_table.icm_dma, PAGE_SIZE,
811 PCI_DMA_BIDIRECTIONAL);
812 __free_page(dev->eq_table.icm_page);
813 }
814
815 return ret;
816}
817
Roland Dreiere1f78682006-03-29 09:36:46 -0800818void mthca_unmap_eq_icm(struct mthca_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 u8 status;
821
Ishai Rabinovitz8d3ef292006-03-01 22:33:11 -0800822 mthca_UNMAP_ICM(dev, dev->eq_table.icm_virt, 1, &status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 pci_unmap_page(dev->pdev, dev->eq_table.icm_dma, PAGE_SIZE,
824 PCI_DMA_BIDIRECTIONAL);
825 __free_page(dev->eq_table.icm_page);
826}
827
828int __devinit mthca_init_eq_table(struct mthca_dev *dev)
829{
830 int err;
831 u8 status;
832 u8 intr;
833 int i;
834
835 err = mthca_alloc_init(&dev->eq_table.alloc,
836 dev->limits.num_eqs,
837 dev->limits.num_eqs - 1,
838 dev->limits.reserved_eqs);
839 if (err)
840 return err;
841
842 err = mthca_map_eq_regs(dev);
843 if (err)
844 goto err_out_free;
845
846 if (dev->mthca_flags & MTHCA_FLAG_MSI ||
847 dev->mthca_flags & MTHCA_FLAG_MSI_X) {
848 dev->eq_table.clr_mask = 0;
849 } else {
850 dev->eq_table.clr_mask =
851 swab32(1 << (dev->eq_table.inta_pin & 31));
852 dev->eq_table.clr_int = dev->clr_base +
Michael S. Tsirkinf7ed3a52005-09-26 09:29:33 -0700853 (dev->eq_table.inta_pin < 32 ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
855
856 dev->eq_table.arm_mask = 0;
857
858 intr = (dev->mthca_flags & MTHCA_FLAG_MSI) ?
859 128 : dev->eq_table.inta_pin;
860
Michael S. Tsirkin92898522006-01-09 14:04:40 -0800861 err = mthca_create_eq(dev, dev->limits.num_cqs + MTHCA_NUM_SPARE_EQE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 128 : intr,
863 &dev->eq_table.eq[MTHCA_EQ_COMP]);
864 if (err)
865 goto err_out_unmap;
866
Michael S. Tsirkin92898522006-01-09 14:04:40 -0800867 err = mthca_create_eq(dev, MTHCA_NUM_ASYNC_EQE + MTHCA_NUM_SPARE_EQE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 129 : intr,
869 &dev->eq_table.eq[MTHCA_EQ_ASYNC]);
870 if (err)
871 goto err_out_comp;
872
Michael S. Tsirkin92898522006-01-09 14:04:40 -0800873 err = mthca_create_eq(dev, MTHCA_NUM_CMD_EQE + MTHCA_NUM_SPARE_EQE,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 (dev->mthca_flags & MTHCA_FLAG_MSI_X) ? 130 : intr,
875 &dev->eq_table.eq[MTHCA_EQ_CMD]);
876 if (err)
877 goto err_out_async;
878
879 if (dev->mthca_flags & MTHCA_FLAG_MSI_X) {
880 static const char *eq_name[] = {
881 [MTHCA_EQ_COMP] = DRV_NAME " (comp)",
882 [MTHCA_EQ_ASYNC] = DRV_NAME " (async)",
883 [MTHCA_EQ_CMD] = DRV_NAME " (cmd)"
884 };
885
886 for (i = 0; i < MTHCA_NUM_EQ; ++i) {
887 err = request_irq(dev->eq_table.eq[i].msi_x_vector,
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700888 mthca_is_memfree(dev) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 mthca_arbel_msi_x_interrupt :
890 mthca_tavor_msi_x_interrupt,
891 0, eq_name[i], dev->eq_table.eq + i);
892 if (err)
893 goto err_out_cmd;
894 dev->eq_table.eq[i].have_irq = 1;
895 }
896 } else {
897 err = request_irq(dev->pdev->irq,
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700898 mthca_is_memfree(dev) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 mthca_arbel_interrupt :
900 mthca_tavor_interrupt,
Thomas Gleixnerdace1452006-07-01 19:29:38 -0700901 IRQF_SHARED, DRV_NAME, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 if (err)
903 goto err_out_cmd;
904 dev->eq_table.have_irq = 1;
905 }
906
907 err = mthca_MAP_EQ(dev, async_mask(dev),
908 0, dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, &status);
909 if (err)
910 mthca_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
911 dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, err);
912 if (status)
913 mthca_warn(dev, "MAP_EQ for async EQ %d returned status 0x%02x\n",
914 dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, status);
915
916 err = mthca_MAP_EQ(dev, MTHCA_CMD_EVENT_MASK,
917 0, dev->eq_table.eq[MTHCA_EQ_CMD].eqn, &status);
918 if (err)
919 mthca_warn(dev, "MAP_EQ for cmd EQ %d failed (%d)\n",
920 dev->eq_table.eq[MTHCA_EQ_CMD].eqn, err);
921 if (status)
922 mthca_warn(dev, "MAP_EQ for cmd EQ %d returned status 0x%02x\n",
923 dev->eq_table.eq[MTHCA_EQ_CMD].eqn, status);
924
Roland Dreier6b63e302006-03-20 10:08:25 -0800925 for (i = 0; i < MTHCA_NUM_EQ; ++i)
Roland Dreierd10ddbf2005-04-16 15:26:32 -0700926 if (mthca_is_memfree(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 arbel_eq_req_not(dev, dev->eq_table.eq[i].eqn_mask);
928 else
929 tavor_eq_req_not(dev, dev->eq_table.eq[i].eqn);
930
931 return 0;
932
933err_out_cmd:
934 mthca_free_irqs(dev);
935 mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_CMD]);
936
937err_out_async:
938 mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_ASYNC]);
939
940err_out_comp:
941 mthca_free_eq(dev, &dev->eq_table.eq[MTHCA_EQ_COMP]);
942
943err_out_unmap:
944 mthca_unmap_eq_regs(dev);
945
946err_out_free:
947 mthca_alloc_cleanup(&dev->eq_table.alloc);
948 return err;
949}
950
Roland Dreiere1f78682006-03-29 09:36:46 -0800951void mthca_cleanup_eq_table(struct mthca_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952{
953 u8 status;
954 int i;
955
956 mthca_free_irqs(dev);
957
958 mthca_MAP_EQ(dev, async_mask(dev),
959 1, dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn, &status);
960 mthca_MAP_EQ(dev, MTHCA_CMD_EVENT_MASK,
961 1, dev->eq_table.eq[MTHCA_EQ_CMD].eqn, &status);
962
963 for (i = 0; i < MTHCA_NUM_EQ; ++i)
964 mthca_free_eq(dev, &dev->eq_table.eq[i]);
965
966 mthca_unmap_eq_regs(dev);
967
968 mthca_alloc_cleanup(&dev->eq_table.alloc);
969}