blob: 5fa452e8cff923bfa54807769e9f5a05800549d8 [file] [log] [blame]
Chris Dearman9318c512006-06-20 17:15:20 +01001/*
2 * Copyright (C) 2006 Chris Dearman (chris@mips.com),
3 */
4#include <linux/init.h>
5#include <linux/kernel.h>
6#include <linux/sched.h>
7#include <linux/mm.h>
8
Ralf Baechle69f24d12013-09-17 10:25:47 +02009#include <asm/cpu-type.h>
Chris Dearman9318c512006-06-20 17:15:20 +010010#include <asm/mipsregs.h>
11#include <asm/bcache.h>
12#include <asm/cacheops.h>
13#include <asm/page.h>
14#include <asm/pgtable.h>
Chris Dearman9318c512006-06-20 17:15:20 +010015#include <asm/mmu_context.h>
16#include <asm/r4kcache.h>
Paul Burton7d53e9c2015-07-09 10:40:42 +010017#include <asm/mips-cm.h>
Chris Dearman9318c512006-06-20 17:15:20 +010018
19/*
20 * MIPS32/MIPS64 L2 cache handling
21 */
22
23/*
24 * Writeback and invalidate the secondary cache before DMA.
25 */
26static void mips_sc_wback_inv(unsigned long addr, unsigned long size)
27{
Atsushi Nemotoa2c2bc42006-06-22 19:42:43 +090028 blast_scache_range(addr, addr + size);
Chris Dearman9318c512006-06-20 17:15:20 +010029}
30
31/*
32 * Invalidate the secondary cache before DMA.
33 */
34static void mips_sc_inv(unsigned long addr, unsigned long size)
35{
Kevin Cernekee96983ff2009-09-18 19:12:45 -070036 unsigned long lsize = cpu_scache_line_size();
37 unsigned long almask = ~(lsize - 1);
38
39 cache_op(Hit_Writeback_Inv_SD, addr & almask);
40 cache_op(Hit_Writeback_Inv_SD, (addr + size - 1) & almask);
Atsushi Nemotoa2c2bc42006-06-22 19:42:43 +090041 blast_inv_scache_range(addr, addr + size);
Chris Dearman9318c512006-06-20 17:15:20 +010042}
43
44static void mips_sc_enable(void)
45{
46 /* L2 cache is permanently enabled */
47}
48
49static void mips_sc_disable(void)
50{
51 /* L2 cache is permanently enabled */
52}
53
54static struct bcache_ops mips_sc_ops = {
55 .bc_enable = mips_sc_enable,
56 .bc_disable = mips_sc_disable,
57 .bc_wback_inv = mips_sc_wback_inv,
58 .bc_inv = mips_sc_inv
59};
60
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070061/*
62 * Check if the L2 cache controller is activated on a particular platform.
63 * MTI's L2 controller and the L2 cache controller of Broadcom's BMIPS
64 * cores both use c0_config2's bit 12 as "L2 Bypass" bit, that is the
65 * cache being disabled. However there is no guarantee for this to be
66 * true on all platforms. In an act of stupidity the spec defined bits
67 * 12..15 as implementation defined so below function will eventually have
68 * to be replaced by a platform specific probe.
69 */
70static inline int mips_sc_is_activated(struct cpuinfo_mips *c)
71{
Kevin Cernekee081d8352010-11-02 22:28:01 -070072 unsigned int config2 = read_c0_config2();
73 unsigned int tmp;
74
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070075 /* Check the bypass bit (L2B) */
Ralf Baechle69f24d12013-09-17 10:25:47 +020076 switch (current_cpu_type()) {
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070077 case CPU_34K:
78 case CPU_74K:
79 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -060080 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +000081 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +000082 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +000083 case CPU_P5600:
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070084 case CPU_BMIPS5000:
Leonid Yegoshin46950892014-11-24 12:59:01 +000085 case CPU_QEMU_GENERIC:
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070086 if (config2 & (1 << 12))
87 return 0;
88 }
89
90 tmp = (config2 >> 4) & 0x0f;
91 if (0 < tmp && tmp <= 7)
92 c->scache.linesz = 2 << tmp;
93 else
94 return 0;
Kevin Cernekee081d8352010-11-02 22:28:01 -070095 return 1;
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -070096}
97
Paul Burton7d53e9c2015-07-09 10:40:42 +010098static int __init mips_sc_probe_cm3(void)
99{
100 struct cpuinfo_mips *c = &current_cpu_data;
101 unsigned long cfg = read_gcr_l2_config();
102 unsigned long sets, line_sz, assoc;
103
104 if (cfg & CM_GCR_L2_CONFIG_BYPASS_MSK)
105 return 0;
106
107 sets = cfg & CM_GCR_L2_CONFIG_SET_SIZE_MSK;
108 sets >>= CM_GCR_L2_CONFIG_SET_SIZE_SHF;
109 c->scache.sets = 64 << sets;
110
111 line_sz = cfg & CM_GCR_L2_CONFIG_LINE_SIZE_MSK;
112 line_sz >>= CM_GCR_L2_CONFIG_LINE_SIZE_SHF;
113 c->scache.linesz = 2 << line_sz;
114
115 assoc = cfg & CM_GCR_L2_CONFIG_ASSOC_MSK;
116 assoc >>= CM_GCR_L2_CONFIG_ASSOC_SHF;
117 c->scache.ways = assoc + 1;
118 c->scache.waysize = c->scache.sets * c->scache.linesz;
119 c->scache.waybit = __ffs(c->scache.waysize);
120
121 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
122
123 return 1;
124}
125
Chris Dearman9318c512006-06-20 17:15:20 +0100126static inline int __init mips_sc_probe(void)
127{
128 struct cpuinfo_mips *c = &current_cpu_data;
129 unsigned int config1, config2;
130 unsigned int tmp;
131
132 /* Mark as not present until probe completed */
133 c->scache.flags |= MIPS_CACHE_NOT_PRESENT;
134
Paul Burton7d53e9c2015-07-09 10:40:42 +0100135 if (mips_cm_revision() >= CM_REV_CM3)
136 return mips_sc_probe_cm3();
137
Chris Dearman9318c512006-06-20 17:15:20 +0100138 /* Ignore anything but MIPSxx processors */
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +0000139 if (!(c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
Markos Chandrasb5ad2c22015-01-15 10:28:29 +0000140 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
141 MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)))
Chris Dearman9318c512006-06-20 17:15:20 +0100142 return 0;
143
144 /* Does this MIPS32/MIPS64 CPU have a config2 register? */
145 config1 = read_c0_config1();
146 if (!(config1 & MIPS_CONF_M))
147 return 0;
148
149 config2 = read_c0_config2();
Kevin Cernekeeea31a6b2010-10-20 20:05:42 -0700150
151 if (!mips_sc_is_activated(c))
Chris Dearman9318c512006-06-20 17:15:20 +0100152 return 0;
153
154 tmp = (config2 >> 8) & 0x0f;
155 if (0 <= tmp && tmp <= 7)
156 c->scache.sets = 64 << tmp;
157 else
158 return 0;
159
160 tmp = (config2 >> 0) & 0x0f;
161 if (0 <= tmp && tmp <= 7)
162 c->scache.ways = tmp + 1;
163 else
164 return 0;
165
166 c->scache.waysize = c->scache.sets * c->scache.linesz;
Atsushi Nemotoa2c2bc42006-06-22 19:42:43 +0900167 c->scache.waybit = __ffs(c->scache.waysize);
Chris Dearman9318c512006-06-20 17:15:20 +0100168
169 c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
170
171 return 1;
172}
173
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000174int mips_sc_init(void)
Chris Dearman9318c512006-06-20 17:15:20 +0100175{
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100176 int found = mips_sc_probe();
Chris Dearman9318c512006-06-20 17:15:20 +0100177 if (found) {
178 mips_sc_enable();
179 bcops = &mips_sc_ops;
180 }
181 return found;
182}