Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Atheros AR71XX/AR724X/AR913X common routines |
| 3 | * |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 4 | * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com> |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 5 | * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org> |
| 6 | * |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 7 | * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP |
| 8 | * |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or modify it |
| 10 | * under the terms of the GNU General Public License version 2 as published |
| 11 | * by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 15 | #include <linux/init.h> |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/clk.h> |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 18 | #include <linux/clkdev.h> |
Alban Bedel | 411520a | 2015-04-19 14:30:04 +0200 | [diff] [blame] | 19 | #include <linux/clk-provider.h> |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 20 | #include <linux/of.h> |
| 21 | #include <linux/of_address.h> |
Antony Pavlov | af5ad0d | 2016-03-17 06:34:14 +0300 | [diff] [blame] | 22 | #include <dt-bindings/clock/ath79-clk.h> |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 23 | |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 24 | #include <asm/div64.h> |
| 25 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 26 | #include <asm/mach-ath79/ath79.h> |
| 27 | #include <asm/mach-ath79/ar71xx_regs.h> |
| 28 | #include "common.h" |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 29 | #include "machtypes.h" |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 30 | |
| 31 | #define AR71XX_BASE_FREQ 40000000 |
Weijie Gao | c338d59 | 2016-03-17 06:34:09 +0300 | [diff] [blame] | 32 | #define AR724X_BASE_FREQ 40000000 |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 33 | |
Antony Pavlov | af5ad0d | 2016-03-17 06:34:14 +0300 | [diff] [blame] | 34 | static struct clk *clks[ATH79_CLK_END]; |
Alban Bedel | 6451af0 | 2015-05-31 02:18:22 +0200 | [diff] [blame] | 35 | static struct clk_onecell_data clk_data = { |
| 36 | .clks = clks, |
| 37 | .clk_num = ARRAY_SIZE(clks), |
| 38 | }; |
| 39 | |
| 40 | static struct clk *__init ath79_add_sys_clkdev( |
| 41 | const char *id, unsigned long rate) |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 42 | { |
| 43 | struct clk *clk; |
| 44 | int err; |
| 45 | |
Stephen Boyd | 9c938a0 | 2016-04-19 18:33:21 -0700 | [diff] [blame] | 46 | clk = clk_register_fixed_rate(NULL, id, NULL, 0, rate); |
Christophe JAILLET | 20d6f0c | 2016-10-30 09:25:46 +0100 | [diff] [blame] | 47 | if (IS_ERR(clk)) |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 48 | panic("failed to allocate %s clock structure", id); |
| 49 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 50 | err = clk_register_clkdev(clk, id, NULL); |
| 51 | if (err) |
| 52 | panic("unable to register %s clock device", id); |
Alban Bedel | 6451af0 | 2015-05-31 02:18:22 +0200 | [diff] [blame] | 53 | |
| 54 | return clk; |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 55 | } |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 56 | |
| 57 | static void __init ar71xx_clocks_init(void) |
| 58 | { |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 59 | unsigned long ref_rate; |
| 60 | unsigned long cpu_rate; |
| 61 | unsigned long ddr_rate; |
| 62 | unsigned long ahb_rate; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 63 | u32 pll; |
| 64 | u32 freq; |
| 65 | u32 div; |
| 66 | |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 67 | ref_rate = AR71XX_BASE_FREQ; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 68 | |
| 69 | pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG); |
| 70 | |
Alban Bedel | 626a069 | 2015-04-19 14:30:02 +0200 | [diff] [blame] | 71 | div = ((pll >> AR71XX_PLL_FB_SHIFT) & AR71XX_PLL_FB_MASK) + 1; |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 72 | freq = div * ref_rate; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 73 | |
| 74 | div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1; |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 75 | cpu_rate = freq / div; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 76 | |
| 77 | div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1; |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 78 | ddr_rate = freq / div; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 79 | |
| 80 | div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2; |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 81 | ahb_rate = cpu_rate / div; |
| 82 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 83 | ath79_add_sys_clkdev("ref", ref_rate); |
Antony Pavlov | af5ad0d | 2016-03-17 06:34:14 +0300 | [diff] [blame] | 84 | clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate); |
| 85 | clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate); |
| 86 | clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 87 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 88 | clk_add_alias("wdt", NULL, "ahb", NULL); |
| 89 | clk_add_alias("uart", NULL, "ahb", NULL); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 90 | } |
| 91 | |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 92 | static struct clk * __init ath79_reg_ffclk(const char *name, |
| 93 | const char *parent_name, unsigned int mult, unsigned int div) |
| 94 | { |
| 95 | struct clk *clk; |
| 96 | |
| 97 | clk = clk_register_fixed_factor(NULL, name, parent_name, 0, mult, div); |
Amitoj Kaur Chawla | e3b2314 | 2016-08-12 08:36:54 +0530 | [diff] [blame] | 98 | if (IS_ERR(clk)) |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 99 | panic("failed to allocate %s clock structure", name); |
| 100 | |
| 101 | return clk; |
| 102 | } |
| 103 | |
| 104 | static void __init ar724x_clk_init(struct clk *ref_clk, void __iomem *pll_base) |
| 105 | { |
| 106 | u32 pll; |
| 107 | u32 mult, div, ddr_div, ahb_div; |
| 108 | |
| 109 | pll = __raw_readl(pll_base + AR724X_PLL_REG_CPU_CONFIG); |
| 110 | |
| 111 | mult = ((pll >> AR724X_PLL_FB_SHIFT) & AR724X_PLL_FB_MASK); |
| 112 | div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK) * 2; |
| 113 | |
| 114 | ddr_div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1; |
| 115 | ahb_div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2; |
| 116 | |
| 117 | clks[ATH79_CLK_CPU] = ath79_reg_ffclk("cpu", "ref", mult, div); |
| 118 | clks[ATH79_CLK_DDR] = ath79_reg_ffclk("ddr", "ref", mult, div * ddr_div); |
| 119 | clks[ATH79_CLK_AHB] = ath79_reg_ffclk("ahb", "ref", mult, div * ahb_div); |
| 120 | } |
| 121 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 122 | static void __init ar724x_clocks_init(void) |
| 123 | { |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 124 | struct clk *ref_clk; |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 125 | |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 126 | ref_clk = ath79_add_sys_clkdev("ref", AR724X_BASE_FREQ); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 127 | |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 128 | ar724x_clk_init(ref_clk, ath79_pll_base); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 129 | |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 130 | /* just make happy plat_time_init() from arch/mips/ath79/setup.c */ |
| 131 | clk_register_clkdev(clks[ATH79_CLK_CPU], "cpu", NULL); |
| 132 | clk_register_clkdev(clks[ATH79_CLK_DDR], "ddr", NULL); |
| 133 | clk_register_clkdev(clks[ATH79_CLK_AHB], "ahb", NULL); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 134 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 135 | clk_add_alias("wdt", NULL, "ahb", NULL); |
| 136 | clk_add_alias("uart", NULL, "ahb", NULL); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 137 | } |
| 138 | |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 139 | static void __init ar9330_clk_init(struct clk *ref_clk, void __iomem *pll_base) |
| 140 | { |
| 141 | u32 clock_ctrl; |
| 142 | u32 ref_div; |
| 143 | u32 ninit_mul; |
| 144 | u32 out_div; |
| 145 | |
| 146 | u32 cpu_div; |
| 147 | u32 ddr_div; |
| 148 | u32 ahb_div; |
| 149 | |
| 150 | clock_ctrl = __raw_readl(pll_base + AR933X_PLL_CLOCK_CTRL_REG); |
| 151 | if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) { |
| 152 | ref_div = 1; |
| 153 | ninit_mul = 1; |
| 154 | out_div = 1; |
| 155 | |
| 156 | cpu_div = 1; |
| 157 | ddr_div = 1; |
| 158 | ahb_div = 1; |
| 159 | } else { |
| 160 | u32 cpu_config; |
| 161 | u32 t; |
| 162 | |
| 163 | cpu_config = __raw_readl(pll_base + AR933X_PLL_CPU_CONFIG_REG); |
| 164 | |
| 165 | t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) & |
| 166 | AR933X_PLL_CPU_CONFIG_REFDIV_MASK; |
| 167 | ref_div = t; |
| 168 | |
| 169 | ninit_mul = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) & |
| 170 | AR933X_PLL_CPU_CONFIG_NINT_MASK; |
| 171 | |
| 172 | t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & |
| 173 | AR933X_PLL_CPU_CONFIG_OUTDIV_MASK; |
| 174 | if (t == 0) |
| 175 | t = 1; |
| 176 | |
| 177 | out_div = (1 << t); |
| 178 | |
| 179 | cpu_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) & |
| 180 | AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1; |
| 181 | |
| 182 | ddr_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) & |
| 183 | AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1; |
| 184 | |
| 185 | ahb_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) & |
| 186 | AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1; |
| 187 | } |
| 188 | |
| 189 | clks[ATH79_CLK_CPU] = ath79_reg_ffclk("cpu", "ref", |
| 190 | ninit_mul, ref_div * out_div * cpu_div); |
| 191 | clks[ATH79_CLK_DDR] = ath79_reg_ffclk("ddr", "ref", |
| 192 | ninit_mul, ref_div * out_div * ddr_div); |
| 193 | clks[ATH79_CLK_AHB] = ath79_reg_ffclk("ahb", "ref", |
| 194 | ninit_mul, ref_div * out_div * ahb_div); |
| 195 | } |
| 196 | |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 197 | static void __init ar933x_clocks_init(void) |
| 198 | { |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 199 | struct clk *ref_clk; |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 200 | unsigned long ref_rate; |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 201 | u32 t; |
| 202 | |
| 203 | t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP); |
| 204 | if (t & AR933X_BOOTSTRAP_REF_CLK_40) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 205 | ref_rate = (40 * 1000 * 1000); |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 206 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 207 | ref_rate = (25 * 1000 * 1000); |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 208 | |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 209 | ref_clk = ath79_add_sys_clkdev("ref", ref_rate); |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 210 | |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 211 | ar9330_clk_init(ref_clk, ath79_pll_base); |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 212 | |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 213 | /* just make happy plat_time_init() from arch/mips/ath79/setup.c */ |
| 214 | clk_register_clkdev(clks[ATH79_CLK_CPU], "cpu", NULL); |
| 215 | clk_register_clkdev(clks[ATH79_CLK_DDR], "ddr", NULL); |
| 216 | clk_register_clkdev(clks[ATH79_CLK_AHB], "ahb", NULL); |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 217 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 218 | clk_add_alias("wdt", NULL, "ahb", NULL); |
| 219 | clk_add_alias("uart", NULL, "ref", NULL); |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 220 | } |
| 221 | |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 222 | static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac, |
| 223 | u32 frac, u32 out_div) |
| 224 | { |
| 225 | u64 t; |
| 226 | u32 ret; |
| 227 | |
Gabor Juhos | 837f036 | 2013-08-28 10:41:43 +0200 | [diff] [blame] | 228 | t = ref; |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 229 | t *= nint; |
| 230 | do_div(t, ref_div); |
| 231 | ret = t; |
| 232 | |
Gabor Juhos | 837f036 | 2013-08-28 10:41:43 +0200 | [diff] [blame] | 233 | t = ref; |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 234 | t *= nfrac; |
| 235 | do_div(t, ref_div * frac); |
| 236 | ret += t; |
| 237 | |
| 238 | ret /= (1 << out_div); |
| 239 | return ret; |
| 240 | } |
| 241 | |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 242 | static void __init ar934x_clocks_init(void) |
| 243 | { |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 244 | unsigned long ref_rate; |
| 245 | unsigned long cpu_rate; |
| 246 | unsigned long ddr_rate; |
| 247 | unsigned long ahb_rate; |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 248 | u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv; |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 249 | u32 cpu_pll, ddr_pll; |
| 250 | u32 bootstrap; |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 251 | void __iomem *dpll_base; |
| 252 | |
| 253 | dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 254 | |
| 255 | bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP); |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 256 | if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 257 | ref_rate = 40 * 1000 * 1000; |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 258 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 259 | ref_rate = 25 * 1000 * 1000; |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 260 | |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 261 | pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG); |
| 262 | if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) { |
| 263 | out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) & |
| 264 | AR934X_SRIF_DPLL2_OUTDIV_MASK; |
| 265 | pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG); |
| 266 | nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) & |
| 267 | AR934X_SRIF_DPLL1_NINT_MASK; |
| 268 | nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK; |
| 269 | ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) & |
| 270 | AR934X_SRIF_DPLL1_REFDIV_MASK; |
| 271 | frac = 1 << 18; |
| 272 | } else { |
| 273 | pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG); |
| 274 | out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & |
| 275 | AR934X_PLL_CPU_CONFIG_OUTDIV_MASK; |
| 276 | ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) & |
| 277 | AR934X_PLL_CPU_CONFIG_REFDIV_MASK; |
| 278 | nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) & |
| 279 | AR934X_PLL_CPU_CONFIG_NINT_MASK; |
| 280 | nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) & |
| 281 | AR934X_PLL_CPU_CONFIG_NFRAC_MASK; |
| 282 | frac = 1 << 6; |
| 283 | } |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 284 | |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 285 | cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint, |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 286 | nfrac, frac, out_div); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 287 | |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 288 | pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG); |
| 289 | if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) { |
| 290 | out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) & |
| 291 | AR934X_SRIF_DPLL2_OUTDIV_MASK; |
| 292 | pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG); |
| 293 | nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) & |
| 294 | AR934X_SRIF_DPLL1_NINT_MASK; |
| 295 | nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK; |
| 296 | ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) & |
| 297 | AR934X_SRIF_DPLL1_REFDIV_MASK; |
| 298 | frac = 1 << 18; |
| 299 | } else { |
| 300 | pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG); |
| 301 | out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) & |
| 302 | AR934X_PLL_DDR_CONFIG_OUTDIV_MASK; |
| 303 | ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) & |
| 304 | AR934X_PLL_DDR_CONFIG_REFDIV_MASK; |
| 305 | nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) & |
| 306 | AR934X_PLL_DDR_CONFIG_NINT_MASK; |
| 307 | nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) & |
| 308 | AR934X_PLL_DDR_CONFIG_NFRAC_MASK; |
| 309 | frac = 1 << 10; |
| 310 | } |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 311 | |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 312 | ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint, |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 313 | nfrac, frac, out_div); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 314 | |
| 315 | clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG); |
| 316 | |
| 317 | postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) & |
| 318 | AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK; |
| 319 | |
| 320 | if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 321 | cpu_rate = ref_rate; |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 322 | else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 323 | cpu_rate = cpu_pll / (postdiv + 1); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 324 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 325 | cpu_rate = ddr_pll / (postdiv + 1); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 326 | |
| 327 | postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) & |
| 328 | AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK; |
| 329 | |
| 330 | if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 331 | ddr_rate = ref_rate; |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 332 | else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 333 | ddr_rate = ddr_pll / (postdiv + 1); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 334 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 335 | ddr_rate = cpu_pll / (postdiv + 1); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 336 | |
| 337 | postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) & |
| 338 | AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK; |
| 339 | |
| 340 | if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 341 | ahb_rate = ref_rate; |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 342 | else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 343 | ahb_rate = ddr_pll / (postdiv + 1); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 344 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 345 | ahb_rate = cpu_pll / (postdiv + 1); |
| 346 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 347 | ath79_add_sys_clkdev("ref", ref_rate); |
Antony Pavlov | af5ad0d | 2016-03-17 06:34:14 +0300 | [diff] [blame] | 348 | clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate); |
| 349 | clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate); |
| 350 | clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 351 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 352 | clk_add_alias("wdt", NULL, "ref", NULL); |
| 353 | clk_add_alias("uart", NULL, "ref", NULL); |
Gabor Juhos | 97541cc | 2012-09-08 14:02:21 +0200 | [diff] [blame] | 354 | |
| 355 | iounmap(dpll_base); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 356 | } |
| 357 | |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 358 | static void __init qca955x_clocks_init(void) |
| 359 | { |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 360 | unsigned long ref_rate; |
| 361 | unsigned long cpu_rate; |
| 362 | unsigned long ddr_rate; |
| 363 | unsigned long ahb_rate; |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 364 | u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv; |
| 365 | u32 cpu_pll, ddr_pll; |
| 366 | u32 bootstrap; |
| 367 | |
| 368 | bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP); |
| 369 | if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 370 | ref_rate = 40 * 1000 * 1000; |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 371 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 372 | ref_rate = 25 * 1000 * 1000; |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 373 | |
| 374 | pll = ath79_pll_rr(QCA955X_PLL_CPU_CONFIG_REG); |
| 375 | out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & |
| 376 | QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK; |
| 377 | ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) & |
| 378 | QCA955X_PLL_CPU_CONFIG_REFDIV_MASK; |
| 379 | nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) & |
| 380 | QCA955X_PLL_CPU_CONFIG_NINT_MASK; |
| 381 | frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) & |
| 382 | QCA955X_PLL_CPU_CONFIG_NFRAC_MASK; |
| 383 | |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 384 | cpu_pll = nint * ref_rate / ref_div; |
| 385 | cpu_pll += frac * ref_rate / (ref_div * (1 << 6)); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 386 | cpu_pll /= (1 << out_div); |
| 387 | |
| 388 | pll = ath79_pll_rr(QCA955X_PLL_DDR_CONFIG_REG); |
| 389 | out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) & |
| 390 | QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK; |
| 391 | ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) & |
| 392 | QCA955X_PLL_DDR_CONFIG_REFDIV_MASK; |
| 393 | nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) & |
| 394 | QCA955X_PLL_DDR_CONFIG_NINT_MASK; |
| 395 | frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) & |
| 396 | QCA955X_PLL_DDR_CONFIG_NFRAC_MASK; |
| 397 | |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 398 | ddr_pll = nint * ref_rate / ref_div; |
| 399 | ddr_pll += frac * ref_rate / (ref_div * (1 << 10)); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 400 | ddr_pll /= (1 << out_div); |
| 401 | |
| 402 | clk_ctrl = ath79_pll_rr(QCA955X_PLL_CLK_CTRL_REG); |
| 403 | |
| 404 | postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) & |
| 405 | QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK; |
| 406 | |
| 407 | if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 408 | cpu_rate = ref_rate; |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 409 | else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 410 | cpu_rate = ddr_pll / (postdiv + 1); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 411 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 412 | cpu_rate = cpu_pll / (postdiv + 1); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 413 | |
| 414 | postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) & |
| 415 | QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK; |
| 416 | |
| 417 | if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 418 | ddr_rate = ref_rate; |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 419 | else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 420 | ddr_rate = cpu_pll / (postdiv + 1); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 421 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 422 | ddr_rate = ddr_pll / (postdiv + 1); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 423 | |
| 424 | postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) & |
| 425 | QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK; |
| 426 | |
| 427 | if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 428 | ahb_rate = ref_rate; |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 429 | else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL) |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 430 | ahb_rate = ddr_pll / (postdiv + 1); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 431 | else |
Gabor Juhos | 6612a68 | 2013-08-28 10:41:46 +0200 | [diff] [blame] | 432 | ahb_rate = cpu_pll / (postdiv + 1); |
| 433 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 434 | ath79_add_sys_clkdev("ref", ref_rate); |
Antony Pavlov | af5ad0d | 2016-03-17 06:34:14 +0300 | [diff] [blame] | 435 | clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate); |
| 436 | clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate); |
| 437 | clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 438 | |
Gabor Juhos | 2c4f1ac | 2013-08-28 10:41:47 +0200 | [diff] [blame] | 439 | clk_add_alias("wdt", NULL, "ref", NULL); |
| 440 | clk_add_alias("uart", NULL, "ref", NULL); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 441 | } |
| 442 | |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 443 | void __init ath79_clocks_init(void) |
| 444 | { |
| 445 | if (soc_is_ar71xx()) |
| 446 | ar71xx_clocks_init(); |
Alban Bedel | f4c87b7 | 2016-03-17 06:34:10 +0300 | [diff] [blame] | 447 | else if (soc_is_ar724x() || soc_is_ar913x()) |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 448 | ar724x_clocks_init(); |
Gabor Juhos | 04225e1 | 2011-06-20 21:26:04 +0200 | [diff] [blame] | 449 | else if (soc_is_ar933x()) |
| 450 | ar933x_clocks_init(); |
Gabor Juhos | 8889612 | 2012-03-14 10:45:22 +0100 | [diff] [blame] | 451 | else if (soc_is_ar934x()) |
| 452 | ar934x_clocks_init(); |
Gabor Juhos | 41583c0 | 2013-02-15 13:38:17 +0000 | [diff] [blame] | 453 | else if (soc_is_qca955x()) |
| 454 | qca955x_clocks_init(); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 455 | else |
| 456 | BUG(); |
Gabor Juhos | d4a67d9 | 2011-01-04 21:28:14 +0100 | [diff] [blame] | 457 | } |
| 458 | |
Gabor Juhos | 2310780 | 2013-08-28 10:41:44 +0200 | [diff] [blame] | 459 | unsigned long __init |
| 460 | ath79_get_sys_clk_rate(const char *id) |
| 461 | { |
| 462 | struct clk *clk; |
| 463 | unsigned long rate; |
| 464 | |
| 465 | clk = clk_get(NULL, id); |
| 466 | if (IS_ERR(clk)) |
| 467 | panic("unable to get %s clock, err=%d", id, (int) PTR_ERR(clk)); |
| 468 | |
| 469 | rate = clk_get_rate(clk); |
| 470 | clk_put(clk); |
| 471 | |
| 472 | return rate; |
| 473 | } |
Alban Bedel | 6451af0 | 2015-05-31 02:18:22 +0200 | [diff] [blame] | 474 | |
| 475 | #ifdef CONFIG_OF |
| 476 | static void __init ath79_clocks_init_dt(struct device_node *np) |
| 477 | { |
| 478 | of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); |
| 479 | } |
| 480 | |
| 481 | CLK_OF_DECLARE(ar7100, "qca,ar7100-pll", ath79_clocks_init_dt); |
| 482 | CLK_OF_DECLARE(ar7240, "qca,ar7240-pll", ath79_clocks_init_dt); |
Alban Bedel | 6451af0 | 2015-05-31 02:18:22 +0200 | [diff] [blame] | 483 | CLK_OF_DECLARE(ar9340, "qca,ar9340-pll", ath79_clocks_init_dt); |
| 484 | CLK_OF_DECLARE(ar9550, "qca,qca9550-pll", ath79_clocks_init_dt); |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 485 | |
| 486 | static void __init ath79_clocks_init_dt_ng(struct device_node *np) |
| 487 | { |
| 488 | struct clk *ref_clk; |
| 489 | void __iomem *pll_base; |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 490 | |
| 491 | ref_clk = of_clk_get(np, 0); |
| 492 | if (IS_ERR(ref_clk)) { |
Rob Herring | 7f27b5b | 2017-07-18 16:42:45 -0500 | [diff] [blame^] | 493 | pr_err("%pOF: of_clk_get failed\n", np); |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 494 | goto err; |
| 495 | } |
| 496 | |
| 497 | pll_base = of_iomap(np, 0); |
| 498 | if (!pll_base) { |
Rob Herring | 7f27b5b | 2017-07-18 16:42:45 -0500 | [diff] [blame^] | 499 | pr_err("%pOF: can't map pll registers\n", np); |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 500 | goto err_clk; |
| 501 | } |
| 502 | |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 503 | if (of_device_is_compatible(np, "qca,ar9130-pll")) |
| 504 | ar724x_clk_init(ref_clk, pll_base); |
| 505 | else if (of_device_is_compatible(np, "qca,ar9330-pll")) |
| 506 | ar9330_clk_init(ref_clk, pll_base); |
| 507 | else { |
Rob Herring | 7f27b5b | 2017-07-18 16:42:45 -0500 | [diff] [blame^] | 508 | pr_err("%pOF: could not find any appropriate clk_init()\n", np); |
Arvind Yadav | b3d91db | 2017-01-02 15:18:21 +0530 | [diff] [blame] | 509 | goto err_iounmap; |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 510 | } |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 511 | |
| 512 | if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) { |
Rob Herring | 7f27b5b | 2017-07-18 16:42:45 -0500 | [diff] [blame^] | 513 | pr_err("%pOF: could not register clk provider\n", np); |
Arvind Yadav | b3d91db | 2017-01-02 15:18:21 +0530 | [diff] [blame] | 514 | goto err_iounmap; |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | return; |
| 518 | |
Arvind Yadav | b3d91db | 2017-01-02 15:18:21 +0530 | [diff] [blame] | 519 | err_iounmap: |
| 520 | iounmap(pll_base); |
| 521 | |
Antony Pavlov | 3bdf107 | 2016-03-17 06:34:15 +0300 | [diff] [blame] | 522 | err_clk: |
| 523 | clk_put(ref_clk); |
| 524 | |
| 525 | err: |
| 526 | return; |
| 527 | } |
| 528 | CLK_OF_DECLARE(ar9130_clk, "qca,ar9130-pll", ath79_clocks_init_dt_ng); |
Antony Pavlov | 5ae5c45 | 2016-03-17 06:34:18 +0300 | [diff] [blame] | 529 | CLK_OF_DECLARE(ar9330_clk, "qca,ar9330-pll", ath79_clocks_init_dt_ng); |
Alban Bedel | 6451af0 | 2015-05-31 02:18:22 +0200 | [diff] [blame] | 530 | #endif |