blob: 06ec27a68f5cf894b04751adbd0d2728cc4a1ef0 [file] [log] [blame]
Chris Wilson05235c52016-07-20 09:21:08 +01001/*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonfa545cb2016-08-04 07:52:35 +010025#include <linux/prefetch.h>
Chris Wilsonb52992c2016-10-28 13:58:24 +010026#include <linux/dma-fence-array.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched.h>
28#include <linux/sched/clock.h>
Ingo Molnarf361bf42017-02-03 23:47:37 +010029#include <linux/sched/signal.h>
Chris Wilsonfa545cb2016-08-04 07:52:35 +010030
Chris Wilson05235c52016-07-20 09:21:08 +010031#include "i915_drv.h"
32
Chris Wilsonf54d1862016-10-25 13:00:45 +010033static const char *i915_fence_get_driver_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010034{
35 return "i915";
36}
37
Chris Wilsonf54d1862016-10-25 13:00:45 +010038static const char *i915_fence_get_timeline_name(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010039{
Chris Wilson05506b52017-03-30 12:16:14 +010040 /* The timeline struct (as part of the ppgtt underneath a context)
41 * may be freed when the request is no longer in use by the GPU.
42 * We could extend the life of a context to beyond that of all
43 * fences, possibly keeping the hw resource around indefinitely,
44 * or we just give them a false name. Since
45 * dma_fence_ops.get_timeline_name is a debug feature, the occasional
46 * lie seems justifiable.
47 */
48 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
49 return "signaled";
50
Chris Wilson73cb9702016-10-28 13:58:46 +010051 return to_request(fence)->timeline->common->name;
Chris Wilson04769652016-07-20 09:21:11 +010052}
53
Chris Wilsonf54d1862016-10-25 13:00:45 +010054static bool i915_fence_signaled(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010055{
56 return i915_gem_request_completed(to_request(fence));
57}
58
Chris Wilsonf54d1862016-10-25 13:00:45 +010059static bool i915_fence_enable_signaling(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010060{
61 if (i915_fence_signaled(fence))
62 return false;
63
Chris Wilsonf7b02a52017-04-26 09:06:59 +010064 intel_engine_enable_signaling(to_request(fence), true);
Chris Wilson9f90ff32017-06-08 12:14:02 +010065 return !i915_fence_signaled(fence);
Chris Wilson04769652016-07-20 09:21:11 +010066}
67
Chris Wilsonf54d1862016-10-25 13:00:45 +010068static signed long i915_fence_wait(struct dma_fence *fence,
Chris Wilson04769652016-07-20 09:21:11 +010069 bool interruptible,
Chris Wilsone95433c2016-10-28 13:58:27 +010070 signed long timeout)
Chris Wilson04769652016-07-20 09:21:11 +010071{
Chris Wilsone95433c2016-10-28 13:58:27 +010072 return i915_wait_request(to_request(fence), interruptible, timeout);
Chris Wilson04769652016-07-20 09:21:11 +010073}
74
Chris Wilsonf54d1862016-10-25 13:00:45 +010075static void i915_fence_release(struct dma_fence *fence)
Chris Wilson04769652016-07-20 09:21:11 +010076{
77 struct drm_i915_gem_request *req = to_request(fence);
78
Chris Wilsonfc158402016-11-25 13:17:18 +000079 /* The request is put onto a RCU freelist (i.e. the address
80 * is immediately reused), mark the fences as being freed now.
81 * Otherwise the debugobjects for the fences are only marked as
82 * freed when the slab cache itself is freed, and so we would get
83 * caught trying to reuse dead objects.
84 */
85 i915_sw_fence_fini(&req->submit);
Chris Wilsonfc158402016-11-25 13:17:18 +000086
Chris Wilson04769652016-07-20 09:21:11 +010087 kmem_cache_free(req->i915->requests, req);
88}
89
Chris Wilsonf54d1862016-10-25 13:00:45 +010090const struct dma_fence_ops i915_fence_ops = {
Chris Wilson04769652016-07-20 09:21:11 +010091 .get_driver_name = i915_fence_get_driver_name,
92 .get_timeline_name = i915_fence_get_timeline_name,
93 .enable_signaling = i915_fence_enable_signaling,
94 .signaled = i915_fence_signaled,
95 .wait = i915_fence_wait,
96 .release = i915_fence_release,
Chris Wilson04769652016-07-20 09:21:11 +010097};
98
Chris Wilson05235c52016-07-20 09:21:08 +010099static inline void
100i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
101{
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000102 struct drm_i915_file_private *file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100103
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000104 file_priv = request->file_priv;
Chris Wilson05235c52016-07-20 09:21:08 +0100105 if (!file_priv)
106 return;
107
108 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000109 if (request->file_priv) {
110 list_del(&request->client_link);
111 request->file_priv = NULL;
112 }
Chris Wilson05235c52016-07-20 09:21:08 +0100113 spin_unlock(&file_priv->mm.lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100114}
115
Chris Wilson52e54202016-11-14 20:41:02 +0000116static struct i915_dependency *
117i915_dependency_alloc(struct drm_i915_private *i915)
118{
119 return kmem_cache_alloc(i915->dependencies, GFP_KERNEL);
120}
121
122static void
123i915_dependency_free(struct drm_i915_private *i915,
124 struct i915_dependency *dep)
125{
126 kmem_cache_free(i915->dependencies, dep);
127}
128
129static void
130__i915_priotree_add_dependency(struct i915_priotree *pt,
131 struct i915_priotree *signal,
132 struct i915_dependency *dep,
133 unsigned long flags)
134{
Chris Wilson20311bd2016-11-14 20:41:03 +0000135 INIT_LIST_HEAD(&dep->dfs_link);
Chris Wilson52e54202016-11-14 20:41:02 +0000136 list_add(&dep->wait_link, &signal->waiters_list);
137 list_add(&dep->signal_link, &pt->signalers_list);
138 dep->signaler = signal;
139 dep->flags = flags;
140}
141
142static int
143i915_priotree_add_dependency(struct drm_i915_private *i915,
144 struct i915_priotree *pt,
145 struct i915_priotree *signal)
146{
147 struct i915_dependency *dep;
148
149 dep = i915_dependency_alloc(i915);
150 if (!dep)
151 return -ENOMEM;
152
153 __i915_priotree_add_dependency(pt, signal, dep, I915_DEPENDENCY_ALLOC);
154 return 0;
155}
156
157static void
158i915_priotree_fini(struct drm_i915_private *i915, struct i915_priotree *pt)
159{
160 struct i915_dependency *dep, *next;
161
Chris Wilson6c067572017-05-17 13:10:03 +0100162 GEM_BUG_ON(!list_empty(&pt->link));
Chris Wilson20311bd2016-11-14 20:41:03 +0000163
Chris Wilson83cc84c2018-01-02 15:12:25 +0000164 /*
165 * Everyone we depended upon (the fences we wait to be signaled)
Chris Wilson52e54202016-11-14 20:41:02 +0000166 * should retire before us and remove themselves from our list.
167 * However, retirement is run independently on each timeline and
168 * so we may be called out-of-order.
169 */
170 list_for_each_entry_safe(dep, next, &pt->signalers_list, signal_link) {
Chris Wilson83cc84c2018-01-02 15:12:25 +0000171 GEM_BUG_ON(!i915_priotree_signaled(dep->signaler));
172 GEM_BUG_ON(!list_empty(&dep->dfs_link));
173
Chris Wilson52e54202016-11-14 20:41:02 +0000174 list_del(&dep->wait_link);
175 if (dep->flags & I915_DEPENDENCY_ALLOC)
176 i915_dependency_free(i915, dep);
177 }
178
179 /* Remove ourselves from everyone who depends upon us */
180 list_for_each_entry_safe(dep, next, &pt->waiters_list, wait_link) {
Chris Wilson83cc84c2018-01-02 15:12:25 +0000181 GEM_BUG_ON(dep->signaler != pt);
182 GEM_BUG_ON(!list_empty(&dep->dfs_link));
183
Chris Wilson52e54202016-11-14 20:41:02 +0000184 list_del(&dep->signal_link);
185 if (dep->flags & I915_DEPENDENCY_ALLOC)
186 i915_dependency_free(i915, dep);
187 }
188}
189
190static void
191i915_priotree_init(struct i915_priotree *pt)
192{
193 INIT_LIST_HEAD(&pt->signalers_list);
194 INIT_LIST_HEAD(&pt->waiters_list);
Chris Wilson6c067572017-05-17 13:10:03 +0100195 INIT_LIST_HEAD(&pt->link);
Chris Wilson7d1ea602017-09-28 20:39:00 +0100196 pt->priority = I915_PRIORITY_INVALID;
Chris Wilson52e54202016-11-14 20:41:02 +0000197}
198
Chris Wilson12d31732017-02-23 07:44:09 +0000199static int reset_all_global_seqno(struct drm_i915_private *i915, u32 seqno)
200{
Chris Wilson12d31732017-02-23 07:44:09 +0000201 struct intel_engine_cs *engine;
202 enum intel_engine_id id;
203 int ret;
204
205 /* Carefully retire all requests without writing to the rings */
206 ret = i915_gem_wait_for_idle(i915,
207 I915_WAIT_INTERRUPTIBLE |
208 I915_WAIT_LOCKED);
209 if (ret)
210 return ret;
211
Chris Wilson12d31732017-02-23 07:44:09 +0000212 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
213 for_each_engine(engine, i915, id) {
Chris Wilsonae351be2017-03-30 15:50:41 +0100214 struct i915_gem_timeline *timeline;
215 struct intel_timeline *tl = engine->timeline;
Chris Wilson12d31732017-02-23 07:44:09 +0000216
217 if (!i915_seqno_passed(seqno, tl->seqno)) {
218 /* spin until threads are complete */
219 while (intel_breadcrumbs_busy(engine))
220 cond_resched();
221 }
222
Chris Wilson4d535682017-07-21 13:32:26 +0100223 /* Check we are idle before we fiddle with hw state! */
224 GEM_BUG_ON(!intel_engine_is_idle(engine));
225 GEM_BUG_ON(i915_gem_active_isset(&engine->timeline->last_request));
226
Chris Wilson12d31732017-02-23 07:44:09 +0000227 /* Finally reset hw state */
Chris Wilson12d31732017-02-23 07:44:09 +0000228 intel_engine_init_global_seqno(engine, seqno);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100229 tl->seqno = seqno;
Chris Wilson12d31732017-02-23 07:44:09 +0000230
Chris Wilsonae351be2017-03-30 15:50:41 +0100231 list_for_each_entry(timeline, &i915->gt.timelines, link)
Chris Wilson7e8894e2017-05-03 10:39:22 +0100232 memset(timeline->engine[id].global_sync, 0,
233 sizeof(timeline->engine[id].global_sync));
Chris Wilson12d31732017-02-23 07:44:09 +0000234 }
235
236 return 0;
237}
238
239int i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno)
240{
241 struct drm_i915_private *dev_priv = to_i915(dev);
242
243 lockdep_assert_held(&dev_priv->drm.struct_mutex);
244
245 if (seqno == 0)
246 return -EINVAL;
247
248 /* HWS page needs to be set less than what we
249 * will inject to ring
250 */
251 return reset_all_global_seqno(dev_priv, seqno - 1);
252}
253
Chris Wilson636918f2017-08-17 15:47:19 +0100254static void mark_busy(struct drm_i915_private *i915)
Chris Wilson12d31732017-02-23 07:44:09 +0000255{
Chris Wilson636918f2017-08-17 15:47:19 +0100256 if (i915->gt.awake)
257 return;
258
259 GEM_BUG_ON(!i915->gt.active_requests);
260
261 intel_runtime_pm_get_noresume(i915);
Tvrtko Ursulinb6876372017-12-05 13:28:54 +0000262
263 /*
264 * It seems that the DMC likes to transition between the DC states a lot
265 * when there are no connected displays (no active power domains) during
266 * command submission.
267 *
268 * This activity has negative impact on the performance of the chip with
269 * huge latencies observed in the interrupt handler and elsewhere.
270 *
271 * Work around it by grabbing a GT IRQ power domain whilst there is any
272 * GT activity, preventing any DC state transitions.
273 */
274 intel_display_power_get(i915, POWER_DOMAIN_GT_IRQ);
275
Chris Wilson636918f2017-08-17 15:47:19 +0100276 i915->gt.awake = true;
Chris Wilson6f561032018-01-24 11:36:07 +0000277 if (unlikely(++i915->gt.epoch == 0)) /* keep 0 as invalid */
278 i915->gt.epoch = 1;
Chris Wilson636918f2017-08-17 15:47:19 +0100279
280 intel_enable_gt_powersave(i915);
281 i915_update_gfx_val(i915);
282 if (INTEL_GEN(i915) >= 6)
283 gen6_rps_busy(i915);
Tvrtko Ursulinfeff0dc2017-11-21 18:18:46 +0000284 i915_pmu_gt_unparked(i915);
Chris Wilson636918f2017-08-17 15:47:19 +0100285
Chris Wilsonaba5e272017-10-25 15:39:41 +0100286 intel_engines_unpark(i915);
287
Chris Wilson636918f2017-08-17 15:47:19 +0100288 queue_delayed_work(i915->wq,
289 &i915->gt.retire_work,
290 round_jiffies_up_relative(HZ));
291}
292
293static int reserve_engine(struct intel_engine_cs *engine)
294{
295 struct drm_i915_private *i915 = engine->i915;
Chris Wilson12d31732017-02-23 07:44:09 +0000296 u32 active = ++engine->timeline->inflight_seqnos;
297 u32 seqno = engine->timeline->seqno;
298 int ret;
299
300 /* Reservation is fine until we need to wrap around */
Chris Wilson636918f2017-08-17 15:47:19 +0100301 if (unlikely(add_overflows(seqno, active))) {
302 ret = reset_all_global_seqno(i915, 0);
303 if (ret) {
304 engine->timeline->inflight_seqnos--;
305 return ret;
306 }
Chris Wilson12d31732017-02-23 07:44:09 +0000307 }
308
Chris Wilson636918f2017-08-17 15:47:19 +0100309 if (!i915->gt.active_requests++)
310 mark_busy(i915);
311
Chris Wilson12d31732017-02-23 07:44:09 +0000312 return 0;
313}
314
Chris Wilson636918f2017-08-17 15:47:19 +0100315static void unreserve_engine(struct intel_engine_cs *engine)
Chris Wilson9b6586a2017-02-23 07:44:08 +0000316{
Chris Wilson636918f2017-08-17 15:47:19 +0100317 struct drm_i915_private *i915 = engine->i915;
318
319 if (!--i915->gt.active_requests) {
320 /* Cancel the mark_busy() from our reserve_engine() */
321 GEM_BUG_ON(!i915->gt.awake);
322 mod_delayed_work(i915->wq,
323 &i915->gt.idle_work,
324 msecs_to_jiffies(100));
325 }
326
Chris Wilson9b6586a2017-02-23 07:44:08 +0000327 GEM_BUG_ON(!engine->timeline->inflight_seqnos);
328 engine->timeline->inflight_seqnos--;
329}
330
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100331void i915_gem_retire_noop(struct i915_gem_active *active,
332 struct drm_i915_gem_request *request)
333{
334 /* Space left intentionally blank */
335}
336
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100337static void advance_ring(struct drm_i915_gem_request *request)
338{
339 unsigned int tail;
340
341 /* We know the GPU must have read the request to have
342 * sent us the seqno + interrupt, so use the position
343 * of tail of the request to update the last known position
344 * of the GPU head.
345 *
346 * Note this requires that we are always called in request
347 * completion order.
348 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100349 if (list_is_last(&request->ring_link, &request->ring->request_list)) {
350 /* We may race here with execlists resubmitting this request
351 * as we retire it. The resubmission will move the ring->tail
352 * forwards (to request->wa_tail). We either read the
353 * current value that was written to hw, or the value that
354 * is just about to be. Either works, if we miss the last two
355 * noops - they are safe to be replayed on a reset.
356 */
357 tail = READ_ONCE(request->ring->tail);
358 } else {
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100359 tail = request->postfix;
Chris Wilsone6ba9992017-04-25 14:00:49 +0100360 }
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100361 list_del(&request->ring_link);
362
363 request->ring->head = tail;
364}
365
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100366static void free_capture_list(struct drm_i915_gem_request *request)
367{
368 struct i915_gem_capture_list *capture;
369
370 capture = request->capture_list;
371 while (capture) {
372 struct i915_gem_capture_list *next = capture->next;
373
374 kfree(capture);
375 capture = next;
376 }
377}
378
Chris Wilson05235c52016-07-20 09:21:08 +0100379static void i915_gem_request_retire(struct drm_i915_gem_request *request)
380{
Chris Wilsone8a9c582016-12-18 15:37:20 +0000381 struct intel_engine_cs *engine = request->engine;
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100382 struct i915_gem_active *active, *next;
383
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100384 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson48bc2a42016-11-25 13:17:17 +0000385 GEM_BUG_ON(!i915_sw_fence_signaled(&request->submit));
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100386 GEM_BUG_ON(!i915_gem_request_completed(request));
Chris Wilson43020552016-11-15 16:46:20 +0000387 GEM_BUG_ON(!request->i915->gt.active_requests);
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100388
Chris Wilson05235c52016-07-20 09:21:08 +0100389 trace_i915_gem_request_retire(request);
Chris Wilson80b204b2016-10-28 13:58:58 +0100390
Chris Wilsone8a9c582016-12-18 15:37:20 +0000391 spin_lock_irq(&engine->timeline->lock);
Chris Wilsone95433c2016-10-28 13:58:27 +0100392 list_del_init(&request->link);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000393 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson05235c52016-07-20 09:21:08 +0100394
Chris Wilson636918f2017-08-17 15:47:19 +0100395 unreserve_engine(request->engine);
Chris Wilsoncbb60b42017-04-06 18:00:28 +0100396 advance_ring(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100397
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100398 free_capture_list(request);
399
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100400 /* Walk through the active list, calling retire on each. This allows
401 * objects to track their GPU activity and mark themselves as idle
402 * when their *last* active request is completed (updating state
403 * tracking lists for eviction, active references for GEM, etc).
404 *
405 * As the ->retire() may free the node, we decouple it first and
406 * pass along the auxiliary information (to avoid dereferencing
407 * the node after the callback).
408 */
409 list_for_each_entry_safe(active, next, &request->active_list, link) {
410 /* In microbenchmarks or focusing upon time inside the kernel,
411 * we may spend an inordinate amount of time simply handling
412 * the retirement of requests and processing their callbacks.
413 * Of which, this loop itself is particularly hot due to the
414 * cache misses when jumping around the list of i915_gem_active.
415 * So we try to keep this loop as streamlined as possible and
416 * also prefetch the next i915_gem_active to try and hide
417 * the likely cache miss.
418 */
419 prefetchw(next);
420
421 INIT_LIST_HEAD(&active->link);
Chris Wilson0eafec62016-08-04 16:32:41 +0100422 RCU_INIT_POINTER(active->request, NULL);
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100423
424 active->retire(active, request);
425 }
426
Chris Wilson05235c52016-07-20 09:21:08 +0100427 i915_gem_request_remove_from_client(request);
428
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200429 /* Retirement decays the ban score as it is a sign of ctx progress */
Chris Wilson77b25a92017-07-21 13:32:30 +0100430 atomic_dec_if_positive(&request->ctx->ban_score);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +0200431
Chris Wilsone8a9c582016-12-18 15:37:20 +0000432 /* The backing object for the context is done after switching to the
433 * *next* context. Therefore we cannot retire the previous context until
434 * the next context has already started running. However, since we
435 * cannot take the required locks at i915_gem_request_submit() we
436 * defer the unpinning of the active context to now, retirement of
437 * the subsequent request.
438 */
439 if (engine->last_retired_context)
440 engine->context_unpin(engine, engine->last_retired_context);
441 engine->last_retired_context = request->ctx;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100442
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100443 spin_lock_irq(&request->lock);
444 if (request->waitboost)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100445 atomic_dec(&request->i915->gt_pm.rps.num_waiters);
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100446 dma_fence_signal_locked(&request->fence);
447 spin_unlock_irq(&request->lock);
Chris Wilson52e54202016-11-14 20:41:02 +0000448
449 i915_priotree_fini(request->i915, &request->priotree);
Chris Wilsone8a261e2016-07-20 13:31:49 +0100450 i915_gem_request_put(request);
Chris Wilson05235c52016-07-20 09:21:08 +0100451}
452
453void i915_gem_request_retire_upto(struct drm_i915_gem_request *req)
454{
455 struct intel_engine_cs *engine = req->engine;
456 struct drm_i915_gem_request *tmp;
457
458 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson4ffd6e02016-11-25 13:17:15 +0000459 GEM_BUG_ON(!i915_gem_request_completed(req));
460
Chris Wilsone95433c2016-10-28 13:58:27 +0100461 if (list_empty(&req->link))
462 return;
Chris Wilson05235c52016-07-20 09:21:08 +0100463
464 do {
Chris Wilson73cb9702016-10-28 13:58:46 +0100465 tmp = list_first_entry(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100466 typeof(*tmp), link);
Chris Wilson05235c52016-07-20 09:21:08 +0100467
468 i915_gem_request_retire(tmp);
469 } while (tmp != req);
Chris Wilson05235c52016-07-20 09:21:08 +0100470}
471
Chris Wilson9b6586a2017-02-23 07:44:08 +0000472static u32 timeline_get_seqno(struct intel_timeline *tl)
Chris Wilson05235c52016-07-20 09:21:08 +0100473{
Chris Wilson9b6586a2017-02-23 07:44:08 +0000474 return ++tl->seqno;
Chris Wilson05235c52016-07-20 09:21:08 +0100475}
476
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000477void __i915_gem_request_submit(struct drm_i915_gem_request *request)
Chris Wilson5590af32016-09-09 14:11:54 +0100478{
Chris Wilson73cb9702016-10-28 13:58:46 +0100479 struct intel_engine_cs *engine = request->engine;
Chris Wilsonf2d13292016-10-28 13:58:57 +0100480 struct intel_timeline *timeline;
481 u32 seqno;
Chris Wilson5590af32016-09-09 14:11:54 +0100482
Chris Wilsone60a8702017-03-02 11:51:30 +0000483 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000484 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsone60a8702017-03-02 11:51:30 +0000485
Chris Wilsonfe497892017-02-23 07:44:13 +0000486 trace_i915_gem_request_execute(request);
487
Chris Wilson80b204b2016-10-28 13:58:58 +0100488 /* Transfer from per-context onto the global per-engine timeline */
489 timeline = engine->timeline;
490 GEM_BUG_ON(timeline == request->timeline);
Chris Wilson2d453c72017-12-22 14:19:59 +0000491 GEM_BUG_ON(request->global_seqno);
Chris Wilson5590af32016-09-09 14:11:54 +0100492
Chris Wilson9b6586a2017-02-23 07:44:08 +0000493 seqno = timeline_get_seqno(timeline);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100494 GEM_BUG_ON(!seqno);
495 GEM_BUG_ON(i915_seqno_passed(intel_engine_get_seqno(engine), seqno));
496
Chris Wilsonf2d13292016-10-28 13:58:57 +0100497 /* We may be recursing from the signal callback of another i915 fence */
498 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
499 request->global_seqno = seqno;
500 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100501 intel_engine_enable_signaling(request, false);
Chris Wilsonf2d13292016-10-28 13:58:57 +0100502 spin_unlock(&request->lock);
503
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100504 engine->emit_breadcrumb(request,
505 request->ring->vaddr + request->postfix);
Chris Wilson5590af32016-09-09 14:11:54 +0100506
Chris Wilsonbb894852016-11-14 20:40:57 +0000507 spin_lock(&request->timeline->lock);
Chris Wilson80b204b2016-10-28 13:58:58 +0100508 list_move_tail(&request->link, &timeline->requests);
509 spin_unlock(&request->timeline->lock);
510
Chris Wilsonfe497892017-02-23 07:44:13 +0000511 wake_up_all(&request->execute);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000512}
Chris Wilson23902e42016-11-14 20:40:58 +0000513
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000514void i915_gem_request_submit(struct drm_i915_gem_request *request)
515{
516 struct intel_engine_cs *engine = request->engine;
517 unsigned long flags;
518
519 /* Will be called from irq-context when using foreign fences. */
520 spin_lock_irqsave(&engine->timeline->lock, flags);
521
522 __i915_gem_request_submit(request);
523
524 spin_unlock_irqrestore(&engine->timeline->lock, flags);
525}
526
Chris Wilsond6a22892017-02-23 07:44:17 +0000527void __i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
528{
529 struct intel_engine_cs *engine = request->engine;
530 struct intel_timeline *timeline;
531
Chris Wilsone60a8702017-03-02 11:51:30 +0000532 GEM_BUG_ON(!irqs_disabled());
Chris Wilson67520412017-03-02 13:28:01 +0000533 lockdep_assert_held(&engine->timeline->lock);
Chris Wilsond6a22892017-02-23 07:44:17 +0000534
535 /* Only unwind in reverse order, required so that the per-context list
536 * is kept in seqno/ring order.
537 */
Chris Wilson2d453c72017-12-22 14:19:59 +0000538 GEM_BUG_ON(!request->global_seqno);
Chris Wilsond6a22892017-02-23 07:44:17 +0000539 GEM_BUG_ON(request->global_seqno != engine->timeline->seqno);
540 engine->timeline->seqno--;
541
542 /* We may be recursing from the signal callback of another i915 fence */
543 spin_lock_nested(&request->lock, SINGLE_DEPTH_NESTING);
544 request->global_seqno = 0;
545 if (test_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, &request->fence.flags))
546 intel_engine_cancel_signaling(request);
547 spin_unlock(&request->lock);
548
549 /* Transfer back from the global per-engine timeline to per-context */
550 timeline = request->timeline;
551 GEM_BUG_ON(timeline == engine->timeline);
552
553 spin_lock(&timeline->lock);
554 list_move(&request->link, &timeline->requests);
555 spin_unlock(&timeline->lock);
556
557 /* We don't need to wake_up any waiters on request->execute, they
558 * will get woken by any other event or us re-adding this request
559 * to the engine timeline (__i915_gem_request_submit()). The waiters
560 * should be quite adapt at finding that the request now has a new
561 * global_seqno to the one they went to sleep on.
562 */
563}
564
565void i915_gem_request_unsubmit(struct drm_i915_gem_request *request)
566{
567 struct intel_engine_cs *engine = request->engine;
568 unsigned long flags;
569
570 /* Will be called from irq-context when using foreign fences. */
571 spin_lock_irqsave(&engine->timeline->lock, flags);
572
573 __i915_gem_request_unsubmit(request);
574
575 spin_unlock_irqrestore(&engine->timeline->lock, flags);
576}
577
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000578static int __i915_sw_fence_call
579submit_notify(struct i915_sw_fence *fence, enum i915_sw_fence_notify state)
580{
Chris Wilson48bc2a42016-11-25 13:17:17 +0000581 struct drm_i915_gem_request *request =
582 container_of(fence, typeof(*request), submit);
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000583
Chris Wilson48bc2a42016-11-25 13:17:17 +0000584 switch (state) {
585 case FENCE_COMPLETE:
Tvrtko Ursulin354d0362017-02-21 11:01:42 +0000586 trace_i915_gem_request_submit(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200587 /*
588 * We need to serialize use of the submit_request() callback with its
589 * hotplugging performed during an emergency i915_gem_set_wedged().
590 * We use the RCU mechanism to mark the critical section in order to
591 * force i915_gem_set_wedged() to wait until the submit_request() is
592 * completed before proceeding.
593 */
594 rcu_read_lock();
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000595 request->engine->submit_request(request);
Daniel Vetteraf7a8ff2017-10-11 11:10:19 +0200596 rcu_read_unlock();
Chris Wilson48bc2a42016-11-25 13:17:17 +0000597 break;
598
599 case FENCE_FREE:
600 i915_gem_request_put(request);
601 break;
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000602 }
Chris Wilson80b204b2016-10-28 13:58:58 +0100603
Chris Wilson5590af32016-09-09 14:11:54 +0100604 return NOTIFY_DONE;
605}
606
Chris Wilson8e637172016-08-02 22:50:26 +0100607/**
608 * i915_gem_request_alloc - allocate a request structure
609 *
610 * @engine: engine that we wish to issue the request on.
611 * @ctx: context that the request will be associated with.
Chris Wilson8e637172016-08-02 22:50:26 +0100612 *
613 * Returns a pointer to the allocated request if successful,
614 * or an error code if not.
615 */
616struct drm_i915_gem_request *
617i915_gem_request_alloc(struct intel_engine_cs *engine,
618 struct i915_gem_context *ctx)
Chris Wilson05235c52016-07-20 09:21:08 +0100619{
620 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson05235c52016-07-20 09:21:08 +0100621 struct drm_i915_gem_request *req;
Chris Wilson266a2402017-05-04 10:33:08 +0100622 struct intel_ring *ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100623 int ret;
624
Chris Wilson28176ef2016-10-28 13:58:56 +0100625 lockdep_assert_held(&dev_priv->drm.struct_mutex);
626
Chris Wilsone7af3112017-10-03 21:34:48 +0100627 /*
628 * Preempt contexts are reserved for exclusive use to inject a
629 * preemption context switch. They are never to be used for any trivial
630 * request!
631 */
632 GEM_BUG_ON(ctx == dev_priv->preempt_context);
633
Chris Wilson05235c52016-07-20 09:21:08 +0100634 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000635 * EIO if the GPU is already wedged.
Chris Wilson05235c52016-07-20 09:21:08 +0100636 */
Chris Wilson6ffb7d02017-01-14 16:23:33 +0000637 if (i915_terminally_wedged(&dev_priv->gpu_error))
638 return ERR_PTR(-EIO);
Chris Wilson05235c52016-07-20 09:21:08 +0100639
Chris Wilsone8a9c582016-12-18 15:37:20 +0000640 /* Pinning the contexts may generate requests in order to acquire
641 * GGTT space, so do this first before we reserve a seqno for
642 * ourselves.
643 */
Chris Wilson266a2402017-05-04 10:33:08 +0100644 ring = engine->context_pin(engine, ctx);
645 if (IS_ERR(ring))
646 return ERR_CAST(ring);
647 GEM_BUG_ON(!ring);
Chris Wilson28176ef2016-10-28 13:58:56 +0100648
Chris Wilson636918f2017-08-17 15:47:19 +0100649 ret = reserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000650 if (ret)
651 goto err_unpin;
652
Chris Wilson3fef5cd2017-11-20 10:20:02 +0000653 ret = intel_ring_wait_for_space(ring, MIN_SPACE_FOR_ADD_REQUEST);
654 if (ret)
655 goto err_unreserve;
656
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100657 /* Move the oldest request to the slab-cache (if not in use!) */
Chris Wilson73cb9702016-10-28 13:58:46 +0100658 req = list_first_entry_or_null(&engine->timeline->requests,
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100659 typeof(*req), link);
Chris Wilson754c9fd2017-02-23 07:44:14 +0000660 if (req && i915_gem_request_completed(req))
Chris Wilson2a1d7752016-07-26 12:01:51 +0100661 i915_gem_request_retire(req);
Chris Wilson9b5f4e52016-07-20 09:21:09 +0100662
Chris Wilson5a198b82016-08-09 09:23:34 +0100663 /* Beware: Dragons be flying overhead.
664 *
665 * We use RCU to look up requests in flight. The lookups may
666 * race with the request being allocated from the slab freelist.
667 * That is the request we are writing to here, may be in the process
Chris Wilson1426f712016-08-09 17:03:22 +0100668 * of being read by __i915_gem_active_get_rcu(). As such,
Chris Wilson5a198b82016-08-09 09:23:34 +0100669 * we have to be very careful when overwriting the contents. During
670 * the RCU lookup, we change chase the request->engine pointer,
Chris Wilson65e47602016-10-28 13:58:49 +0100671 * read the request->global_seqno and increment the reference count.
Chris Wilson5a198b82016-08-09 09:23:34 +0100672 *
673 * The reference count is incremented atomically. If it is zero,
674 * the lookup knows the request is unallocated and complete. Otherwise,
675 * it is either still in use, or has been reallocated and reset
Chris Wilsonf54d1862016-10-25 13:00:45 +0100676 * with dma_fence_init(). This increment is safe for release as we
677 * check that the request we have a reference to and matches the active
Chris Wilson5a198b82016-08-09 09:23:34 +0100678 * request.
679 *
680 * Before we increment the refcount, we chase the request->engine
681 * pointer. We must not call kmem_cache_zalloc() or else we set
682 * that pointer to NULL and cause a crash during the lookup. If
683 * we see the request is completed (based on the value of the
684 * old engine and seqno), the lookup is complete and reports NULL.
685 * If we decide the request is not completed (new engine or seqno),
686 * then we grab a reference and double check that it is still the
687 * active request - which it won't be and restart the lookup.
688 *
689 * Do not use kmem_cache_zalloc() here!
690 */
Chris Wilson31c70f92017-12-12 18:06:52 +0000691 req = kmem_cache_alloc(dev_priv->requests,
692 GFP_KERNEL | __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
693 if (unlikely(!req)) {
694 /* Ratelimit ourselves to prevent oom from malicious clients */
695 ret = i915_gem_wait_for_idle(dev_priv,
696 I915_WAIT_LOCKED |
697 I915_WAIT_INTERRUPTIBLE);
698 if (ret)
699 goto err_unreserve;
700
Chris Wilsonf0111b02018-01-19 14:46:57 +0000701 /*
702 * We've forced the client to stall and catch up with whatever
703 * backlog there might have been. As we are assuming that we
704 * caused the mempressure, now is an opportune time to
705 * recover as much memory from the request pool as is possible.
706 * Having already penalized the client to stall, we spend
707 * a little extra time to re-optimise page allocation.
708 */
709 kmem_cache_shrink(dev_priv->requests);
710 rcu_barrier(); /* Recover the TYPESAFE_BY_RCU pages */
711
Chris Wilson31c70f92017-12-12 18:06:52 +0000712 req = kmem_cache_alloc(dev_priv->requests, GFP_KERNEL);
713 if (!req) {
714 ret = -ENOMEM;
715 goto err_unreserve;
716 }
Chris Wilson28176ef2016-10-28 13:58:56 +0100717 }
Chris Wilson05235c52016-07-20 09:21:08 +0100718
Chris Wilson80b204b2016-10-28 13:58:58 +0100719 req->timeline = i915_gem_context_lookup_timeline(ctx, engine);
720 GEM_BUG_ON(req->timeline == engine->timeline);
Chris Wilson73cb9702016-10-28 13:58:46 +0100721
Chris Wilson04769652016-07-20 09:21:11 +0100722 spin_lock_init(&req->lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100723 dma_fence_init(&req->fence,
724 &i915_fence_ops,
725 &req->lock,
Chris Wilson73cb9702016-10-28 13:58:46 +0100726 req->timeline->fence_context,
Chris Wilson9b6586a2017-02-23 07:44:08 +0000727 timeline_get_seqno(req->timeline));
Chris Wilson04769652016-07-20 09:21:11 +0100728
Chris Wilson48bc2a42016-11-25 13:17:17 +0000729 /* We bump the ref for the fence chain */
730 i915_sw_fence_init(&i915_gem_request_get(req)->submit, submit_notify);
Chris Wilsonfe497892017-02-23 07:44:13 +0000731 init_waitqueue_head(&req->execute);
Chris Wilson5590af32016-09-09 14:11:54 +0100732
Chris Wilson52e54202016-11-14 20:41:02 +0000733 i915_priotree_init(&req->priotree);
734
Chris Wilsonfa545cb2016-08-04 07:52:35 +0100735 INIT_LIST_HEAD(&req->active_list);
Chris Wilson05235c52016-07-20 09:21:08 +0100736 req->i915 = dev_priv;
737 req->engine = engine;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000738 req->ctx = ctx;
Chris Wilson266a2402017-05-04 10:33:08 +0100739 req->ring = ring;
Chris Wilson05235c52016-07-20 09:21:08 +0100740
Chris Wilson5a198b82016-08-09 09:23:34 +0100741 /* No zalloc, must clear what we need by hand */
Chris Wilsonf2d13292016-10-28 13:58:57 +0100742 req->global_seqno = 0;
Chris Wilson5a198b82016-08-09 09:23:34 +0100743 req->file_priv = NULL;
Chris Wilson058d88c2016-08-15 10:49:06 +0100744 req->batch = NULL;
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100745 req->capture_list = NULL;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100746 req->waitboost = false;
Chris Wilson5a198b82016-08-09 09:23:34 +0100747
Chris Wilson05235c52016-07-20 09:21:08 +0100748 /*
749 * Reserve space in the ring buffer for all the commands required to
750 * eventually emit this request. This is to guarantee that the
751 * i915_add_request() call can't fail. Note that the reserve may need
752 * to be redone if the request is not actually submitted straight
753 * away, e.g. because a GPU scheduler has deferred it.
754 */
755 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilson98f29e82016-10-28 13:58:51 +0100756 GEM_BUG_ON(req->reserved_space < engine->emit_breadcrumb_sz);
Chris Wilson05235c52016-07-20 09:21:08 +0100757
Chris Wilson21131842017-11-20 10:20:01 +0000758 /*
759 * Record the position of the start of the request so that
Chris Wilsond0454462016-08-15 10:48:40 +0100760 * should we detect the updated seqno part-way through the
761 * GPU processing the request, we never over-estimate the
762 * position of the head.
763 */
Chris Wilsone6ba9992017-04-25 14:00:49 +0100764 req->head = req->ring->emit;
Chris Wilsond0454462016-08-15 10:48:40 +0100765
Chris Wilson21131842017-11-20 10:20:01 +0000766 /* Unconditionally invalidate GPU caches and TLBs. */
767 ret = engine->emit_flush(req, EMIT_INVALIDATE);
768 if (ret)
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000769 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000770
771 ret = engine->request_alloc(req);
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000772 if (ret)
773 goto err_unwind;
Chris Wilson21131842017-11-20 10:20:01 +0000774
Chris Wilson9b6586a2017-02-23 07:44:08 +0000775 /* Check that we didn't interrupt ourselves with a new request */
776 GEM_BUG_ON(req->timeline->seqno != req->fence.seqno);
Chris Wilson8e637172016-08-02 22:50:26 +0100777 return req;
Chris Wilson05235c52016-07-20 09:21:08 +0100778
Chris Wilsonb1c24a62017-11-23 15:26:30 +0000779err_unwind:
780 req->ring->emit = req->head;
781
Chris Wilson1618bdb2016-11-25 13:17:16 +0000782 /* Make sure we didn't add ourselves to external state before freeing */
783 GEM_BUG_ON(!list_empty(&req->active_list));
784 GEM_BUG_ON(!list_empty(&req->priotree.signalers_list));
785 GEM_BUG_ON(!list_empty(&req->priotree.waiters_list));
786
Chris Wilson05235c52016-07-20 09:21:08 +0100787 kmem_cache_free(dev_priv->requests, req);
Chris Wilson28176ef2016-10-28 13:58:56 +0100788err_unreserve:
Chris Wilson636918f2017-08-17 15:47:19 +0100789 unreserve_engine(engine);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000790err_unpin:
791 engine->context_unpin(engine, ctx);
Chris Wilson8e637172016-08-02 22:50:26 +0100792 return ERR_PTR(ret);
Chris Wilson05235c52016-07-20 09:21:08 +0100793}
794
Chris Wilsona2bc4692016-09-09 14:11:56 +0100795static int
796i915_gem_request_await_request(struct drm_i915_gem_request *to,
797 struct drm_i915_gem_request *from)
798{
Chris Wilson85e17f52016-10-28 13:58:53 +0100799 int ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100800
801 GEM_BUG_ON(to == from);
Chris Wilsonceae14b2017-05-03 10:39:20 +0100802 GEM_BUG_ON(to->timeline == from->timeline);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100803
Chris Wilsonade0b0c2017-04-22 09:15:37 +0100804 if (i915_gem_request_completed(from))
805 return 0;
806
Chris Wilson52e54202016-11-14 20:41:02 +0000807 if (to->engine->schedule) {
808 ret = i915_priotree_add_dependency(to->i915,
809 &to->priotree,
810 &from->priotree);
811 if (ret < 0)
812 return ret;
813 }
814
Chris Wilson73cb9702016-10-28 13:58:46 +0100815 if (to->engine == from->engine) {
816 ret = i915_sw_fence_await_sw_fence_gfp(&to->submit,
817 &from->submit,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000818 I915_FENCE_GFP);
Chris Wilson73cb9702016-10-28 13:58:46 +0100819 return ret < 0 ? ret : 0;
820 }
821
Chris Wilson6b567082017-06-08 12:14:05 +0100822 if (to->engine->semaphore.sync_to) {
823 u32 seqno;
Chris Wilson65e47602016-10-28 13:58:49 +0100824
Chris Wilson49f08592017-05-03 10:39:24 +0100825 GEM_BUG_ON(!from->engine->semaphore.signal);
826
Chris Wilson6b567082017-06-08 12:14:05 +0100827 seqno = i915_gem_request_global_seqno(from);
828 if (!seqno)
829 goto await_dma_fence;
830
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100831 if (seqno <= to->timeline->global_sync[from->engine->id])
832 return 0;
833
834 trace_i915_gem_ring_sync_to(to, from);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100835 ret = to->engine->semaphore.sync_to(to, from);
836 if (ret)
837 return ret;
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100838
839 to->timeline->global_sync[from->engine->id] = seqno;
Chris Wilson6b567082017-06-08 12:14:05 +0100840 return 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100841 }
842
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100843await_dma_fence:
844 ret = i915_sw_fence_await_dma_fence(&to->submit,
845 &from->fence, 0,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000846 I915_FENCE_GFP);
Chris Wilsonfc9d4d22017-05-03 10:39:23 +0100847 return ret < 0 ? ret : 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100848}
849
Chris Wilsonb52992c2016-10-28 13:58:24 +0100850int
851i915_gem_request_await_dma_fence(struct drm_i915_gem_request *req,
852 struct dma_fence *fence)
853{
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100854 struct dma_fence **child = &fence;
855 unsigned int nchild = 1;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100856 int ret;
Chris Wilsonb52992c2016-10-28 13:58:24 +0100857
858 /* Note that if the fence-array was created in signal-on-any mode,
859 * we should *not* decompose it into its individual fences. However,
860 * we don't currently store which mode the fence-array is operating
861 * in. Fortunately, the only user of signal-on-any is private to
862 * amdgpu and we should not see any incoming fence-array from
863 * sync-file being in signal-on-any mode.
864 */
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100865 if (dma_fence_is_array(fence)) {
866 struct dma_fence_array *array = to_dma_fence_array(fence);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100867
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100868 child = array->fences;
869 nchild = array->num_fences;
870 GEM_BUG_ON(!nchild);
871 }
Chris Wilsonb52992c2016-10-28 13:58:24 +0100872
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100873 do {
874 fence = *child++;
875 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
876 continue;
877
Chris Wilsonceae14b2017-05-03 10:39:20 +0100878 /*
879 * Requests on the same timeline are explicitly ordered, along
880 * with their dependencies, by i915_add_request() which ensures
881 * that requests are submitted in-order through each ring.
882 */
883 if (fence->context == req->fence.context)
884 continue;
885
Chris Wilson47979482017-05-03 10:39:21 +0100886 /* Squash repeated waits to the same timelines */
887 if (fence->context != req->i915->mm.unordered_timeline &&
888 intel_timeline_sync_is_later(req->timeline, fence))
889 continue;
890
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100891 if (dma_fence_is_i915(fence))
Chris Wilsonb52992c2016-10-28 13:58:24 +0100892 ret = i915_gem_request_await_request(req,
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100893 to_request(fence));
Chris Wilsonb52992c2016-10-28 13:58:24 +0100894 else
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100895 ret = i915_sw_fence_await_dma_fence(&req->submit, fence,
896 I915_FENCE_TIMEOUT,
Chris Wilson2abe2f82017-12-12 18:06:51 +0000897 I915_FENCE_GFP);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100898 if (ret < 0)
899 return ret;
Chris Wilson47979482017-05-03 10:39:21 +0100900
901 /* Record the latest fence used against each timeline */
902 if (fence->context != req->i915->mm.unordered_timeline)
903 intel_timeline_sync_set(req->timeline, fence);
Chris Wilson29ef3fa2017-05-03 10:39:19 +0100904 } while (--nchild);
Chris Wilsonb52992c2016-10-28 13:58:24 +0100905
906 return 0;
907}
908
Chris Wilsona2bc4692016-09-09 14:11:56 +0100909/**
910 * i915_gem_request_await_object - set this request to (async) wait upon a bo
911 *
912 * @to: request we are wishing to use
913 * @obj: object which may be in use on another ring.
914 *
915 * This code is meant to abstract object synchronization with the GPU.
916 * Conceptually we serialise writes between engines inside the GPU.
917 * We only allow one engine to write into a buffer at any time, but
918 * multiple readers. To ensure each has a coherent view of memory, we must:
919 *
920 * - If there is an outstanding write request to the object, the new
921 * request must wait for it to complete (either CPU or in hw, requests
922 * on the same ring will be naturally ordered).
923 *
924 * - If we are a write request (pending_write_domain is set), the new
925 * request must wait for outstanding read requests to complete.
926 *
927 * Returns 0 if successful, else propagates up the lower layer error.
928 */
929int
930i915_gem_request_await_object(struct drm_i915_gem_request *to,
931 struct drm_i915_gem_object *obj,
932 bool write)
933{
Chris Wilsond07f0e52016-10-28 13:58:44 +0100934 struct dma_fence *excl;
935 int ret = 0;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100936
937 if (write) {
Chris Wilsond07f0e52016-10-28 13:58:44 +0100938 struct dma_fence **shared;
939 unsigned int count, i;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100940
Chris Wilsond07f0e52016-10-28 13:58:44 +0100941 ret = reservation_object_get_fences_rcu(obj->resv,
942 &excl, &count, &shared);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100943 if (ret)
944 return ret;
Chris Wilsond07f0e52016-10-28 13:58:44 +0100945
946 for (i = 0; i < count; i++) {
947 ret = i915_gem_request_await_dma_fence(to, shared[i]);
948 if (ret)
949 break;
950
951 dma_fence_put(shared[i]);
952 }
953
954 for (; i < count; i++)
955 dma_fence_put(shared[i]);
956 kfree(shared);
957 } else {
958 excl = reservation_object_get_excl_rcu(obj->resv);
Chris Wilsona2bc4692016-09-09 14:11:56 +0100959 }
960
Chris Wilsond07f0e52016-10-28 13:58:44 +0100961 if (excl) {
962 if (ret == 0)
963 ret = i915_gem_request_await_dma_fence(to, excl);
964
965 dma_fence_put(excl);
966 }
967
968 return ret;
Chris Wilsona2bc4692016-09-09 14:11:56 +0100969}
970
Chris Wilson05235c52016-07-20 09:21:08 +0100971/*
972 * NB: This function is not allowed to fail. Doing so would mean the the
973 * request is not being tracked for completion but the work itself is
974 * going to happen on the hardware. This would be a Bad Thing(tm).
975 */
Chris Wilson17f298cf2016-08-10 13:41:46 +0100976void __i915_add_request(struct drm_i915_gem_request *request, bool flush_caches)
Chris Wilson05235c52016-07-20 09:21:08 +0100977{
Chris Wilson95b2ab52016-08-15 10:48:46 +0100978 struct intel_engine_cs *engine = request->engine;
979 struct intel_ring *ring = request->ring;
Chris Wilson73cb9702016-10-28 13:58:46 +0100980 struct intel_timeline *timeline = request->timeline;
Chris Wilson0a046a02016-09-09 14:12:00 +0100981 struct drm_i915_gem_request *prev;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000982 u32 *cs;
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100983 int err;
Chris Wilson05235c52016-07-20 09:21:08 +0100984
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100985 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson0f25dff2016-09-09 14:11:55 +0100986 trace_i915_gem_request_add(request);
987
Chris Wilsonc781c972017-01-11 14:08:58 +0000988 /* Make sure that no request gazumped us - if it was allocated after
989 * our i915_gem_request_alloc() and called __i915_add_request() before
990 * us, the timeline will hold its seqno which is later than ours.
991 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000992 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilsonc781c972017-01-11 14:08:58 +0000993
Chris Wilson05235c52016-07-20 09:21:08 +0100994 /*
995 * To ensure that this call will not fail, space for its emissions
996 * should already have been reserved in the ring buffer. Let the ring
997 * know that it is time to use that space up.
998 */
Chris Wilson05235c52016-07-20 09:21:08 +0100999 request->reserved_space = 0;
1000
1001 /*
1002 * Emit any outstanding flushes - execbuf can fail to emit the flush
1003 * after having emitted the batchbuffer command. Hence we need to fix
1004 * things up similar to emitting the lazy request. The difference here
1005 * is that the flush _must_ happen before the next request, no matter
1006 * what.
1007 */
1008 if (flush_caches) {
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001009 err = engine->emit_flush(request, EMIT_FLUSH);
Chris Wilsonc7fe7d22016-08-02 22:50:24 +01001010
Chris Wilson05235c52016-07-20 09:21:08 +01001011 /* Not allowed to fail! */
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001012 WARN(err, "engine->emit_flush() failed: %d!\n", err);
Chris Wilson05235c52016-07-20 09:21:08 +01001013 }
1014
Chris Wilsond0454462016-08-15 10:48:40 +01001015 /* Record the position of the start of the breadcrumb so that
Chris Wilson05235c52016-07-20 09:21:08 +01001016 * should we detect the updated seqno part-way through the
1017 * GPU processing the request, we never over-estimate the
Chris Wilsond0454462016-08-15 10:48:40 +01001018 * position of the ring's HEAD.
Chris Wilson05235c52016-07-20 09:21:08 +01001019 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001020 cs = intel_ring_begin(request, engine->emit_breadcrumb_sz);
1021 GEM_BUG_ON(IS_ERR(cs));
1022 request->postfix = intel_ring_offset(request, cs);
Chris Wilson05235c52016-07-20 09:21:08 +01001023
Chris Wilson0f25dff2016-09-09 14:11:55 +01001024 /* Seal the request and mark it as pending execution. Note that
1025 * we may inspect this state, without holding any locks, during
1026 * hangcheck. Hence we apply the barrier to ensure that we do not
1027 * see a more recent value in the hws than we are tracking.
1028 */
Chris Wilson0a046a02016-09-09 14:12:00 +01001029
Chris Wilson73cb9702016-10-28 13:58:46 +01001030 prev = i915_gem_active_raw(&timeline->last_request,
Chris Wilson0a046a02016-09-09 14:12:00 +01001031 &request->i915->drm.struct_mutex);
Chris Wilson52e54202016-11-14 20:41:02 +00001032 if (prev) {
Chris Wilson0a046a02016-09-09 14:12:00 +01001033 i915_sw_fence_await_sw_fence(&request->submit, &prev->submit,
1034 &request->submitq);
Chris Wilson52e54202016-11-14 20:41:02 +00001035 if (engine->schedule)
1036 __i915_priotree_add_dependency(&request->priotree,
1037 &prev->priotree,
1038 &request->dep,
1039 0);
1040 }
Chris Wilson0a046a02016-09-09 14:12:00 +01001041
Chris Wilson80b204b2016-10-28 13:58:58 +01001042 spin_lock_irq(&timeline->lock);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001043 list_add_tail(&request->link, &timeline->requests);
Chris Wilson80b204b2016-10-28 13:58:58 +01001044 spin_unlock_irq(&timeline->lock);
Chris Wilson28176ef2016-10-28 13:58:56 +01001045
Chris Wilson9b6586a2017-02-23 07:44:08 +00001046 GEM_BUG_ON(timeline->seqno != request->fence.seqno);
Chris Wilson73cb9702016-10-28 13:58:46 +01001047 i915_gem_active_set(&timeline->last_request, request);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001048
Chris Wilson0f25dff2016-09-09 14:11:55 +01001049 list_add_tail(&request->ring_link, &ring->request_list);
Chris Wilsonf2d13292016-10-28 13:58:57 +01001050 request->emitted_jiffies = jiffies;
Chris Wilson0f25dff2016-09-09 14:11:55 +01001051
Chris Wilson0de91362016-11-14 20:41:01 +00001052 /* Let the backend know a new request has arrived that may need
1053 * to adjust the existing execution schedule due to a high priority
1054 * request - i.e. we may want to preempt the current request in order
1055 * to run a high priority dependency chain *before* we can execute this
1056 * request.
1057 *
1058 * This is called before the request is ready to run so that we can
1059 * decide whether to preempt the entire chain so that it is ready to
1060 * run at the earliest possible convenience.
1061 */
1062 if (engine->schedule)
Chris Wilson9f792eb2016-11-14 20:41:04 +00001063 engine->schedule(request, request->ctx->priority);
Chris Wilson0de91362016-11-14 20:41:01 +00001064
Chris Wilson5590af32016-09-09 14:11:54 +01001065 local_bh_disable();
1066 i915_sw_fence_commit(&request->submit);
1067 local_bh_enable(); /* Kick the execlists tasklet if just scheduled */
Chris Wilson05235c52016-07-20 09:21:08 +01001068}
1069
1070static unsigned long local_clock_us(unsigned int *cpu)
1071{
1072 unsigned long t;
1073
1074 /* Cheaply and approximately convert from nanoseconds to microseconds.
1075 * The result and subsequent calculations are also defined in the same
1076 * approximate microseconds units. The principal source of timing
1077 * error here is from the simple truncation.
1078 *
1079 * Note that local_clock() is only defined wrt to the current CPU;
1080 * the comparisons are no longer valid if we switch CPUs. Instead of
1081 * blocking preemption for the entire busywait, we can detect the CPU
1082 * switch and use that as indicator of system load and a reason to
1083 * stop busywaiting, see busywait_stop().
1084 */
1085 *cpu = get_cpu();
1086 t = local_clock() >> 10;
1087 put_cpu();
1088
1089 return t;
1090}
1091
1092static bool busywait_stop(unsigned long timeout, unsigned int cpu)
1093{
1094 unsigned int this_cpu;
1095
1096 if (time_after(local_clock_us(&this_cpu), timeout))
1097 return true;
1098
1099 return this_cpu != cpu;
1100}
1101
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001102static bool __i915_spin_request(const struct drm_i915_gem_request *req,
1103 u32 seqno, int state, unsigned long timeout_us)
Chris Wilson05235c52016-07-20 09:21:08 +01001104{
Chris Wilsonc33ed062017-02-17 15:13:01 +00001105 struct intel_engine_cs *engine = req->engine;
1106 unsigned int irq, cpu;
Chris Wilson05235c52016-07-20 09:21:08 +01001107
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001108 GEM_BUG_ON(!seqno);
1109
1110 /*
1111 * Only wait for the request if we know it is likely to complete.
1112 *
1113 * We don't track the timestamps around requests, nor the average
1114 * request length, so we do not have a good indicator that this
1115 * request will complete within the timeout. What we do know is the
1116 * order in which requests are executed by the engine and so we can
1117 * tell if the request has started. If the request hasn't started yet,
1118 * it is a fair assumption that it will not complete within our
1119 * relatively short timeout.
1120 */
1121 if (!i915_seqno_passed(intel_engine_get_seqno(engine), seqno - 1))
1122 return false;
1123
Chris Wilson05235c52016-07-20 09:21:08 +01001124 /* When waiting for high frequency requests, e.g. during synchronous
1125 * rendering split between the CPU and GPU, the finite amount of time
1126 * required to set up the irq and wait upon it limits the response
1127 * rate. By busywaiting on the request completion for a short while we
1128 * can service the high frequency waits as quick as possible. However,
1129 * if it is a slow request, we want to sleep as quickly as possible.
1130 * The tradeoff between waiting and sleeping is roughly the time it
1131 * takes to sleep on a request, on the order of a microsecond.
1132 */
1133
Chris Wilsonc33ed062017-02-17 15:13:01 +00001134 irq = atomic_read(&engine->irq_count);
Chris Wilson05235c52016-07-20 09:21:08 +01001135 timeout_us += local_clock_us(&cpu);
1136 do {
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001137 if (i915_seqno_passed(intel_engine_get_seqno(engine), seqno))
Chris Wilsona3df2c82017-09-21 22:09:03 +01001138 return seqno == i915_gem_request_global_seqno(req);
Chris Wilson05235c52016-07-20 09:21:08 +01001139
Chris Wilsonc33ed062017-02-17 15:13:01 +00001140 /* Seqno are meant to be ordered *before* the interrupt. If
1141 * we see an interrupt without a corresponding seqno advance,
1142 * assume we won't see one in the near future but require
1143 * the engine->seqno_barrier() to fixup coherency.
1144 */
1145 if (atomic_read(&engine->irq_count) != irq)
1146 break;
1147
Chris Wilson05235c52016-07-20 09:21:08 +01001148 if (signal_pending_state(state, current))
1149 break;
1150
1151 if (busywait_stop(timeout_us, cpu))
1152 break;
1153
Christian Borntraegerf2f09a42016-10-25 11:03:14 +02001154 cpu_relax();
Chris Wilson05235c52016-07-20 09:21:08 +01001155 } while (!need_resched());
1156
1157 return false;
1158}
1159
Chris Wilsone0705112017-02-23 07:44:20 +00001160static bool __i915_wait_request_check_and_reset(struct drm_i915_gem_request *request)
Chris Wilson4680816b2016-10-28 13:58:48 +01001161{
Chris Wilson8c185ec2017-03-16 17:13:02 +00001162 if (likely(!i915_reset_handoff(&request->i915->gpu_error)))
Chris Wilsone0705112017-02-23 07:44:20 +00001163 return false;
Chris Wilson4680816b2016-10-28 13:58:48 +01001164
Chris Wilsone0705112017-02-23 07:44:20 +00001165 __set_current_state(TASK_RUNNING);
Chris Wilson535275d2017-07-21 13:32:37 +01001166 i915_reset(request->i915, 0);
Chris Wilsone0705112017-02-23 07:44:20 +00001167 return true;
Chris Wilson4680816b2016-10-28 13:58:48 +01001168}
1169
Chris Wilson05235c52016-07-20 09:21:08 +01001170/**
Chris Wilson776f3232016-08-04 07:52:40 +01001171 * i915_wait_request - wait until execution of request has finished
Chris Wilsone95433c2016-10-28 13:58:27 +01001172 * @req: the request to wait upon
Chris Wilsonea746f32016-09-09 14:11:49 +01001173 * @flags: how to wait
Chris Wilsone95433c2016-10-28 13:58:27 +01001174 * @timeout: how long to wait in jiffies
Chris Wilson05235c52016-07-20 09:21:08 +01001175 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001176 * i915_wait_request() waits for the request to be completed, for a
1177 * maximum of @timeout jiffies (with MAX_SCHEDULE_TIMEOUT implying an
1178 * unbounded wait).
Chris Wilson05235c52016-07-20 09:21:08 +01001179 *
Chris Wilsone95433c2016-10-28 13:58:27 +01001180 * If the caller holds the struct_mutex, the caller must pass I915_WAIT_LOCKED
1181 * in via the flags, and vice versa if the struct_mutex is not held, the caller
1182 * must not specify that the wait is locked.
1183 *
1184 * Returns the remaining time (in jiffies) if the request completed, which may
1185 * be zero or -ETIME if the request is unfinished after the timeout expires.
1186 * May return -EINTR is called with I915_WAIT_INTERRUPTIBLE and a signal is
1187 * pending before the request completes.
Chris Wilson05235c52016-07-20 09:21:08 +01001188 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001189long i915_wait_request(struct drm_i915_gem_request *req,
1190 unsigned int flags,
1191 long timeout)
Chris Wilson05235c52016-07-20 09:21:08 +01001192{
Chris Wilsonea746f32016-09-09 14:11:49 +01001193 const int state = flags & I915_WAIT_INTERRUPTIBLE ?
1194 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson4b36b2e2017-02-23 07:44:10 +00001195 wait_queue_head_t *errq = &req->i915->gpu_error.wait_queue;
Chris Wilsona49625f2017-02-23 07:44:19 +00001196 DEFINE_WAIT_FUNC(reset, default_wake_function);
1197 DEFINE_WAIT_FUNC(exec, default_wake_function);
Chris Wilson05235c52016-07-20 09:21:08 +01001198 struct intel_wait wait;
Chris Wilson05235c52016-07-20 09:21:08 +01001199
1200 might_sleep();
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001201#if IS_ENABLED(CONFIG_LOCKDEP)
Chris Wilsone95433c2016-10-28 13:58:27 +01001202 GEM_BUG_ON(debug_locks &&
1203 !!lockdep_is_held(&req->i915->drm.struct_mutex) !=
Chris Wilson22dd3bb2016-09-09 14:11:50 +01001204 !!(flags & I915_WAIT_LOCKED));
1205#endif
Chris Wilsone95433c2016-10-28 13:58:27 +01001206 GEM_BUG_ON(timeout < 0);
Chris Wilson05235c52016-07-20 09:21:08 +01001207
Chris Wilson05235c52016-07-20 09:21:08 +01001208 if (i915_gem_request_completed(req))
Chris Wilsone95433c2016-10-28 13:58:27 +01001209 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001210
Chris Wilsone95433c2016-10-28 13:58:27 +01001211 if (!timeout)
1212 return -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001213
Tvrtko Ursulin936925022017-02-21 11:00:24 +00001214 trace_i915_gem_request_wait_begin(req, flags);
Chris Wilson05235c52016-07-20 09:21:08 +01001215
Chris Wilsona49625f2017-02-23 07:44:19 +00001216 add_wait_queue(&req->execute, &exec);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001217 if (flags & I915_WAIT_LOCKED)
1218 add_wait_queue(errq, &reset);
1219
Chris Wilson56299fb2017-02-27 20:58:48 +00001220 intel_wait_init(&wait, req);
Chris Wilson754c9fd2017-02-23 07:44:14 +00001221
Chris Wilsond6a22892017-02-23 07:44:17 +00001222restart:
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001223 do {
1224 set_current_state(state);
1225 if (intel_wait_update_request(&wait, req))
1226 break;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001227
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001228 if (flags & I915_WAIT_LOCKED &&
1229 __i915_wait_request_check_and_reset(req))
1230 continue;
Chris Wilson541ca6e2017-02-23 07:44:12 +00001231
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001232 if (signal_pending_state(state, current)) {
1233 timeout = -ERESTARTSYS;
Chris Wilson4680816b2016-10-28 13:58:48 +01001234 goto complete;
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001235 }
Chris Wilson4680816b2016-10-28 13:58:48 +01001236
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001237 if (!timeout) {
1238 timeout = -ETIME;
1239 goto complete;
1240 }
Chris Wilson541ca6e2017-02-23 07:44:12 +00001241
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001242 timeout = io_schedule_timeout(timeout);
1243 } while (1);
Chris Wilson541ca6e2017-02-23 07:44:12 +00001244
Chris Wilson0f2f61d2017-02-23 07:44:22 +00001245 GEM_BUG_ON(!intel_wait_has_seqno(&wait));
Chris Wilsonfe497892017-02-23 07:44:13 +00001246 GEM_BUG_ON(!i915_sw_fence_signaled(&req->submit));
Chris Wilson4680816b2016-10-28 13:58:48 +01001247
Daniel Vetter437c3082016-08-05 18:11:24 +02001248 /* Optimistic short spin before touching IRQs */
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001249 if (__i915_spin_request(req, wait.seqno, state, 5))
Chris Wilson05235c52016-07-20 09:21:08 +01001250 goto complete;
1251
1252 set_current_state(state);
Chris Wilson05235c52016-07-20 09:21:08 +01001253 if (intel_engine_add_wait(req->engine, &wait))
1254 /* In order to check that we haven't missed the interrupt
1255 * as we enabled it, we need to kick ourselves to do a
1256 * coherent check on the seqno before we sleep.
1257 */
1258 goto wakeup;
1259
Chris Wilson24f417e2017-02-23 07:44:21 +00001260 if (flags & I915_WAIT_LOCKED)
1261 __i915_wait_request_check_and_reset(req);
1262
Chris Wilson05235c52016-07-20 09:21:08 +01001263 for (;;) {
1264 if (signal_pending_state(state, current)) {
Chris Wilsone95433c2016-10-28 13:58:27 +01001265 timeout = -ERESTARTSYS;
Chris Wilson05235c52016-07-20 09:21:08 +01001266 break;
1267 }
1268
Chris Wilsone95433c2016-10-28 13:58:27 +01001269 if (!timeout) {
1270 timeout = -ETIME;
Chris Wilson05235c52016-07-20 09:21:08 +01001271 break;
1272 }
1273
Chris Wilsone95433c2016-10-28 13:58:27 +01001274 timeout = io_schedule_timeout(timeout);
1275
Chris Wilson754c9fd2017-02-23 07:44:14 +00001276 if (intel_wait_complete(&wait) &&
1277 intel_wait_check_request(&wait, req))
Chris Wilson05235c52016-07-20 09:21:08 +01001278 break;
1279
1280 set_current_state(state);
1281
1282wakeup:
1283 /* Carefully check if the request is complete, giving time
1284 * for the seqno to be visible following the interrupt.
1285 * We also have to check in case we are kicked by the GPU
1286 * reset in order to drop the struct_mutex.
1287 */
1288 if (__i915_request_irq_complete(req))
1289 break;
1290
Chris Wilson221fe792016-09-09 14:11:51 +01001291 /* If the GPU is hung, and we hold the lock, reset the GPU
1292 * and then check for completion. On a full reset, the engine's
1293 * HW seqno will be advanced passed us and we are complete.
1294 * If we do a partial reset, we have to wait for the GPU to
1295 * resume and update the breadcrumb.
1296 *
1297 * If we don't hold the mutex, we can just wait for the worker
1298 * to come along and update the breadcrumb (either directly
1299 * itself, or indirectly by recovering the GPU).
1300 */
1301 if (flags & I915_WAIT_LOCKED &&
Chris Wilsone0705112017-02-23 07:44:20 +00001302 __i915_wait_request_check_and_reset(req))
Chris Wilson221fe792016-09-09 14:11:51 +01001303 continue;
Chris Wilson221fe792016-09-09 14:11:51 +01001304
Chris Wilson05235c52016-07-20 09:21:08 +01001305 /* Only spin if we know the GPU is processing this request */
Chris Wilsonb2f2f0f2017-09-22 13:03:33 +01001306 if (__i915_spin_request(req, wait.seqno, state, 2))
Chris Wilson05235c52016-07-20 09:21:08 +01001307 break;
Chris Wilsond6a22892017-02-23 07:44:17 +00001308
1309 if (!intel_wait_check_request(&wait, req)) {
1310 intel_engine_remove_wait(req->engine, &wait);
1311 goto restart;
1312 }
Chris Wilson05235c52016-07-20 09:21:08 +01001313 }
Chris Wilson05235c52016-07-20 09:21:08 +01001314
1315 intel_engine_remove_wait(req->engine, &wait);
Chris Wilson05235c52016-07-20 09:21:08 +01001316complete:
Chris Wilsona49625f2017-02-23 07:44:19 +00001317 __set_current_state(TASK_RUNNING);
Chris Wilson7de53bf2017-02-23 07:44:11 +00001318 if (flags & I915_WAIT_LOCKED)
1319 remove_wait_queue(errq, &reset);
Chris Wilsona49625f2017-02-23 07:44:19 +00001320 remove_wait_queue(&req->execute, &exec);
Chris Wilson05235c52016-07-20 09:21:08 +01001321 trace_i915_gem_request_wait_end(req);
1322
Chris Wilsone95433c2016-10-28 13:58:27 +01001323 return timeout;
Chris Wilson05235c52016-07-20 09:21:08 +01001324}
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001325
Chris Wilson28176ef2016-10-28 13:58:56 +01001326static void engine_retire_requests(struct intel_engine_cs *engine)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001327{
1328 struct drm_i915_gem_request *request, *next;
Chris Wilson754c9fd2017-02-23 07:44:14 +00001329 u32 seqno = intel_engine_get_seqno(engine);
1330 LIST_HEAD(retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001331
Chris Wilson754c9fd2017-02-23 07:44:14 +00001332 spin_lock_irq(&engine->timeline->lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01001333 list_for_each_entry_safe(request, next,
1334 &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00001335 if (!i915_seqno_passed(seqno, request->global_seqno))
1336 break;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001337
Chris Wilson754c9fd2017-02-23 07:44:14 +00001338 list_move_tail(&request->link, &retire);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001339 }
Chris Wilson754c9fd2017-02-23 07:44:14 +00001340 spin_unlock_irq(&engine->timeline->lock);
1341
1342 list_for_each_entry_safe(request, next, &retire, link)
1343 i915_gem_request_retire(request);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001344}
1345
1346void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
1347{
1348 struct intel_engine_cs *engine;
Chris Wilson28176ef2016-10-28 13:58:56 +01001349 enum intel_engine_id id;
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001350
1351 lockdep_assert_held(&dev_priv->drm.struct_mutex);
1352
Chris Wilson28176ef2016-10-28 13:58:56 +01001353 if (!dev_priv->gt.active_requests)
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001354 return;
1355
Chris Wilson28176ef2016-10-28 13:58:56 +01001356 for_each_engine(engine, dev_priv, id)
1357 engine_retire_requests(engine);
Chris Wilson4b8de8e2016-08-04 07:52:42 +01001358}
Chris Wilsonc835c552017-02-13 17:15:21 +00001359
1360#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1361#include "selftests/mock_request.c"
1362#include "selftests/i915_gem_request.c"
1363#endif