blob: afa211858ecb1550572e6f83f3dc2b4d8f92de9b [file] [log] [blame]
Greg Ungerer7354b622005-11-02 15:02:01 +10001/****************************************************************************/
2
3/*
4 * m520xsim.h -- ColdFire 5207/5208 System Integration Module support.
5 *
6 * (C) Copyright 2005, Intec Automation (mike@steroidmicros.com)
7 */
8
9/****************************************************************************/
10#ifndef m520xsim_h
11#define m520xsim_h
12/****************************************************************************/
13
Greg Ungerer7fc82b62010-11-02 17:13:27 +100014#define CPU_NAME "COLDFIRE(m520x)"
15
Greg Ungerer7354b622005-11-02 15:02:01 +100016/*
Greg Ungerer277c5e32009-04-29 12:07:13 +100017 * Define the 520x SIM register set addresses.
Greg Ungerer7354b622005-11-02 15:02:01 +100018 */
19#define MCFICM_INTC0 0x48000 /* Base for Interrupt Ctrl 0 */
20#define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
21#define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
22#define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
23#define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
24#define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
25#define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
Greg Ungerercd3dd402009-04-27 15:09:29 +100026#define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */
27#define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */
Greg Ungerer7354b622005-11-02 15:02:01 +100028#define MCFINTC_ICR0 0x40 /* Base ICR register */
29
Greg Ungerer277c5e32009-04-29 12:07:13 +100030/*
31 * The common interrupt controller code just wants to know the absolute
32 * address to the SIMR and CIMR registers (not offsets into IPSBAR).
33 * The 520x family only has a single INTC unit.
34 */
35#define MCFINTC0_SIMR (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_SIMR)
36#define MCFINTC0_CIMR (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_CIMR)
37#define MCFINTC0_ICR0 (MCF_IPSBAR + MCFICM_INTC0 + MCFINTC_ICR0)
38#define MCFINTC1_SIMR (0)
39#define MCFINTC1_CIMR (0)
40#define MCFINTC1_ICR0 (0)
41
Greg Ungerer7354b622005-11-02 15:02:01 +100042#define MCFINT_VECBASE 64
43#define MCFINT_UART0 26 /* Interrupt number for UART0 */
44#define MCFINT_UART1 27 /* Interrupt number for UART1 */
45#define MCFINT_UART2 28 /* Interrupt number for UART2 */
46#define MCFINT_QSPI 31 /* Interrupt number for QSPI */
47#define MCFINT_PIT1 4 /* Interrupt number for PIT1 (PIT0 in processor) */
48
Greg Ungerer5a31be32006-12-04 17:27:36 +100049/*
50 * SDRAM configuration registers.
51 */
52#define MCFSIM_SDMR 0x000a8000 /* SDRAM Mode/Extended Mode Register */
53#define MCFSIM_SDCR 0x000a8004 /* SDRAM Control Register */
54#define MCFSIM_SDCFG1 0x000a8008 /* SDRAM Configuration Register 1 */
55#define MCFSIM_SDCFG2 0x000a800c /* SDRAM Configuration Register 2 */
56#define MCFSIM_SDCS0 0x000a8110 /* SDRAM Chip Select 0 Configuration */
57#define MCFSIM_SDCS1 0x000a8114 /* SDRAM Chip Select 1 Configuration */
58
sfking@fdwdc.comafde8562009-06-19 18:11:03 -070059#define MCFEPORT_EPDDR 0xFC088002
60#define MCFEPORT_EPDR 0xFC088004
61#define MCFEPORT_EPPDR 0xFC088005
62
63#define MCFGPIO_PODR_BUSCTL 0xFC0A4000
64#define MCFGPIO_PODR_BE 0xFC0A4001
65#define MCFGPIO_PODR_CS 0xFC0A4002
66#define MCFGPIO_PODR_FECI2C 0xFC0A4003
67#define MCFGPIO_PODR_QSPI 0xFC0A4004
68#define MCFGPIO_PODR_TIMER 0xFC0A4005
69#define MCFGPIO_PODR_UART 0xFC0A4006
70#define MCFGPIO_PODR_FECH 0xFC0A4007
71#define MCFGPIO_PODR_FECL 0xFC0A4008
72
73#define MCFGPIO_PDDR_BUSCTL 0xFC0A400C
74#define MCFGPIO_PDDR_BE 0xFC0A400D
75#define MCFGPIO_PDDR_CS 0xFC0A400E
76#define MCFGPIO_PDDR_FECI2C 0xFC0A400F
77#define MCFGPIO_PDDR_QSPI 0xFC0A4010
78#define MCFGPIO_PDDR_TIMER 0xFC0A4011
79#define MCFGPIO_PDDR_UART 0xFC0A4012
80#define MCFGPIO_PDDR_FECH 0xFC0A4013
81#define MCFGPIO_PDDR_FECL 0xFC0A4014
82
83#define MCFGPIO_PPDSDR_BUSCTL 0xFC0A401A
84#define MCFGPIO_PPDSDR_BE 0xFC0A401B
85#define MCFGPIO_PPDSDR_CS 0xFC0A401C
86#define MCFGPIO_PPDSDR_FECI2C 0xFC0A401D
87#define MCFGPIO_PPDSDR_QSPI 0xFC0A401E
88#define MCFGPIO_PPDSDR_TIMER 0xFC0A401F
89#define MCFGPIO_PPDSDR_UART 0xFC0A4021
90#define MCFGPIO_PPDSDR_FECH 0xFC0A4021
91#define MCFGPIO_PPDSDR_FECL 0xFC0A4022
92
93#define MCFGPIO_PCLRR_BUSCTL 0xFC0A4024
94#define MCFGPIO_PCLRR_BE 0xFC0A4025
95#define MCFGPIO_PCLRR_CS 0xFC0A4026
96#define MCFGPIO_PCLRR_FECI2C 0xFC0A4027
97#define MCFGPIO_PCLRR_QSPI 0xFC0A4028
98#define MCFGPIO_PCLRR_TIMER 0xFC0A4029
99#define MCFGPIO_PCLRR_UART 0xFC0A402A
100#define MCFGPIO_PCLRR_FECH 0xFC0A402B
101#define MCFGPIO_PCLRR_FECL 0xFC0A402C
102/*
103 * Generic GPIO support
104 */
105#define MCFGPIO_PODR MCFGPIO_PODR_BUSCTL
106#define MCFGPIO_PDDR MCFGPIO_PDDR_BUSCTL
107#define MCFGPIO_PPDR MCFGPIO_PPDSDR_BUSCTL
108#define MCFGPIO_SETR MCFGPIO_PPDSDR_BUSCTL
109#define MCFGPIO_CLRR MCFGPIO_PCLRR_BUSCTL
110
111#define MCFGPIO_PIN_MAX 80
112#define MCFGPIO_IRQ_MAX 8
113#define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
114/****************************************************************************/
Greg Ungerer7354b622005-11-02 15:02:01 +1000115
116#define MCF_GPIO_PAR_UART (0xA4036)
117#define MCF_GPIO_PAR_FECI2C (0xA4033)
Steven King91d60412010-01-22 12:43:03 -0800118#define MCF_GPIO_PAR_QSPI (0xA4034)
Greg Ungerer7354b622005-11-02 15:02:01 +1000119#define MCF_GPIO_PAR_FEC (0xA4038)
120
121#define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0001)
122#define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0002)
123
124#define MCF_GPIO_PAR_UART_PAR_URXD1 (0x0040)
125#define MCF_GPIO_PAR_UART_PAR_UTXD1 (0x0080)
126
127#define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
128#define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
129
Greg Ungerer25ce4a92009-04-30 22:39:50 +1000130/*
131 * Reset Controll Unit.
132 */
133#define MCF_RCR 0xFC0A0000
134#define MCF_RSR 0xFC0A0001
135
136#define MCF_RCR_SWRESET 0x80 /* Software reset bit */
137#define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
138
Greg Ungerer7354b622005-11-02 15:02:01 +1000139/****************************************************************************/
140#endif /* m520xsim_h */