blob: 412e019e8b2e22aca39a68256cbd1acae357d564 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +000035#include <linux/etherdevice.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070036#include <linux/mlx4/cmd.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040037#include <linux/module.h>
Eli Cohenc57e20dcf2009-09-24 11:03:03 -070038#include <linux/cache.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40#include "fw.h"
41#include "icm.h"
42
Roland Dreierfe409002007-06-07 23:24:36 -070043enum {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
Roland Dreierfe409002007-06-07 23:24:36 -070047};
48
Roland Dreier225c7b12007-05-08 18:00:38 -070049extern void __buggy_use_of_MLX4_GET(void);
50extern void __buggy_use_of_MLX4_PUT(void);
51
Rusty Russelleb939922011-12-19 14:08:01 +000052static bool enable_qos;
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070053module_param(enable_qos, bool, 0444);
54MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
55
Roland Dreier225c7b12007-05-08 18:00:38 -070056#define MLX4_GET(dest, source, offset) \
57 do { \
58 void *__p = (char *) (source) + (offset); \
59 switch (sizeof (dest)) { \
60 case 1: (dest) = *(u8 *) __p; break; \
61 case 2: (dest) = be16_to_cpup(__p); break; \
62 case 4: (dest) = be32_to_cpup(__p); break; \
63 case 8: (dest) = be64_to_cpup(__p); break; \
64 default: __buggy_use_of_MLX4_GET(); \
65 } \
66 } while (0)
67
68#define MLX4_PUT(dest, source, offset) \
69 do { \
70 void *__d = ((char *) (dest) + (offset)); \
71 switch (sizeof(source)) { \
72 case 1: *(u8 *) __d = (source); break; \
73 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
74 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
75 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
76 default: __buggy_use_of_MLX4_PUT(); \
77 } \
78 } while (0)
79
Or Gerlitz52eafc62011-06-15 14:41:42 +000080static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -070081{
82 static const char *fname[] = {
83 [ 0] = "RC transport",
84 [ 1] = "UC transport",
85 [ 2] = "UD transport",
Roland Dreierea980542007-10-09 19:59:13 -070086 [ 3] = "XRC transport",
Roland Dreier225c7b12007-05-08 18:00:38 -070087 [ 6] = "SRQ support",
88 [ 7] = "IPoIB checksum offload",
89 [ 8] = "P_Key violation counter",
90 [ 9] = "Q_Key violation counter",
Or Gerlitz4d531aa2013-04-07 03:44:06 +000091 [12] = "Dual Port Different Protocol (DPDP) support",
Eli Cohen417608c2009-11-12 11:19:44 -080092 [15] = "Big LSO headers",
Roland Dreier225c7b12007-05-08 18:00:38 -070093 [16] = "MW support",
94 [17] = "APM support",
95 [18] = "Atomic ops support",
96 [19] = "Raw multicast support",
97 [20] = "Address vector port checking support",
98 [21] = "UD multicast support",
Or Gerlitzccf86322011-07-07 19:19:29 +000099 [30] = "IBoE support",
100 [32] = "Unicast loopback support",
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000101 [34] = "FCS header control",
Or Gerlitzcb2147a2015-01-27 15:58:08 +0200102 [37] = "Wake On LAN (port1) support",
103 [38] = "Wake On LAN (port2) support",
Or Gerlitzccf86322011-07-07 19:19:29 +0000104 [40] = "UDP RSS support",
105 [41] = "Unicast VEP steering support",
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000106 [42] = "Multicast VEP steering support",
107 [48] = "Counters support",
Ido Shamay802f42a2015-04-02 16:31:06 +0300108 [52] = "RSS IP fragments support",
Or Gerlitz540b3a32013-04-07 03:44:07 +0000109 [53] = "Port ETS Scheduler support",
Or Gerlitz4d531aa2013-04-07 03:44:06 +0000110 [55] = "Port link type sensing support",
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300111 [59] = "Port management change event support",
Or Gerlitz08ff3232012-10-21 14:59:24 +0000112 [61] = "64 byte EQE support",
113 [62] = "64 byte CQE support",
Roland Dreier225c7b12007-05-08 18:00:38 -0700114 };
115 int i;
116
117 mlx4_dbg(dev, "DEV_CAP flags:\n");
Roland Dreier23c15c22007-05-19 08:51:57 -0700118 for (i = 0; i < ARRAY_SIZE(fname); ++i)
Or Gerlitz52eafc62011-06-15 14:41:42 +0000119 if (fname[i] && (flags & (1LL << i)))
Roland Dreier225c7b12007-05-08 18:00:38 -0700120 mlx4_dbg(dev, " %s\n", fname[i]);
121}
122
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300123static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
124{
125 static const char * const fname[] = {
126 [0] = "RSS support",
127 [1] = "RSS Toeplitz Hash Function support",
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000128 [2] = "RSS XOR Hash Function support",
Or Gerlitz56cb4562014-03-12 17:16:30 +0200129 [3] = "Device managed flow steering support",
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000130 [4] = "Automatic MAC reassignment support",
Or Gerlitz4e8cf5b2013-05-08 22:22:34 +0000131 [5] = "Time stamping support",
132 [6] = "VST (control vlan insertion/stripping) support",
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300133 [7] = "FSM (MAC anti-spoofing) support",
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200134 [8] = "Dynamic QP updates support",
Or Gerlitz56cb4562014-03-12 17:16:30 +0200135 [9] = "Device managed flow steering IPoIB support",
Jack Morgenstein114840c2014-06-01 11:53:50 +0300136 [10] = "TCP/IP offloads/flow-steering for VXLAN support",
Ido Shamay77507aa2014-09-18 11:50:59 +0300137 [11] = "MAD DEMUX (Secure-Host) support",
138 [12] = "Large cache line (>64B) CQE stride support",
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200139 [13] = "Large cache line (>64B) EQE stride support",
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200140 [14] = "Ethernet protocol control support",
Matan Barakd475c952014-11-02 16:26:17 +0200141 [15] = "Ethernet Backplane autoneg support",
Matan Barak7ae0e402014-11-13 14:45:32 +0200142 [16] = "CONFIG DEV support",
Matan Barakde966c52014-11-13 14:45:33 +0200143 [17] = "Asymmetric EQs support",
Matan Barak7d077cd2014-12-11 10:58:00 +0200144 [18] = "More than 80 VFs support",
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200145 [19] = "Performance optimized for limited rule configuration flow steering support",
Moni Shoua59e14e32015-02-03 16:48:32 +0200146 [20] = "Recoverable error events support",
Shani Michaelid237baa2015-03-05 20:16:12 +0200147 [21] = "Port Remap support",
Or Gerlitzfc31e252015-03-18 14:57:34 +0200148 [22] = "QCN support",
Matan Barak0b131562015-03-30 17:45:25 +0300149 [23] = "QP rate limiting support",
150 [24] = "Ethernet Flow control statistics support"
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300151 };
152 int i;
153
154 for (i = 0; i < ARRAY_SIZE(fname); ++i)
155 if (fname[i] && (flags & (1LL << i)))
156 mlx4_dbg(dev, " %s\n", fname[i]);
157}
158
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700159int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
160{
161 struct mlx4_cmd_mailbox *mailbox;
162 u32 *inbox;
163 int err = 0;
164
165#define MOD_STAT_CFG_IN_SIZE 0x100
166
167#define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
168#define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
169
170 mailbox = mlx4_alloc_cmd_mailbox(dev);
171 if (IS_ERR(mailbox))
172 return PTR_ERR(mailbox);
173 inbox = mailbox->buf;
174
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700175 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
176 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
177
178 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000179 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700180
181 mlx4_free_cmd_mailbox(dev, mailbox);
182 return err;
183}
184
Matan Barake8c42652014-11-13 14:45:31 +0200185int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
186{
187 struct mlx4_cmd_mailbox *mailbox;
188 u32 *outbox;
189 u8 in_modifier;
190 u8 field;
191 u16 field16;
192 int err;
193
194#define QUERY_FUNC_BUS_OFFSET 0x00
195#define QUERY_FUNC_DEVICE_OFFSET 0x01
196#define QUERY_FUNC_FUNCTION_OFFSET 0x01
197#define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
198#define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
199#define QUERY_FUNC_MAX_EQ_OFFSET 0x06
200#define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
201
202 mailbox = mlx4_alloc_cmd_mailbox(dev);
203 if (IS_ERR(mailbox))
204 return PTR_ERR(mailbox);
205 outbox = mailbox->buf;
206
207 in_modifier = slave;
Matan Barake8c42652014-11-13 14:45:31 +0200208
209 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
210 MLX4_CMD_QUERY_FUNC,
211 MLX4_CMD_TIME_CLASS_A,
212 MLX4_CMD_NATIVE);
213 if (err)
214 goto out;
215
216 MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
217 func->bus = field & 0xf;
218 MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
219 func->device = field & 0xf1;
220 MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
221 func->function = field & 0x7;
222 MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
223 func->physical_function = field & 0xf;
224 MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
225 func->rsvd_eqs = field16 & 0xffff;
226 MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
227 func->max_eq = field16 & 0xffff;
228 MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
229 func->rsvd_uars = field & 0x0f;
230
231 mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
232 func->bus, func->device, func->function, func->physical_function,
233 func->max_eq, func->rsvd_eqs, func->rsvd_uars);
234
235out:
236 mlx4_free_cmd_mailbox(dev, mailbox);
237 return err;
238}
239
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000240int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
241 struct mlx4_vhcr *vhcr,
242 struct mlx4_cmd_mailbox *inbox,
243 struct mlx4_cmd_mailbox *outbox,
244 struct mlx4_cmd_info *cmd)
245{
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200246 struct mlx4_priv *priv = mlx4_priv(dev);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300247 u8 field, port;
248 u32 size, proxy_qp, qkey;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000249 int err = 0;
Matan Barak7ae0e402014-11-13 14:45:32 +0200250 struct mlx4_func func;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000251
252#define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
253#define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000254#define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
Jack Morgenstein105c3202012-06-19 11:21:43 +0300255#define QUERY_FUNC_CAP_FMR_OFFSET 0x8
Jack Morgensteineb456a62013-11-03 10:03:24 +0200256#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
257#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
258#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
259#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
260#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
261#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000262#define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
Roland Dreier69612b92012-09-23 09:18:24 -0700263#define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200264#define QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET 0x48
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000265
Jack Morgensteineb456a62013-11-03 10:03:24 +0200266#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
267#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
268#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
269#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
270#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
271#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
272
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200273#define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET 0x6c
274
Jack Morgenstein105c3202012-06-19 11:21:43 +0300275#define QUERY_FUNC_CAP_FMR_FLAG 0x80
276#define QUERY_FUNC_CAP_FLAG_RDMA 0x40
277#define QUERY_FUNC_CAP_FLAG_ETH 0x80
Jack Morgensteineb456a62013-11-03 10:03:24 +0200278#define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200279#define QUERY_FUNC_CAP_FLAG_RESD_LKEY 0x08
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200280#define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX 0x04
281
282#define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG (1UL << 31)
Matan Barakd57febe2014-12-11 10:57:57 +0200283#define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG (1UL << 30)
Jack Morgenstein105c3202012-06-19 11:21:43 +0300284
285/* when opcode modifier = 1 */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000286#define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300287#define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200288#define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
289#define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000290
Jack Morgenstein47605df2012-08-03 08:40:57 +0000291#define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
292#define QUERY_FUNC_CAP_QP0_PROXY 0x14
293#define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
294#define QUERY_FUNC_CAP_QP1_PROXY 0x1c
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200295#define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
Jack Morgenstein47605df2012-08-03 08:40:57 +0000296
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200297#define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
298#define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200299#define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300300#define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
Jack Morgenstein105c3202012-06-19 11:21:43 +0300301
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200302#define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
Matan Barak7ae0e402014-11-13 14:45:32 +0200303#define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS (1 << 31)
Jack Morgenstein105c3202012-06-19 11:21:43 +0300304
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000305 if (vhcr->op_modifier == 1) {
Matan Barak449fc482014-03-19 18:11:52 +0200306 struct mlx4_active_ports actv_ports =
307 mlx4_get_active_ports(dev, slave);
308 int converted_port = mlx4_slave_convert_port(
309 dev, slave, vhcr->in_modifier);
310
311 if (converted_port < 0)
312 return -EINVAL;
313
314 vhcr->in_modifier = converted_port;
Matan Barak449fc482014-03-19 18:11:52 +0200315 /* phys-port = logical-port */
316 field = vhcr->in_modifier -
317 find_first_bit(actv_ports.ports, dev->caps.num_ports);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000318 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
319
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300320 port = vhcr->in_modifier;
321 proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
322
323 /* Set nic_info bit to mark new fields support */
324 field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
325
326 if (mlx4_vf_smi_enabled(dev, slave, port) &&
327 !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
328 field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
329 MLX4_PUT(outbox->buf, qkey,
330 QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
331 }
332 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
333
Jack Morgenstein47605df2012-08-03 08:40:57 +0000334 /* size is now the QP number */
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300335 size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000336 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
337
338 size += 2;
339 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
340
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300341 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
342 proxy_qp += 2;
343 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000344
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200345 MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
346 QUERY_FUNC_CAP_PHYS_PORT_ID);
347
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000348 } else if (vhcr->op_modifier == 0) {
Matan Barak449fc482014-03-19 18:11:52 +0200349 struct mlx4_active_ports actv_ports =
350 mlx4_get_active_ports(dev, slave);
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200351 /* enable rdma and ethernet interfaces, new quota locations,
352 * and reserved lkey
353 */
Jack Morgensteineb456a62013-11-03 10:03:24 +0200354 field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200355 QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX |
356 QUERY_FUNC_CAP_FLAG_RESD_LKEY);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000357 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
358
Matan Barak449fc482014-03-19 18:11:52 +0200359 field = min(
360 bitmap_weight(actv_ports.ports, dev->caps.num_ports),
361 dev->caps.num_ports);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000362 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
363
Or Gerlitz08ff3232012-10-21 14:59:24 +0000364 size = dev->caps.function_caps; /* set PF behaviours */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000365 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
366
Jack Morgenstein105c3202012-06-19 11:21:43 +0300367 field = 0; /* protected FMR support not available as yet */
368 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
369
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200370 size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000371 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200372 size = dev->caps.num_qps;
373 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000374
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200375 size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000376 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200377 size = dev->caps.num_srqs;
378 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000379
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200380 size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000381 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200382 size = dev->caps.num_cqs;
383 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000384
Matan Barak7ae0e402014-11-13 14:45:32 +0200385 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
386 mlx4_QUERY_FUNC(dev, &func, slave)) {
387 size = vhcr->in_modifier &
388 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
389 dev->caps.num_eqs :
390 rounddown_pow_of_two(dev->caps.num_eqs);
391 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
392 size = dev->caps.reserved_eqs;
393 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
394 } else {
395 size = vhcr->in_modifier &
396 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
397 func.max_eq :
398 rounddown_pow_of_two(func.max_eq);
399 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
400 size = func.rsvd_eqs;
401 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
402 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000403
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200404 size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000405 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200406 size = dev->caps.num_mpts;
407 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000408
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200409 size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000410 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200411 size = dev->caps.num_mtts;
412 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000413
414 size = dev->caps.num_mgms + dev->caps.num_amgms;
415 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
Jack Morgensteineb456a62013-11-03 10:03:24 +0200416 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000417
Matan Barakd57febe2014-12-11 10:57:57 +0200418 size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
419 QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200420 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200421
422 size = dev->caps.reserved_lkey + ((slave << 8) & 0xFF00);
423 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000424 } else
425 err = -EINVAL;
426
427 return err;
428}
429
Matan Barak225c6c82014-11-13 14:45:28 +0200430int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
Jack Morgenstein47605df2012-08-03 08:40:57 +0000431 struct mlx4_func_cap *func_cap)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000432{
433 struct mlx4_cmd_mailbox *mailbox;
434 u32 *outbox;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000435 u8 field, op_modifier;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300436 u32 size, qkey;
Jack Morgensteineb456a62013-11-03 10:03:24 +0200437 int err = 0, quotas = 0;
Matan Barak7ae0e402014-11-13 14:45:32 +0200438 u32 in_modifier;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000439
Jack Morgenstein47605df2012-08-03 08:40:57 +0000440 op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
Matan Barak7ae0e402014-11-13 14:45:32 +0200441 in_modifier = op_modifier ? gen_or_port :
442 QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000443
444 mailbox = mlx4_alloc_cmd_mailbox(dev);
445 if (IS_ERR(mailbox))
446 return PTR_ERR(mailbox);
447
Matan Barak7ae0e402014-11-13 14:45:32 +0200448 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
Jack Morgenstein47605df2012-08-03 08:40:57 +0000449 MLX4_CMD_QUERY_FUNC_CAP,
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000450 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
451 if (err)
452 goto out;
453
454 outbox = mailbox->buf;
455
Jack Morgenstein47605df2012-08-03 08:40:57 +0000456 if (!op_modifier) {
457 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
458 if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
459 mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
460 err = -EPROTONOSUPPORT;
461 goto out;
462 }
463 func_cap->flags = field;
Jack Morgensteineb456a62013-11-03 10:03:24 +0200464 quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000465
466 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
467 func_cap->num_ports = field;
468
469 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
470 func_cap->pf_context_behaviour = size;
471
Jack Morgensteineb456a62013-11-03 10:03:24 +0200472 if (quotas) {
473 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
474 func_cap->qp_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000475
Jack Morgensteineb456a62013-11-03 10:03:24 +0200476 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
477 func_cap->srq_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000478
Jack Morgensteineb456a62013-11-03 10:03:24 +0200479 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
480 func_cap->cq_quota = size & 0xFFFFFF;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000481
Jack Morgensteineb456a62013-11-03 10:03:24 +0200482 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
483 func_cap->mpt_quota = size & 0xFFFFFF;
484
485 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
486 func_cap->mtt_quota = size & 0xFFFFFF;
487
488 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
489 func_cap->mcg_quota = size & 0xFFFFFF;
490
491 } else {
492 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
493 func_cap->qp_quota = size & 0xFFFFFF;
494
495 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
496 func_cap->srq_quota = size & 0xFFFFFF;
497
498 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
499 func_cap->cq_quota = size & 0xFFFFFF;
500
501 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
502 func_cap->mpt_quota = size & 0xFFFFFF;
503
504 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
505 func_cap->mtt_quota = size & 0xFFFFFF;
506
507 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
508 func_cap->mcg_quota = size & 0xFFFFFF;
509 }
Jack Morgenstein47605df2012-08-03 08:40:57 +0000510 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
511 func_cap->max_eq = size & 0xFFFFFF;
512
513 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
514 func_cap->reserved_eq = size & 0xFFFFFF;
515
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200516 if (func_cap->flags & QUERY_FUNC_CAP_FLAG_RESD_LKEY) {
517 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
518 func_cap->reserved_lkey = size;
519 } else {
520 func_cap->reserved_lkey = 0;
521 }
522
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200523 func_cap->extra_flags = 0;
524
525 /* Mailbox data from 0x6c and onward should only be treated if
526 * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
527 */
528 if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
529 MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
530 if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
531 func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
Matan Barakd57febe2014-12-11 10:57:57 +0200532 if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
533 func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200534 }
535
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000536 goto out;
537 }
538
Jack Morgenstein47605df2012-08-03 08:40:57 +0000539 /* logical port query */
540 if (gen_or_port > dev->caps.num_ports) {
541 err = -EINVAL;
542 goto out;
543 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000544
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200545 MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000546 if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
Jack Morgensteinbc828782014-05-29 16:31:00 +0300547 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000548 mlx4_err(dev, "VLAN is enforced on this port\n");
549 err = -EPROTONOSUPPORT;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000550 goto out;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000551 }
552
Hadar Hen Zioneb177112013-12-19 21:20:11 +0200553 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000554 mlx4_err(dev, "Force mac is enabled on this port\n");
555 err = -EPROTONOSUPPORT;
556 goto out;
557 }
558 } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
Hadar Hen Zion73e74ab2013-12-19 21:20:10 +0200559 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
560 if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
Joe Perches1a91de22014-05-07 12:52:57 -0700561 mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
Jack Morgenstein47605df2012-08-03 08:40:57 +0000562 err = -EPROTONOSUPPORT;
563 goto out;
564 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000565 }
566
Jack Morgenstein47605df2012-08-03 08:40:57 +0000567 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
568 func_cap->physical_port = field;
569 if (func_cap->physical_port != gen_or_port) {
570 err = -ENOSYS;
571 goto out;
572 }
573
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300574 if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
575 MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
576 func_cap->qp0_qkey = qkey;
577 } else {
578 func_cap->qp0_qkey = 0;
579 }
580
Jack Morgenstein47605df2012-08-03 08:40:57 +0000581 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
582 func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
583
584 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
585 func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
586
587 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
588 func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
589
590 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
591 func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
592
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200593 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
594 MLX4_GET(func_cap->phys_port_id, outbox,
595 QUERY_FUNC_CAP_PHYS_PORT_ID);
596
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000597 /* All other resources are allocated by the master, but we still report
598 * 'num' and 'reserved' capabilities as follows:
599 * - num remains the maximum resource index
600 * - 'num - reserved' is the total available objects of a resource, but
601 * resource indices may be less than 'reserved'
602 * TODO: set per-resource quotas */
603
604out:
605 mlx4_free_cmd_mailbox(dev, mailbox);
606
607 return err;
608}
609
Roland Dreier225c7b12007-05-08 18:00:38 -0700610int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
611{
612 struct mlx4_cmd_mailbox *mailbox;
613 u32 *outbox;
614 u8 field;
Or Gerlitzccf86322011-07-07 19:19:29 +0000615 u32 field32, flags, ext_flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700616 u16 size;
617 u16 stat_rate;
618 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700619 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700620
621#define QUERY_DEV_CAP_OUT_SIZE 0x100
622#define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
623#define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
624#define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
625#define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
626#define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
627#define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
628#define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
629#define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
630#define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
631#define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
632#define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
633#define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
634#define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
635#define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
636#define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
637#define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
638#define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
639#define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
Matan Barak7ae0e402014-11-13 14:45:32 +0200640#define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET 0x26
Roland Dreier225c7b12007-05-08 18:00:38 -0700641#define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
642#define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
643#define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
Eli Cohenb832be12008-04-16 21:09:27 -0700644#define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300645#define QUERY_DEV_CAP_RSS_OFFSET 0x2e
Roland Dreier225c7b12007-05-08 18:00:38 -0700646#define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
647#define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
648#define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
649#define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
650#define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
Dotan Barak149983af2007-06-26 15:55:28 +0300651#define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
Roland Dreier225c7b12007-05-08 18:00:38 -0700652#define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
653#define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000654#define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
Roland Dreier225c7b12007-05-08 18:00:38 -0700655#define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
Or Gerlitzccf86322011-07-07 19:19:29 +0000656#define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
Roland Dreier225c7b12007-05-08 18:00:38 -0700657#define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
658#define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
659#define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
660#define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
661#define QUERY_DEV_CAP_BF_OFFSET 0x4c
662#define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
663#define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
664#define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
665#define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
666#define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
667#define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
668#define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
669#define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
670#define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
671#define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
672#define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
673#define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700674#define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
675#define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000676#define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
Matan Barak0b131562015-03-30 17:45:25 +0300677#define QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET 0x70
Rony Efraim3f7fb022013-04-25 05:22:28 +0000678#define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
Matan Barak4de65802013-11-07 15:25:14 +0200679#define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000680#define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
681#define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
Ido Shamay77507aa2014-09-18 11:50:59 +0300682#define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
Shani Michaelid237baa2015-03-05 20:16:12 +0200683#define QUERY_DEV_CAP_ECN_QCN_VER_OFFSET 0x7b
Roland Dreier225c7b12007-05-08 18:00:38 -0700684#define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
685#define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
686#define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
687#define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
688#define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
689#define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
690#define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
691#define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
692#define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
693#define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
Roland Dreier95d04f02008-07-23 08:12:26 -0700694#define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
Matan Barakd475c952014-11-02 16:26:17 +0200695#define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
Roland Dreier225c7b12007-05-08 18:00:38 -0700696#define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
697#define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200698#define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
Matan Barak955154f2013-01-30 23:07:10 +0000699#define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200700#define QUERY_DEV_CAP_VXLAN 0x9e
Jack Morgenstein114840c2014-06-01 11:53:50 +0300701#define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
Matan Barak7d077cd2014-12-11 10:58:00 +0200702#define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET 0xa8
703#define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET 0xac
Or Gerlitzfc31e252015-03-18 14:57:34 +0200704#define QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET 0xcc
705#define QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET 0xd0
706#define QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET 0xd2
707
Roland Dreier225c7b12007-05-08 18:00:38 -0700708
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300709 dev_cap->flags2 = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700710 mailbox = mlx4_alloc_cmd_mailbox(dev);
711 if (IS_ERR(mailbox))
712 return PTR_ERR(mailbox);
713 outbox = mailbox->buf;
714
715 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000716 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700717 if (err)
718 goto out;
719
720 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
721 dev_cap->reserved_qps = 1 << (field & 0xf);
722 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
723 dev_cap->max_qps = 1 << (field & 0x1f);
724 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
725 dev_cap->reserved_srqs = 1 << (field >> 4);
726 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
727 dev_cap->max_srqs = 1 << (field & 0x1f);
728 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
729 dev_cap->max_cq_sz = 1 << field;
730 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
731 dev_cap->reserved_cqs = 1 << (field & 0xf);
732 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
733 dev_cap->max_cqs = 1 << (field & 0x1f);
734 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
735 dev_cap->max_mpts = 1 << (field & 0x3f);
736 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
Matan Barak7c68dd42014-11-13 14:45:27 +0200737 dev_cap->reserved_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700738 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
Jack Morgenstein59208692007-12-10 05:25:23 +0200739 dev_cap->max_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700740 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
741 dev_cap->reserved_mtts = 1 << (field >> 4);
742 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
743 dev_cap->max_mrw_sz = 1 << field;
744 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
745 dev_cap->reserved_mrws = 1 << (field & 0xf);
746 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
747 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
Matan Barak7ae0e402014-11-13 14:45:32 +0200748 MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
749 dev_cap->num_sys_eqs = size & 0xfff;
Roland Dreier225c7b12007-05-08 18:00:38 -0700750 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
751 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
752 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
753 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
Eli Cohenb832be12008-04-16 21:09:27 -0700754 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
755 field &= 0x1f;
756 if (!field)
757 dev_cap->max_gso_sz = 0;
758 else
759 dev_cap->max_gso_sz = 1 << field;
760
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300761 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
762 if (field & 0x20)
763 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
764 if (field & 0x10)
765 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
766 field &= 0xf;
767 if (field) {
768 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
769 dev_cap->max_rss_tbl_sz = 1 << field;
770 } else
771 dev_cap->max_rss_tbl_sz = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700772 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
773 dev_cap->max_rdma_global = 1 << (field & 0x3f);
774 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
775 dev_cap->local_ca_ack_delay = field & 0x1f;
Roland Dreier225c7b12007-05-08 18:00:38 -0700776 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700777 dev_cap->num_ports = field & 0xf;
Dotan Barak149983af2007-06-26 15:55:28 +0300778 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
Matan Barak0b131562015-03-30 17:45:25 +0300779 MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET);
780 if (field & 0x10)
781 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN;
Dotan Barak149983af2007-06-26 15:55:28 +0300782 dev_cap->max_msg_sz = 1 << (field & 0x1f);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000783 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
784 if (field & 0x80)
785 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
786 dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
Matan Barak4de65802013-11-07 15:25:14 +0200787 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
788 if (field & 0x80)
789 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000790 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
791 dev_cap->fs_max_num_qp_per_entry = field;
Shani Michaelid237baa2015-03-05 20:16:12 +0200792 MLX4_GET(field, outbox, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
793 if (field & 0x1)
794 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QCN;
Roland Dreier225c7b12007-05-08 18:00:38 -0700795 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
796 dev_cap->stat_rate_support = stat_rate;
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000797 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
798 if (field & 0x80)
799 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
Or Gerlitzccf86322011-07-07 19:19:29 +0000800 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
Or Gerlitz52eafc62011-06-15 14:41:42 +0000801 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
Or Gerlitzccf86322011-07-07 19:19:29 +0000802 dev_cap->flags = flags | (u64)ext_flags << 32;
Roland Dreier225c7b12007-05-08 18:00:38 -0700803 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
804 dev_cap->reserved_uars = field >> 4;
805 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
806 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
807 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
808 dev_cap->min_page_sz = 1 << field;
809
810 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
811 if (field & 0x80) {
812 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
813 dev_cap->bf_reg_size = 1 << (field & 0x1f);
814 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
Roland Dreierf5a49532011-01-10 17:42:05 -0800815 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
Eli Cohen58d74bb2010-11-10 12:52:37 +0000816 field = 3;
Roland Dreier225c7b12007-05-08 18:00:38 -0700817 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700818 } else {
819 dev_cap->bf_reg_size = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700820 }
821
822 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
823 dev_cap->max_sq_sg = field;
824 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
825 dev_cap->max_sq_desc_sz = size;
826
827 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
828 dev_cap->max_qp_per_mcg = 1 << field;
829 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
830 dev_cap->reserved_mgms = field & 0xf;
831 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
832 dev_cap->max_mcgs = 1 << field;
833 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
834 dev_cap->reserved_pds = field >> 4;
835 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
836 dev_cap->max_pds = 1 << (field & 0x3f);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700837 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
838 dev_cap->reserved_xrcds = field >> 4;
Dotan Barak426dd002012-08-23 14:09:04 +0000839 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700840 dev_cap->max_xrcds = 1 << (field & 0x1f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700841
842 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
843 dev_cap->rdmarc_entry_sz = size;
844 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
845 dev_cap->qpc_entry_sz = size;
846 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
847 dev_cap->aux_entry_sz = size;
848 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
849 dev_cap->altc_entry_sz = size;
850 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
851 dev_cap->eqc_entry_sz = size;
852 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
853 dev_cap->cqc_entry_sz = size;
854 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
855 dev_cap->srq_entry_sz = size;
856 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
857 dev_cap->cmpt_entry_sz = size;
858 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
859 dev_cap->mtt_entry_sz = size;
860 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
861 dev_cap->dmpt_entry_sz = size;
862
863 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
864 dev_cap->max_srq_sz = 1 << field;
865 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
866 dev_cap->max_qp_sz = 1 << field;
867 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
868 dev_cap->resize_srq = field & 1;
869 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
870 dev_cap->max_rq_sg = field;
871 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
872 dev_cap->max_rq_desc_sz = size;
Ido Shamay77507aa2014-09-18 11:50:59 +0300873 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200874 if (field & (1 << 5))
875 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
Ido Shamay77507aa2014-09-18 11:50:59 +0300876 if (field & (1 << 6))
877 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
878 if (field & (1 << 7))
879 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700880 MLX4_GET(dev_cap->bmme_flags, outbox,
881 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
Moni Shoua59e14e32015-02-03 16:48:32 +0200882 if (dev_cap->bmme_flags & MLX4_FLAG_PORT_REMAP)
883 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_REMAP;
Matan Barakd475c952014-11-02 16:26:17 +0200884 MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
885 if (field & 0x20)
886 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
Roland Dreier225c7b12007-05-08 18:00:38 -0700887 MLX4_GET(dev_cap->reserved_lkey, outbox,
888 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200889 MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
890 if (field32 & (1 << 0))
891 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200892 if (field32 & (1 << 7))
893 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT;
Matan Barak955154f2013-01-30 23:07:10 +0000894 MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
895 if (field & 1<<6)
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200896 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200897 MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
898 if (field & 1<<3)
899 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
Roland Dreier225c7b12007-05-08 18:00:38 -0700900 MLX4_GET(dev_cap->max_icm_sz, outbox,
901 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000902 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
903 MLX4_GET(dev_cap->max_counters, outbox,
904 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700905
Jack Morgenstein114840c2014-06-01 11:53:50 +0300906 MLX4_GET(field32, outbox,
907 QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
908 if (field32 & (1 << 0))
909 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
910
Matan Barak7d077cd2014-12-11 10:58:00 +0200911 MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
912 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
913 dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
914 MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
915 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
916 dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
917
Or Gerlitzfc31e252015-03-18 14:57:34 +0200918 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
919 dev_cap->rl_caps.num_rates = size;
920 if (dev_cap->rl_caps.num_rates) {
921 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT;
922 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET);
923 dev_cap->rl_caps.max_val = size & 0xfff;
924 dev_cap->rl_caps.max_unit = size >> 14;
925 MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET);
926 dev_cap->rl_caps.min_val = size & 0xfff;
927 dev_cap->rl_caps.min_unit = size >> 14;
928 }
929
Rony Efraim3f7fb022013-04-25 05:22:28 +0000930 MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300931 if (field32 & (1 << 16))
932 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
Rony Efraim3f7fb022013-04-25 05:22:28 +0000933 if (field32 & (1 << 26))
934 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
Rony Efraime6b6a232013-04-25 05:22:29 +0000935 if (field32 & (1 << 20))
936 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
Matan Barakde966c52014-11-13 14:45:33 +0200937 if (field32 & (1 << 21))
938 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
Rony Efraim3f7fb022013-04-25 05:22:28 +0000939
Matan Barak431df8c2014-12-11 10:57:59 +0200940 for (i = 1; i <= dev_cap->num_ports; i++) {
941 err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
942 if (err)
943 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700944 }
945
Roland Dreier225c7b12007-05-08 18:00:38 -0700946 /*
947 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
948 * we can't use any EQs whose doorbell falls on that page,
949 * even if the EQ itself isn't reserved.
950 */
Matan Barak7ae0e402014-11-13 14:45:32 +0200951 if (dev_cap->num_sys_eqs == 0)
952 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
953 dev_cap->reserved_eqs);
954 else
955 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
Roland Dreier225c7b12007-05-08 18:00:38 -0700956
Or Gerlitzc78e25e2014-12-14 16:18:05 +0200957out:
958 mlx4_free_cmd_mailbox(dev, mailbox);
959 return err;
960}
961
962void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
963{
964 if (dev_cap->bf_reg_size > 0)
965 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
966 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
967 else
968 mlx4_dbg(dev, "BlueFlame not available\n");
969
970 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
971 dev_cap->bmme_flags, dev_cap->reserved_lkey);
Roland Dreier225c7b12007-05-08 18:00:38 -0700972 mlx4_dbg(dev, "Max ICM size %lld MB\n",
973 (unsigned long long) dev_cap->max_icm_sz >> 20);
974 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
975 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
976 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
977 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
978 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
979 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
Matan Barak7ae0e402014-11-13 14:45:32 +0200980 mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
981 dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
982 dev_cap->eqc_entry_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -0700983 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
984 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
985 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
986 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
987 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
988 dev_cap->max_pds, dev_cap->reserved_mgms);
989 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
990 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
991 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
Matan Barak431df8c2014-12-11 10:57:59 +0200992 dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
993 dev_cap->port_cap[1].max_port_width);
Roland Dreier225c7b12007-05-08 18:00:38 -0700994 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
995 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
996 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
997 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
Eli Cohenb832be12008-04-16 21:09:27 -0700998 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000999 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +03001000 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
Matan Barak7d077cd2014-12-11 10:58:00 +02001001 mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
1002 dev_cap->dmfs_high_rate_qpn_base);
1003 mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
1004 dev_cap->dmfs_high_rate_qpn_range);
Or Gerlitzfc31e252015-03-18 14:57:34 +02001005
1006 if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT) {
1007 struct mlx4_rate_limit_caps *rl_caps = &dev_cap->rl_caps;
1008
1009 mlx4_dbg(dev, "QP Rate-Limit: #rates %d, unit/val max %d/%d, min %d/%d\n",
1010 rl_caps->num_rates, rl_caps->max_unit, rl_caps->max_val,
1011 rl_caps->min_unit, rl_caps->min_val);
1012 }
1013
Roland Dreier225c7b12007-05-08 18:00:38 -07001014 dump_dev_cap_flags(dev, dev_cap->flags);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +03001015 dump_dev_cap_flags2(dev, dev_cap->flags2);
Roland Dreier225c7b12007-05-08 18:00:38 -07001016}
1017
Matan Barak431df8c2014-12-11 10:57:59 +02001018int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
1019{
1020 struct mlx4_cmd_mailbox *mailbox;
1021 u32 *outbox;
1022 u8 field;
1023 u32 field32;
1024 int err;
1025
1026 mailbox = mlx4_alloc_cmd_mailbox(dev);
1027 if (IS_ERR(mailbox))
1028 return PTR_ERR(mailbox);
1029 outbox = mailbox->buf;
1030
1031 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
1032 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1033 MLX4_CMD_TIME_CLASS_A,
1034 MLX4_CMD_NATIVE);
1035
1036 if (err)
1037 goto out;
1038
1039 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
1040 port_cap->max_vl = field >> 4;
1041 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
1042 port_cap->ib_mtu = field >> 4;
1043 port_cap->max_port_width = field & 0xf;
1044 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
1045 port_cap->max_gids = 1 << (field & 0xf);
1046 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
1047 port_cap->max_pkeys = 1 << (field & 0xf);
1048 } else {
1049#define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
1050#define QUERY_PORT_MTU_OFFSET 0x01
1051#define QUERY_PORT_ETH_MTU_OFFSET 0x02
1052#define QUERY_PORT_WIDTH_OFFSET 0x06
1053#define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
1054#define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
1055#define QUERY_PORT_MAX_VL_OFFSET 0x0b
1056#define QUERY_PORT_MAC_OFFSET 0x10
1057#define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
1058#define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
1059#define QUERY_PORT_TRANS_CODE_OFFSET 0x20
1060
1061 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
1062 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1063 if (err)
1064 goto out;
1065
1066 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1067 port_cap->supported_port_types = field & 3;
1068 port_cap->suggested_type = (field >> 3) & 1;
1069 port_cap->default_sense = (field >> 4) & 1;
Matan Barak7d077cd2014-12-11 10:58:00 +02001070 port_cap->dmfs_optimized_state = (field >> 5) & 1;
Matan Barak431df8c2014-12-11 10:57:59 +02001071 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
1072 port_cap->ib_mtu = field & 0xf;
1073 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
1074 port_cap->max_port_width = field & 0xf;
1075 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
1076 port_cap->max_gids = 1 << (field >> 4);
1077 port_cap->max_pkeys = 1 << (field & 0xf);
1078 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
1079 port_cap->max_vl = field & 0xf;
1080 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
1081 port_cap->log_max_macs = field & 0xf;
1082 port_cap->log_max_vlans = field >> 4;
1083 MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
1084 MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
1085 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
1086 port_cap->trans_type = field32 >> 24;
1087 port_cap->vendor_oui = field32 & 0xffffff;
1088 MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
1089 MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
1090 }
1091
1092out:
1093 mlx4_free_cmd_mailbox(dev, mailbox);
1094 return err;
1095}
1096
Matan Barak0b131562015-03-30 17:45:25 +03001097#define DEV_CAP_EXT_2_FLAG_PFC_COUNTERS (1 << 28)
Or Gerlitz383677d2014-12-11 10:57:52 +02001098#define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
1099#define DEV_CAP_EXT_2_FLAG_80_VFS (1 << 21)
1100#define DEV_CAP_EXT_2_FLAG_FSM (1 << 20)
1101
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001102int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1103 struct mlx4_vhcr *vhcr,
1104 struct mlx4_cmd_mailbox *inbox,
1105 struct mlx4_cmd_mailbox *outbox,
1106 struct mlx4_cmd_info *cmd)
1107{
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001108 u64 flags;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001109 int err = 0;
1110 u8 field;
Or Gerlitzfc31e252015-03-18 14:57:34 +02001111 u16 field16;
Or Gerlitz383677d2014-12-11 10:57:52 +02001112 u32 bmme_flags, field32;
Matan Barak449fc482014-03-19 18:11:52 +02001113 int real_port;
1114 int slave_port;
1115 int first_port;
1116 struct mlx4_active_ports actv_ports;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001117
1118 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1119 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1120 if (err)
1121 return err;
1122
Shani Michaelicc1ade92013-02-06 16:19:10 +00001123 /* add port mng change event capability and disable mw type 1
1124 * unconditionally to slaves
1125 */
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001126 MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1127 flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
Shani Michaelicc1ade92013-02-06 16:19:10 +00001128 flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
Matan Barak449fc482014-03-19 18:11:52 +02001129 actv_ports = mlx4_get_active_ports(dev, slave);
1130 first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
1131 for (slave_port = 0, real_port = first_port;
1132 real_port < first_port +
1133 bitmap_weight(actv_ports.ports, dev->caps.num_ports);
1134 ++real_port, ++slave_port) {
1135 if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
1136 flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
1137 else
1138 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
1139 }
1140 for (; slave_port < dev->caps.num_ports; ++slave_port)
1141 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
Ido Shamay802f42a2015-04-02 16:31:06 +03001142
1143 /* Not exposing RSS IP fragments to guests */
1144 flags &= ~MLX4_DEV_CAP_FLAG_RSS_IP_FRAG;
Jack Morgenstein2a4fae12012-08-03 08:40:50 +00001145 MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1146
Matan Barak449fc482014-03-19 18:11:52 +02001147 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
1148 field &= ~0x0F;
1149 field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
1150 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
1151
Amir Vadai30b40c32013-04-25 05:22:23 +00001152 /* For guests, disable timestamp */
1153 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1154 field &= 0x7f;
1155 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1156
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001157 /* For guests, disable vxlan tunneling */
Amir Vadai57352ef2014-03-06 18:28:16 +02001158 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001159 field &= 0xf7;
1160 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
1161
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001162 /* For guests, report Blueflame disabled */
1163 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
1164 field &= 0x7f;
1165 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
1166
Moni Shoua59e14e32015-02-03 16:48:32 +02001167 /* For guests, disable mw type 2 and port remap*/
Amir Vadai57352ef2014-03-06 18:28:16 +02001168 MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
Shani Michaelicc1ade92013-02-06 16:19:10 +00001169 bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
Moni Shoua59e14e32015-02-03 16:48:32 +02001170 bmme_flags &= ~MLX4_FLAG_PORT_REMAP;
Shani Michaelicc1ade92013-02-06 16:19:10 +00001171 MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1172
Jack Morgenstein0081c8f2013-03-07 03:46:53 +00001173 /* turn off device-managed steering capability if not enabled */
1174 if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1175 MLX4_GET(field, outbox->buf,
1176 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1177 field &= 0x7f;
1178 MLX4_PUT(outbox->buf, field,
1179 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1180 }
Matan Barak4de65802013-11-07 15:25:14 +02001181
1182 /* turn off ipoib managed steering for guests */
Amir Vadai57352ef2014-03-06 18:28:16 +02001183 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
Matan Barak4de65802013-11-07 15:25:14 +02001184 field &= ~0x80;
1185 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
1186
Or Gerlitz383677d2014-12-11 10:57:52 +02001187 /* turn off host side virt features (VST, FSM, etc) for guests */
1188 MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1189 field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
Matan Barak0b131562015-03-30 17:45:25 +03001190 DEV_CAP_EXT_2_FLAG_FSM | DEV_CAP_EXT_2_FLAG_PFC_COUNTERS);
Or Gerlitz383677d2014-12-11 10:57:52 +02001191 MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1192
Shani Michaelid237baa2015-03-05 20:16:12 +02001193 /* turn off QCN for guests */
1194 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1195 field &= 0xfe;
1196 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1197
Or Gerlitzfc31e252015-03-18 14:57:34 +02001198 /* turn off QP max-rate limiting for guests */
1199 field16 = 0;
1200 MLX4_PUT(outbox->buf, field16, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
1201
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001202 return 0;
1203}
1204
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001205int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1206 struct mlx4_vhcr *vhcr,
1207 struct mlx4_cmd_mailbox *inbox,
1208 struct mlx4_cmd_mailbox *outbox,
1209 struct mlx4_cmd_info *cmd)
1210{
Rony Efraim0eb62b92013-04-25 05:22:26 +00001211 struct mlx4_priv *priv = mlx4_priv(dev);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001212 u64 def_mac;
1213 u8 port_type;
Jack Morgenstein66349612012-06-19 11:21:44 +03001214 u16 short_field;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001215 int err;
Rony Efraim948e3062013-06-13 13:19:11 +03001216 int admin_link_state;
Matan Barak449fc482014-03-19 18:11:52 +02001217 int port = mlx4_slave_convert_port(dev, slave,
1218 vhcr->in_modifier & 0xFF);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001219
Jack Morgenstein105c3202012-06-19 11:21:43 +03001220#define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
Rony Efraim948e3062013-06-13 13:19:11 +03001221#define MLX4_PORT_LINK_UP_MASK 0x80
Jack Morgenstein66349612012-06-19 11:21:44 +03001222#define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
1223#define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
Yevgeny Petrilin95f56e72011-12-29 07:42:39 +00001224
Matan Barak449fc482014-03-19 18:11:52 +02001225 if (port < 0)
1226 return -EINVAL;
1227
Jack Morgensteina7401b92014-09-30 12:03:49 +03001228 /* Protect against untrusted guests: enforce that this is the
1229 * QUERY_PORT general query.
1230 */
1231 if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
1232 return -EINVAL;
1233
1234 vhcr->in_modifier = port;
Matan Barak449fc482014-03-19 18:11:52 +02001235
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001236 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
1237 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1238 MLX4_CMD_NATIVE);
1239
1240 if (!err && dev->caps.function != slave) {
Or Gerlitz0508ad62013-08-01 19:55:00 +03001241 def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001242 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
1243
1244 /* get port type - currently only eth is enabled */
1245 MLX4_GET(port_type, outbox->buf,
1246 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1247
Jack Morgenstein105c3202012-06-19 11:21:43 +03001248 /* No link sensing allowed */
1249 port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
1250 /* set port type to currently operating port type */
1251 port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001252
Rony Efraim948e3062013-06-13 13:19:11 +03001253 admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
1254 if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
1255 port_type |= MLX4_PORT_LINK_UP_MASK;
1256 else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
1257 port_type &= ~MLX4_PORT_LINK_UP_MASK;
1258
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001259 MLX4_PUT(outbox->buf, port_type,
1260 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
Jack Morgenstein66349612012-06-19 11:21:44 +03001261
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001262 if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
Matan Barak449fc482014-03-19 18:11:52 +02001263 short_field = mlx4_get_slave_num_gids(dev, slave, port);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02001264 else
1265 short_field = 1; /* slave max gids */
Jack Morgenstein66349612012-06-19 11:21:44 +03001266 MLX4_PUT(outbox->buf, short_field,
1267 QUERY_PORT_CUR_MAX_GID_OFFSET);
1268
1269 short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
1270 MLX4_PUT(outbox->buf, short_field,
1271 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001272 }
1273
1274 return err;
1275}
1276
Jack Morgenstein66349612012-06-19 11:21:44 +03001277int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1278 int *gid_tbl_len, int *pkey_tbl_len)
1279{
1280 struct mlx4_cmd_mailbox *mailbox;
1281 u32 *outbox;
1282 u16 field;
1283 int err;
1284
1285 mailbox = mlx4_alloc_cmd_mailbox(dev);
1286 if (IS_ERR(mailbox))
1287 return PTR_ERR(mailbox);
1288
1289 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
1290 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1291 MLX4_CMD_WRAPPED);
1292 if (err)
1293 goto out;
1294
1295 outbox = mailbox->buf;
1296
1297 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
1298 *gid_tbl_len = field;
1299
1300 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
1301 *pkey_tbl_len = field;
1302
1303out:
1304 mlx4_free_cmd_mailbox(dev, mailbox);
1305 return err;
1306}
1307EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
1308
Roland Dreier225c7b12007-05-08 18:00:38 -07001309int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
1310{
1311 struct mlx4_cmd_mailbox *mailbox;
1312 struct mlx4_icm_iter iter;
1313 __be64 *pages;
1314 int lg;
1315 int nent = 0;
1316 int i;
1317 int err = 0;
1318 int ts = 0, tc = 0;
1319
1320 mailbox = mlx4_alloc_cmd_mailbox(dev);
1321 if (IS_ERR(mailbox))
1322 return PTR_ERR(mailbox);
Roland Dreier225c7b12007-05-08 18:00:38 -07001323 pages = mailbox->buf;
1324
1325 for (mlx4_icm_first(icm, &iter);
1326 !mlx4_icm_last(&iter);
1327 mlx4_icm_next(&iter)) {
1328 /*
1329 * We have to pass pages that are aligned to their
1330 * size, so find the least significant 1 in the
1331 * address or size and use that as our log2 size.
1332 */
1333 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
1334 if (lg < MLX4_ICM_PAGE_SHIFT) {
Joe Perches1a91de22014-05-07 12:52:57 -07001335 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
1336 MLX4_ICM_PAGE_SIZE,
1337 (unsigned long long) mlx4_icm_addr(&iter),
1338 mlx4_icm_size(&iter));
Roland Dreier225c7b12007-05-08 18:00:38 -07001339 err = -EINVAL;
1340 goto out;
1341 }
1342
1343 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
1344 if (virt != -1) {
1345 pages[nent * 2] = cpu_to_be64(virt);
1346 virt += 1 << lg;
1347 }
1348
1349 pages[nent * 2 + 1] =
1350 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
1351 (lg - MLX4_ICM_PAGE_SHIFT));
1352 ts += 1 << (lg - 10);
1353 ++tc;
1354
1355 if (++nent == MLX4_MAILBOX_SIZE / 16) {
1356 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001357 MLX4_CMD_TIME_CLASS_B,
1358 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001359 if (err)
1360 goto out;
1361 nent = 0;
1362 }
1363 }
1364 }
1365
1366 if (nent)
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001367 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
1368 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001369 if (err)
1370 goto out;
1371
1372 switch (op) {
1373 case MLX4_CMD_MAP_FA:
Joe Perches1a91de22014-05-07 12:52:57 -07001374 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
Roland Dreier225c7b12007-05-08 18:00:38 -07001375 break;
1376 case MLX4_CMD_MAP_ICM_AUX:
Joe Perches1a91de22014-05-07 12:52:57 -07001377 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
Roland Dreier225c7b12007-05-08 18:00:38 -07001378 break;
1379 case MLX4_CMD_MAP_ICM:
Joe Perches1a91de22014-05-07 12:52:57 -07001380 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
1381 tc, ts, (unsigned long long) virt - (ts << 10));
Roland Dreier225c7b12007-05-08 18:00:38 -07001382 break;
1383 }
1384
1385out:
1386 mlx4_free_cmd_mailbox(dev, mailbox);
1387 return err;
1388}
1389
1390int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
1391{
1392 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
1393}
1394
1395int mlx4_UNMAP_FA(struct mlx4_dev *dev)
1396{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001397 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
1398 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001399}
1400
1401
1402int mlx4_RUN_FW(struct mlx4_dev *dev)
1403{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001404 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
1405 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001406}
1407
1408int mlx4_QUERY_FW(struct mlx4_dev *dev)
1409{
1410 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
1411 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
1412 struct mlx4_cmd_mailbox *mailbox;
1413 u32 *outbox;
1414 int err = 0;
1415 u64 fw_ver;
Roland Dreierfe409002007-06-07 23:24:36 -07001416 u16 cmd_if_rev;
Roland Dreier225c7b12007-05-08 18:00:38 -07001417 u8 lg;
1418
1419#define QUERY_FW_OUT_SIZE 0x100
1420#define QUERY_FW_VER_OFFSET 0x00
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001421#define QUERY_FW_PPF_ID 0x09
Roland Dreierfe409002007-06-07 23:24:36 -07001422#define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
Roland Dreier225c7b12007-05-08 18:00:38 -07001423#define QUERY_FW_MAX_CMD_OFFSET 0x0f
1424#define QUERY_FW_ERR_START_OFFSET 0x30
1425#define QUERY_FW_ERR_SIZE_OFFSET 0x38
1426#define QUERY_FW_ERR_BAR_OFFSET 0x3c
1427
1428#define QUERY_FW_SIZE_OFFSET 0x00
1429#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
1430#define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
1431
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001432#define QUERY_FW_COMM_BASE_OFFSET 0x40
1433#define QUERY_FW_COMM_BAR_OFFSET 0x48
1434
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001435#define QUERY_FW_CLOCK_OFFSET 0x50
1436#define QUERY_FW_CLOCK_BAR 0x58
1437
Roland Dreier225c7b12007-05-08 18:00:38 -07001438 mailbox = mlx4_alloc_cmd_mailbox(dev);
1439 if (IS_ERR(mailbox))
1440 return PTR_ERR(mailbox);
1441 outbox = mailbox->buf;
1442
1443 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001444 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001445 if (err)
1446 goto out;
1447
1448 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1449 /*
Roland Dreier3e1db332007-06-03 19:47:10 -07001450 * FW subminor version is at more significant bits than minor
Roland Dreier225c7b12007-05-08 18:00:38 -07001451 * version, so swap here.
1452 */
1453 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1454 ((fw_ver & 0xffff0000ull) >> 16) |
1455 ((fw_ver & 0x0000ffffull) << 16);
1456
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001457 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1458 dev->caps.function = lg;
1459
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001460 if (mlx4_is_slave(dev))
1461 goto out;
1462
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001463
Roland Dreierfe409002007-06-07 23:24:36 -07001464 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001465 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1466 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
Joe Perches1a91de22014-05-07 12:52:57 -07001467 mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
Roland Dreierfe409002007-06-07 23:24:36 -07001468 cmd_if_rev);
1469 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1470 (int) (dev->caps.fw_ver >> 32),
1471 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1472 (int) dev->caps.fw_ver & 0xffff);
Joe Perches1a91de22014-05-07 12:52:57 -07001473 mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001474 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
Roland Dreierfe409002007-06-07 23:24:36 -07001475 err = -ENODEV;
1476 goto out;
1477 }
1478
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001479 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1480 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1481
Roland Dreier225c7b12007-05-08 18:00:38 -07001482 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1483 cmd->max_cmds = 1 << lg;
1484
Roland Dreierfe409002007-06-07 23:24:36 -07001485 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001486 (int) (dev->caps.fw_ver >> 32),
1487 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1488 (int) dev->caps.fw_ver & 0xffff,
Roland Dreierfe409002007-06-07 23:24:36 -07001489 cmd_if_rev, cmd->max_cmds);
Roland Dreier225c7b12007-05-08 18:00:38 -07001490
1491 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1492 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
1493 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
1494 fw->catas_bar = (fw->catas_bar >> 6) * 2;
1495
1496 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1497 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1498
1499 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
1500 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1501 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1502 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1503
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001504 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1505 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
1506 fw->comm_bar = (fw->comm_bar >> 6) * 2;
1507 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1508 fw->comm_bar, fw->comm_base);
Roland Dreier225c7b12007-05-08 18:00:38 -07001509 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1510
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001511 MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
1512 MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
1513 fw->clock_bar = (fw->clock_bar >> 6) * 2;
1514 mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
1515 fw->clock_bar, fw->clock_offset);
1516
Roland Dreier225c7b12007-05-08 18:00:38 -07001517 /*
1518 * Round up number of system pages needed in case
1519 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1520 */
1521 fw->fw_pages =
1522 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1523 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1524
1525 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1526 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1527
1528out:
1529 mlx4_free_cmd_mailbox(dev, mailbox);
1530 return err;
1531}
1532
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001533int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1534 struct mlx4_vhcr *vhcr,
1535 struct mlx4_cmd_mailbox *inbox,
1536 struct mlx4_cmd_mailbox *outbox,
1537 struct mlx4_cmd_info *cmd)
1538{
1539 u8 *outbuf;
1540 int err;
1541
1542 outbuf = outbox->buf;
1543 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1544 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1545 if (err)
1546 return err;
1547
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001548 /* for slaves, set pci PPF ID to invalid and zero out everything
1549 * else except FW version */
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001550 outbuf[0] = outbuf[1] = 0;
1551 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001552 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1553
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001554 return 0;
1555}
1556
Roland Dreier225c7b12007-05-08 18:00:38 -07001557static void get_board_id(void *vsd, char *board_id)
1558{
1559 int i;
1560
1561#define VSD_OFFSET_SIG1 0x00
1562#define VSD_OFFSET_SIG2 0xde
1563#define VSD_OFFSET_MLX_BOARD_ID 0xd0
1564#define VSD_OFFSET_TS_BOARD_ID 0x20
1565
1566#define VSD_SIGNATURE_TOPSPIN 0x5ad
1567
1568 memset(board_id, 0, MLX4_BOARD_ID_LEN);
1569
1570 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1571 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1572 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1573 } else {
1574 /*
1575 * The board ID is a string but the firmware byte
1576 * swaps each 4-byte word before passing it back to
1577 * us. Therefore we need to swab it before printing.
1578 */
1579 for (i = 0; i < 4; ++i)
1580 ((u32 *) board_id)[i] =
1581 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
1582 }
1583}
1584
1585int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1586{
1587 struct mlx4_cmd_mailbox *mailbox;
1588 u32 *outbox;
1589 int err;
1590
1591#define QUERY_ADAPTER_OUT_SIZE 0x100
Roland Dreier225c7b12007-05-08 18:00:38 -07001592#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1593#define QUERY_ADAPTER_VSD_OFFSET 0x20
1594
1595 mailbox = mlx4_alloc_cmd_mailbox(dev);
1596 if (IS_ERR(mailbox))
1597 return PTR_ERR(mailbox);
1598 outbox = mailbox->buf;
1599
1600 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001601 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001602 if (err)
1603 goto out;
1604
Roland Dreier225c7b12007-05-08 18:00:38 -07001605 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1606
1607 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1608 adapter->board_id);
1609
1610out:
1611 mlx4_free_cmd_mailbox(dev, mailbox);
1612 return err;
1613}
1614
1615int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1616{
1617 struct mlx4_cmd_mailbox *mailbox;
1618 __be32 *inbox;
1619 int err;
Matan Barak7d077cd2014-12-11 10:58:00 +02001620 static const u8 a0_dmfs_hw_steering[] = {
1621 [MLX4_STEERING_DMFS_A0_DEFAULT] = 0,
1622 [MLX4_STEERING_DMFS_A0_DYNAMIC] = 1,
1623 [MLX4_STEERING_DMFS_A0_STATIC] = 2,
1624 [MLX4_STEERING_DMFS_A0_DISABLE] = 3
1625 };
Roland Dreier225c7b12007-05-08 18:00:38 -07001626
1627#define INIT_HCA_IN_SIZE 0x200
1628#define INIT_HCA_VERSION_OFFSET 0x000
1629#define INIT_HCA_VERSION 2
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001630#define INIT_HCA_VXLAN_OFFSET 0x0c
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001631#define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
Roland Dreier225c7b12007-05-08 18:00:38 -07001632#define INIT_HCA_FLAGS_OFFSET 0x014
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001633#define INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET 0x018
Roland Dreier225c7b12007-05-08 18:00:38 -07001634#define INIT_HCA_QPC_OFFSET 0x020
1635#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1636#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1637#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1638#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1639#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1640#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001641#define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
Ido Shamay77507aa2014-09-18 11:50:59 +03001642#define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
Roland Dreier225c7b12007-05-08 18:00:38 -07001643#define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1644#define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1645#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1646#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
Matan Barak7ae0e402014-11-13 14:45:32 +02001647#define INIT_HCA_NUM_SYS_EQS_OFFSET (INIT_HCA_QPC_OFFSET + 0x6a)
Roland Dreier225c7b12007-05-08 18:00:38 -07001648#define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1649#define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1650#define INIT_HCA_MCAST_OFFSET 0x0c0
1651#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1652#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1653#define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001654#define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
Roland Dreier225c7b12007-05-08 18:00:38 -07001655#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001656#define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
1657#define INIT_HCA_FS_PARAM_OFFSET 0x1d0
1658#define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1659#define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
Matan Barak7d077cd2014-12-11 10:58:00 +02001660#define INIT_HCA_FS_A0_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x18)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001661#define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1662#define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1663#define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1664#define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1665#define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
Roland Dreier225c7b12007-05-08 18:00:38 -07001666#define INIT_HCA_TPT_OFFSET 0x0f0
1667#define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
Shani Michaelie4488342013-02-06 16:19:11 +00001668#define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
Roland Dreier225c7b12007-05-08 18:00:38 -07001669#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1670#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1671#define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1672#define INIT_HCA_UAR_OFFSET 0x120
1673#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1674#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1675
1676 mailbox = mlx4_alloc_cmd_mailbox(dev);
1677 if (IS_ERR(mailbox))
1678 return PTR_ERR(mailbox);
1679 inbox = mailbox->buf;
1680
Roland Dreier225c7b12007-05-08 18:00:38 -07001681 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1682
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001683 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1684 (ilog2(cache_line_size()) - 4) << 5;
1685
Roland Dreier225c7b12007-05-08 18:00:38 -07001686#if defined(__LITTLE_ENDIAN)
1687 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1688#elif defined(__BIG_ENDIAN)
1689 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1690#else
1691#error Host endianness not defined
1692#endif
1693 /* Check port for UD address vector: */
1694 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1695
Eli Cohen8ff095e2008-04-16 21:01:10 -07001696 /* Enable IPoIB checksumming if we can: */
1697 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1698 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1699
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001700 /* Enable QoS support if module parameter set */
1701 if (enable_qos)
1702 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1703
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001704 /* enable counters */
1705 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1706 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1707
Ido Shamay802f42a2015-04-02 16:31:06 +03001708 /* Enable RSS spread to fragmented IP packets when supported */
1709 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_RSS_IP_FRAG)
1710 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13);
1711
Or Gerlitz08ff3232012-10-21 14:59:24 +00001712 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1713 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1714 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1715 dev->caps.eqe_size = 64;
1716 dev->caps.eqe_factor = 1;
1717 } else {
1718 dev->caps.eqe_size = 32;
1719 dev->caps.eqe_factor = 0;
1720 }
1721
1722 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1723 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1724 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +03001725 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +00001726 } else {
1727 dev->caps.cqe_size = 32;
1728 }
1729
Ido Shamay77507aa2014-09-18 11:50:59 +03001730 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1731 if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
1732 (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
1733 dev->caps.eqe_size = cache_line_size();
1734 dev->caps.cqe_size = cache_line_size();
1735 dev->caps.eqe_factor = 0;
1736 MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
1737 (ilog2(dev->caps.eqe_size) - 5)),
1738 INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1739
1740 /* User still need to know to support CQE > 32B */
1741 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1742 }
1743
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +02001744 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
1745 *(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31);
1746
Roland Dreier225c7b12007-05-08 18:00:38 -07001747 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1748
1749 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1750 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1751 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1752 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1753 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1754 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1755 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1756 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1757 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1758 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
Matan Barak7ae0e402014-11-13 14:45:32 +02001759 MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001760 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1761 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1762
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001763 /* steering attributes */
1764 if (dev->caps.steering_mode ==
1765 MLX4_STEERING_MODE_DEVICE_MANAGED) {
1766 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1767 cpu_to_be32(1 <<
1768 INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
Roland Dreier225c7b12007-05-08 18:00:38 -07001769
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001770 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1771 MLX4_PUT(inbox, param->log_mc_entry_sz,
1772 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1773 MLX4_PUT(inbox, param->log_mc_table_sz,
1774 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1775 /* Enable Ethernet flow steering
1776 * with udp unicast and tcp unicast
1777 */
Matan Barak7d077cd2014-12-11 10:58:00 +02001778 if (dev->caps.dmfs_high_steer_mode !=
1779 MLX4_STEERING_DMFS_A0_STATIC)
1780 MLX4_PUT(inbox,
1781 (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
1782 INIT_HCA_FS_ETH_BITS_OFFSET);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001783 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1784 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
1785 /* Enable IPoIB flow steering
1786 * with udp unicast and tcp unicast
1787 */
Hadar Hen Zion23537b72013-01-30 23:07:09 +00001788 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001789 INIT_HCA_FS_IB_BITS_OFFSET);
1790 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1791 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
Matan Barak7d077cd2014-12-11 10:58:00 +02001792
1793 if (dev->caps.dmfs_high_steer_mode !=
1794 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
1795 MLX4_PUT(inbox,
1796 ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
1797 << 6)),
1798 INIT_HCA_FS_A0_OFFSET);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001799 } else {
1800 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1801 MLX4_PUT(inbox, param->log_mc_entry_sz,
1802 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1803 MLX4_PUT(inbox, param->log_mc_hash_sz,
1804 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1805 MLX4_PUT(inbox, param->log_mc_table_sz,
1806 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1807 if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
1808 MLX4_PUT(inbox, (u8) (1 << 3),
1809 INIT_HCA_UC_STEERING_OFFSET);
1810 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001811
1812 /* TPT attributes */
1813
1814 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00001815 MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001816 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
1817 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
1818 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
1819
1820 /* UAR attributes */
1821
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001822 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001823 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
1824
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001825 /* set parser VXLAN attributes */
1826 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
1827 u8 parser_params = 0;
1828 MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
1829 }
1830
Jack Morgenstein5a031082015-01-27 15:58:02 +02001831 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA,
1832 MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001833
1834 if (err)
1835 mlx4_err(dev, "INIT_HCA returns %d\n", err);
1836
1837 mlx4_free_cmd_mailbox(dev, mailbox);
1838 return err;
1839}
1840
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001841int mlx4_QUERY_HCA(struct mlx4_dev *dev,
1842 struct mlx4_init_hca_param *param)
1843{
1844 struct mlx4_cmd_mailbox *mailbox;
1845 __be32 *outbox;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001846 u32 dword_field;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001847 int err;
Or Gerlitz08ff3232012-10-21 14:59:24 +00001848 u8 byte_field;
Matan Barak7d077cd2014-12-11 10:58:00 +02001849 static const u8 a0_dmfs_query_hw_steering[] = {
1850 [0] = MLX4_STEERING_DMFS_A0_DEFAULT,
1851 [1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
1852 [2] = MLX4_STEERING_DMFS_A0_STATIC,
1853 [3] = MLX4_STEERING_DMFS_A0_DISABLE
1854 };
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001855
1856#define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001857#define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001858
1859 mailbox = mlx4_alloc_cmd_mailbox(dev);
1860 if (IS_ERR(mailbox))
1861 return PTR_ERR(mailbox);
1862 outbox = mailbox->buf;
1863
1864 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1865 MLX4_CMD_QUERY_HCA,
1866 MLX4_CMD_TIME_CLASS_B,
1867 !mlx4_is_slave(dev));
1868 if (err)
1869 goto out;
1870
1871 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001872 MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001873
1874 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1875
1876 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
1877 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
1878 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
1879 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
1880 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
1881 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
1882 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
1883 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
1884 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
1885 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
Matan Barak7ae0e402014-11-13 14:45:32 +02001886 MLX4_GET(param->num_sys_eqs, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001887 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
1888 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
1889
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001890 MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
1891 if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
1892 param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1893 } else {
1894 MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
1895 if (byte_field & 0x8)
1896 param->steering_mode = MLX4_STEERING_MODE_B0;
1897 else
1898 param->steering_mode = MLX4_STEERING_MODE_A0;
1899 }
Ido Shamay802f42a2015-04-02 16:31:06 +03001900
1901 if (dword_field & (1 << 13))
1902 param->rss_ip_frags = 1;
1903
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001904 /* steering attributes */
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001905 if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001906 MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
1907 MLX4_GET(param->log_mc_entry_sz, outbox,
1908 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1909 MLX4_GET(param->log_mc_table_sz, outbox,
1910 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
Matan Barak7d077cd2014-12-11 10:58:00 +02001911 MLX4_GET(byte_field, outbox,
1912 INIT_HCA_FS_A0_OFFSET);
1913 param->dmfs_high_steer_mode =
1914 a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001915 } else {
1916 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
1917 MLX4_GET(param->log_mc_entry_sz, outbox,
1918 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1919 MLX4_GET(param->log_mc_hash_sz, outbox,
1920 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1921 MLX4_GET(param->log_mc_table_sz, outbox,
1922 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1923 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001924
Or Gerlitz08ff3232012-10-21 14:59:24 +00001925 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1926 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
1927 if (byte_field & 0x20) /* 64-bytes eqe enabled */
1928 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
1929 if (byte_field & 0x40) /* 64-bytes cqe enabled */
1930 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
1931
Ido Shamay77507aa2014-09-18 11:50:59 +03001932 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1933 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1934 if (byte_field) {
Ido Shamayc3f25112014-12-16 13:28:54 +02001935 param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
1936 param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
Ido Shamay77507aa2014-09-18 11:50:59 +03001937 param->cqe_size = 1 << ((byte_field &
1938 MLX4_CQE_SIZE_MASK_STRIDE) + 5);
1939 param->eqe_size = 1 << (((byte_field &
1940 MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
1941 }
1942
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001943 /* TPT attributes */
1944
1945 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00001946 MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001947 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
1948 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
1949 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
1950
1951 /* UAR attributes */
1952
1953 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1954 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
1955
1956out:
1957 mlx4_free_cmd_mailbox(dev, mailbox);
1958
1959 return err;
1960}
1961
Majd Dibbiny6d6e9962015-01-27 15:58:09 +02001962static int mlx4_hca_core_clock_update(struct mlx4_dev *dev)
1963{
1964 struct mlx4_cmd_mailbox *mailbox;
1965 __be32 *outbox;
1966 int err;
1967
1968 mailbox = mlx4_alloc_cmd_mailbox(dev);
1969 if (IS_ERR(mailbox)) {
1970 mlx4_warn(dev, "hca_core_clock mailbox allocation failed\n");
1971 return PTR_ERR(mailbox);
1972 }
1973 outbox = mailbox->buf;
1974
1975 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1976 MLX4_CMD_QUERY_HCA,
1977 MLX4_CMD_TIME_CLASS_B,
1978 !mlx4_is_slave(dev));
1979 if (err) {
1980 mlx4_warn(dev, "hca_core_clock update failed\n");
1981 goto out;
1982 }
1983
1984 MLX4_GET(dev->caps.hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
1985
1986out:
1987 mlx4_free_cmd_mailbox(dev, mailbox);
1988
1989 return err;
1990}
1991
Jack Morgenstein980e9002012-08-03 08:40:53 +00001992/* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
1993 * and real QP0 are active, so that the paravirtualized QP0 is ready
1994 * to operate */
1995static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
1996{
1997 struct mlx4_priv *priv = mlx4_priv(dev);
1998 /* irrelevant if not infiniband */
1999 if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
2000 priv->mfunc.master.qp0_state[port].qp0_active)
2001 return 1;
2002 return 0;
2003}
2004
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002005int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
2006 struct mlx4_vhcr *vhcr,
2007 struct mlx4_cmd_mailbox *inbox,
2008 struct mlx4_cmd_mailbox *outbox,
2009 struct mlx4_cmd_info *cmd)
2010{
2011 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barak449fc482014-03-19 18:11:52 +02002012 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002013 int err;
2014
Matan Barak449fc482014-03-19 18:11:52 +02002015 if (port < 0)
2016 return -EINVAL;
2017
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002018 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
2019 return 0;
2020
Jack Morgenstein980e9002012-08-03 08:40:53 +00002021 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2022 /* Enable port only if it was previously disabled */
2023 if (!priv->mfunc.master.init_port_ref[port]) {
2024 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2025 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2026 if (err)
2027 return err;
2028 }
2029 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2030 } else {
2031 if (slave == mlx4_master_func_num(dev)) {
2032 if (check_qp0_state(dev, slave, port) &&
2033 !priv->mfunc.master.qp0_state[port].port_active) {
2034 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2035 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2036 if (err)
2037 return err;
2038 priv->mfunc.master.qp0_state[port].port_active = 1;
2039 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2040 }
2041 } else
2042 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002043 }
2044 ++priv->mfunc.master.init_port_ref[port];
2045 return 0;
2046}
2047
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002048int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
Roland Dreier225c7b12007-05-08 18:00:38 -07002049{
2050 struct mlx4_cmd_mailbox *mailbox;
2051 u32 *inbox;
2052 int err;
2053 u32 flags;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002054 u16 field;
Roland Dreier225c7b12007-05-08 18:00:38 -07002055
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002056 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002057#define INIT_PORT_IN_SIZE 256
2058#define INIT_PORT_FLAGS_OFFSET 0x00
2059#define INIT_PORT_FLAG_SIG (1 << 18)
2060#define INIT_PORT_FLAG_NG (1 << 17)
2061#define INIT_PORT_FLAG_G0 (1 << 16)
2062#define INIT_PORT_VL_SHIFT 4
2063#define INIT_PORT_PORT_WIDTH_SHIFT 8
2064#define INIT_PORT_MTU_OFFSET 0x04
2065#define INIT_PORT_MAX_GID_OFFSET 0x06
2066#define INIT_PORT_MAX_PKEY_OFFSET 0x0a
2067#define INIT_PORT_GUID0_OFFSET 0x10
2068#define INIT_PORT_NODE_GUID_OFFSET 0x18
2069#define INIT_PORT_SI_GUID_OFFSET 0x20
2070
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002071 mailbox = mlx4_alloc_cmd_mailbox(dev);
2072 if (IS_ERR(mailbox))
2073 return PTR_ERR(mailbox);
2074 inbox = mailbox->buf;
Roland Dreier225c7b12007-05-08 18:00:38 -07002075
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002076 flags = 0;
2077 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
2078 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
2079 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002080
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -07002081 field = 128 << dev->caps.ib_mtu_cap[port];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002082 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
2083 field = dev->caps.gid_table_len[port];
2084 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
2085 field = dev->caps.pkey_table_len[port];
2086 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07002087
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002088 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002089 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002090
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07002091 mlx4_free_cmd_mailbox(dev, mailbox);
2092 } else
2093 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002094 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002095
Majd Dibbiny6d6e9962015-01-27 15:58:09 +02002096 if (!err)
2097 mlx4_hca_core_clock_update(dev);
2098
Roland Dreier225c7b12007-05-08 18:00:38 -07002099 return err;
2100}
2101EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
2102
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002103int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
2104 struct mlx4_vhcr *vhcr,
2105 struct mlx4_cmd_mailbox *inbox,
2106 struct mlx4_cmd_mailbox *outbox,
2107 struct mlx4_cmd_info *cmd)
2108{
2109 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barak449fc482014-03-19 18:11:52 +02002110 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002111 int err;
2112
Matan Barak449fc482014-03-19 18:11:52 +02002113 if (port < 0)
2114 return -EINVAL;
2115
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002116 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
2117 (1 << port)))
2118 return 0;
2119
Jack Morgenstein980e9002012-08-03 08:40:53 +00002120 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2121 if (priv->mfunc.master.init_port_ref[port] == 1) {
2122 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
Jack Morgenstein5a031082015-01-27 15:58:02 +02002123 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein980e9002012-08-03 08:40:53 +00002124 if (err)
2125 return err;
2126 }
2127 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2128 } else {
2129 /* infiniband port */
2130 if (slave == mlx4_master_func_num(dev)) {
2131 if (!priv->mfunc.master.qp0_state[port].qp0_active &&
2132 priv->mfunc.master.qp0_state[port].port_active) {
2133 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
Jack Morgenstein5a031082015-01-27 15:58:02 +02002134 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Jack Morgenstein980e9002012-08-03 08:40:53 +00002135 if (err)
2136 return err;
2137 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2138 priv->mfunc.master.qp0_state[port].port_active = 0;
2139 }
2140 } else
2141 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002142 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00002143 --priv->mfunc.master.init_port_ref[port];
2144 return 0;
2145}
2146
Roland Dreier225c7b12007-05-08 18:00:38 -07002147int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
2148{
Jack Morgenstein5a031082015-01-27 15:58:02 +02002149 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
2150 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07002151}
2152EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
2153
2154int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
2155{
Jack Morgenstein5a031082015-01-27 15:58:02 +02002156 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA,
2157 MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002158}
2159
Or Gerlitzd18f1412014-03-27 14:02:03 +02002160struct mlx4_config_dev {
2161 __be32 update_flags;
Matan Barakd475c952014-11-02 16:26:17 +02002162 __be32 rsvd1[3];
Or Gerlitzd18f1412014-03-27 14:02:03 +02002163 __be16 vxlan_udp_dport;
2164 __be16 rsvd2;
Moni Shoua59e14e32015-02-03 16:48:32 +02002165 __be32 rsvd3;
2166 __be32 roce_flags;
2167 __be32 rsvd4[25];
2168 __be16 rsvd5;
2169 u8 rsvd6;
Matan Barakd475c952014-11-02 16:26:17 +02002170 u8 rx_checksum_val;
Or Gerlitzd18f1412014-03-27 14:02:03 +02002171};
2172
2173#define MLX4_VXLAN_UDP_DPORT (1 << 0)
Moni Shoua59e14e32015-02-03 16:48:32 +02002174#define MLX4_DISABLE_RX_PORT BIT(18)
Or Gerlitzd18f1412014-03-27 14:02:03 +02002175
Matan Barakd475c952014-11-02 16:26:17 +02002176static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
Or Gerlitzd18f1412014-03-27 14:02:03 +02002177{
2178 int err;
2179 struct mlx4_cmd_mailbox *mailbox;
2180
2181 mailbox = mlx4_alloc_cmd_mailbox(dev);
2182 if (IS_ERR(mailbox))
2183 return PTR_ERR(mailbox);
2184
2185 memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
2186
2187 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
2188 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2189
2190 mlx4_free_cmd_mailbox(dev, mailbox);
2191 return err;
2192}
2193
Matan Barakd475c952014-11-02 16:26:17 +02002194static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
2195{
2196 int err;
2197 struct mlx4_cmd_mailbox *mailbox;
2198
2199 mailbox = mlx4_alloc_cmd_mailbox(dev);
2200 if (IS_ERR(mailbox))
2201 return PTR_ERR(mailbox);
2202
2203 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
2204 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2205
2206 if (!err)
2207 memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
2208
2209 mlx4_free_cmd_mailbox(dev, mailbox);
2210 return err;
2211}
2212
2213/* Conversion between the HW values and the actual functionality.
2214 * The value represented by the array index,
2215 * and the functionality determined by the flags.
2216 */
2217static const u8 config_dev_csum_flags[] = {
2218 [0] = 0,
2219 [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
2220 [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
2221 MLX4_RX_CSUM_MODE_L4,
2222 [3] = MLX4_RX_CSUM_MODE_L4 |
2223 MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
2224 MLX4_RX_CSUM_MODE_MULTI_VLAN
2225};
2226
2227int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
2228 struct mlx4_config_dev_params *params)
2229{
Maor Gottlieb6af0a522015-02-03 17:57:16 +02002230 struct mlx4_config_dev config_dev = {0};
Matan Barakd475c952014-11-02 16:26:17 +02002231 int err;
2232 u8 csum_mask;
2233
2234#define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
2235#define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
2236#define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
2237
2238 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
2239 return -ENOTSUPP;
2240
2241 err = mlx4_CONFIG_DEV_get(dev, &config_dev);
2242 if (err)
2243 return err;
2244
2245 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
2246 CONFIG_DEV_RX_CSUM_MODE_MASK;
2247
2248 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2249 return -EINVAL;
2250 params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
2251
2252 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
2253 CONFIG_DEV_RX_CSUM_MODE_MASK;
2254
2255 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2256 return -EINVAL;
2257 params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
2258
2259 params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
2260
2261 return 0;
2262}
2263EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
2264
Or Gerlitzd18f1412014-03-27 14:02:03 +02002265int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
2266{
2267 struct mlx4_config_dev config_dev;
2268
2269 memset(&config_dev, 0, sizeof(config_dev));
2270 config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
2271 config_dev.vxlan_udp_dport = udp_port;
2272
Matan Barakd475c952014-11-02 16:26:17 +02002273 return mlx4_CONFIG_DEV_set(dev, &config_dev);
Or Gerlitzd18f1412014-03-27 14:02:03 +02002274}
2275EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
2276
Moni Shoua59e14e32015-02-03 16:48:32 +02002277#define CONFIG_DISABLE_RX_PORT BIT(15)
2278int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis)
2279{
2280 struct mlx4_config_dev config_dev;
2281
2282 memset(&config_dev, 0, sizeof(config_dev));
2283 config_dev.update_flags = cpu_to_be32(MLX4_DISABLE_RX_PORT);
2284 if (dis)
2285 config_dev.roce_flags =
2286 cpu_to_be32(CONFIG_DISABLE_RX_PORT);
2287
2288 return mlx4_CONFIG_DEV_set(dev, &config_dev);
2289}
2290
2291int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2)
2292{
2293 struct mlx4_cmd_mailbox *mailbox;
2294 struct {
2295 __be32 v_port1;
2296 __be32 v_port2;
2297 } *v2p;
2298 int err;
2299
2300 mailbox = mlx4_alloc_cmd_mailbox(dev);
2301 if (IS_ERR(mailbox))
2302 return -ENOMEM;
2303
2304 v2p = mailbox->buf;
2305 v2p->v_port1 = cpu_to_be32(port1);
2306 v2p->v_port2 = cpu_to_be32(port2);
2307
2308 err = mlx4_cmd(dev, mailbox->dma, 0,
2309 MLX4_SET_PORT_VIRT2PHY, MLX4_CMD_VIRT_PORT_MAP,
2310 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2311
2312 mlx4_free_cmd_mailbox(dev, mailbox);
2313 return err;
2314}
2315
Or Gerlitzd18f1412014-03-27 14:02:03 +02002316
Roland Dreier225c7b12007-05-08 18:00:38 -07002317int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
2318{
2319 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
2320 MLX4_CMD_SET_ICM_SIZE,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002321 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002322 if (ret)
2323 return ret;
2324
2325 /*
2326 * Round up number of system pages needed in case
2327 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
2328 */
2329 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
2330 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
2331
2332 return 0;
2333}
2334
2335int mlx4_NOP(struct mlx4_dev *dev)
2336{
2337 /* Input modifier of 0x1f means "finish as soon as possible." */
Jack Morgenstein5a031082015-01-27 15:58:02 +02002338 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, MLX4_CMD_TIME_CLASS_A,
2339 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002340}
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002341
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02002342int mlx4_get_phys_port_id(struct mlx4_dev *dev)
2343{
2344 u8 port;
2345 u32 *outbox;
2346 struct mlx4_cmd_mailbox *mailbox;
2347 u32 in_mod;
2348 u32 guid_hi, guid_lo;
2349 int err, ret = 0;
2350#define MOD_STAT_CFG_PORT_OFFSET 8
2351#define MOD_STAT_CFG_GUID_H 0X14
2352#define MOD_STAT_CFG_GUID_L 0X1c
2353
2354 mailbox = mlx4_alloc_cmd_mailbox(dev);
2355 if (IS_ERR(mailbox))
2356 return PTR_ERR(mailbox);
2357 outbox = mailbox->buf;
2358
2359 for (port = 1; port <= dev->caps.num_ports; port++) {
2360 in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
2361 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
2362 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2363 MLX4_CMD_NATIVE);
2364 if (err) {
2365 mlx4_err(dev, "Fail to get port %d uplink guid\n",
2366 port);
2367 ret = err;
2368 } else {
2369 MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
2370 MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
2371 dev->caps.phys_port_id[port] = (u64)guid_lo |
2372 (u64)guid_hi << 32;
2373 }
2374 }
2375 mlx4_free_cmd_mailbox(dev, mailbox);
2376 return ret;
2377}
2378
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002379#define MLX4_WOL_SETUP_MODE (5 << 28)
2380int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
2381{
2382 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2383
2384 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002385 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2386 MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002387}
2388EXPORT_SYMBOL_GPL(mlx4_wol_read);
2389
2390int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
2391{
2392 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2393
2394 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00002395 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00002396}
2397EXPORT_SYMBOL_GPL(mlx4_wol_write);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002398
2399enum {
2400 ADD_TO_MCG = 0x26,
2401};
2402
2403
2404void mlx4_opreq_action(struct work_struct *work)
2405{
2406 struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
2407 opreq_task);
2408 struct mlx4_dev *dev = &priv->dev;
2409 int num_tasks = atomic_read(&priv->opreq_count);
2410 struct mlx4_cmd_mailbox *mailbox;
2411 struct mlx4_mgm *mgm;
2412 u32 *outbox;
2413 u32 modifier;
2414 u16 token;
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002415 u16 type;
2416 int err;
2417 u32 num_qps;
2418 struct mlx4_qp qp;
2419 int i;
2420 u8 rem_mcg;
2421 u8 prot;
2422
2423#define GET_OP_REQ_MODIFIER_OFFSET 0x08
2424#define GET_OP_REQ_TOKEN_OFFSET 0x14
2425#define GET_OP_REQ_TYPE_OFFSET 0x1a
2426#define GET_OP_REQ_DATA_OFFSET 0x20
2427
2428 mailbox = mlx4_alloc_cmd_mailbox(dev);
2429 if (IS_ERR(mailbox)) {
2430 mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
2431 return;
2432 }
2433 outbox = mailbox->buf;
2434
2435 while (num_tasks) {
2436 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2437 MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2438 MLX4_CMD_NATIVE);
2439 if (err) {
Masanari Iida6d3be302013-09-30 23:19:09 +09002440 mlx4_err(dev, "Failed to retrieve required operation: %d\n",
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002441 err);
2442 return;
2443 }
2444 MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
2445 MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
2446 MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002447 type &= 0xfff;
2448
2449 switch (type) {
2450 case ADD_TO_MCG:
2451 if (dev->caps.steering_mode ==
2452 MLX4_STEERING_MODE_DEVICE_MANAGED) {
2453 mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
2454 err = EPERM;
2455 break;
2456 }
2457 mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
2458 GET_OP_REQ_DATA_OFFSET);
2459 num_qps = be32_to_cpu(mgm->members_count) &
2460 MGM_QPN_MASK;
2461 rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
2462 prot = ((u8 *)(&mgm->members_count))[0] >> 6;
2463
2464 for (i = 0; i < num_qps; i++) {
2465 qp.qpn = be32_to_cpu(mgm->qp[i]);
2466 if (rem_mcg)
2467 err = mlx4_multicast_detach(dev, &qp,
2468 mgm->gid,
2469 prot, 0);
2470 else
2471 err = mlx4_multicast_attach(dev, &qp,
2472 mgm->gid,
2473 mgm->gid[5]
2474 , 0, prot,
2475 NULL);
2476 if (err)
2477 break;
2478 }
2479 break;
2480 default:
2481 mlx4_warn(dev, "Bad type for required operation\n");
2482 err = EINVAL;
2483 break;
2484 }
Eyal Perry28d222b2014-03-02 10:25:03 +02002485 err = mlx4_cmd(dev, 0, ((u32) err |
2486 (__force u32)cpu_to_be32(token) << 16),
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002487 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2488 MLX4_CMD_NATIVE);
2489 if (err) {
2490 mlx4_err(dev, "Failed to acknowledge required request: %d\n",
2491 err);
2492 goto out;
2493 }
2494 memset(outbox, 0, 0xffc);
2495 num_tasks = atomic_dec_return(&priv->opreq_count);
2496 }
2497
2498out:
2499 mlx4_free_cmd_mailbox(dev, mailbox);
2500}
Jack Morgenstein114840c2014-06-01 11:53:50 +03002501
2502static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
2503 struct mlx4_cmd_mailbox *mailbox)
2504{
2505#define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
2506#define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
2507#define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
2508#define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
2509
2510 u32 set_attr_mask, getresp_attr_mask;
2511 u32 trap_attr_mask, traprepress_attr_mask;
2512
2513 MLX4_GET(set_attr_mask, mailbox->buf,
2514 MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
2515 mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
2516 set_attr_mask);
2517
2518 MLX4_GET(getresp_attr_mask, mailbox->buf,
2519 MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
2520 mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
2521 getresp_attr_mask);
2522
2523 MLX4_GET(trap_attr_mask, mailbox->buf,
2524 MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
2525 mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
2526 trap_attr_mask);
2527
2528 MLX4_GET(traprepress_attr_mask, mailbox->buf,
2529 MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
2530 mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
2531 traprepress_attr_mask);
2532
2533 if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
2534 traprepress_attr_mask)
2535 return 1;
2536
2537 return 0;
2538}
2539
2540int mlx4_config_mad_demux(struct mlx4_dev *dev)
2541{
2542 struct mlx4_cmd_mailbox *mailbox;
2543 int secure_host_active;
2544 int err;
2545
2546 /* Check if mad_demux is supported */
2547 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
2548 return 0;
2549
2550 mailbox = mlx4_alloc_cmd_mailbox(dev);
2551 if (IS_ERR(mailbox)) {
2552 mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
2553 return -ENOMEM;
2554 }
2555
2556 /* Query mad_demux to find out which MADs are handled by internal sma */
2557 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
2558 MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
2559 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2560 if (err) {
2561 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
2562 err);
2563 goto out;
2564 }
2565
2566 secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
2567
2568 /* Config mad_demux to handle all MADs returned by the query above */
2569 err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
2570 MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
2571 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2572 if (err) {
2573 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
2574 goto out;
2575 }
2576
2577 if (secure_host_active)
2578 mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
2579out:
2580 mlx4_free_cmd_mailbox(dev, mailbox);
2581 return err;
2582}
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02002583
2584/* Access Reg commands */
2585enum mlx4_access_reg_masks {
2586 MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
2587 MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
2588 MLX4_ACCESS_REG_LEN_MASK = 0x7ff
2589};
2590
2591struct mlx4_access_reg {
2592 __be16 constant1;
2593 u8 status;
2594 u8 resrvd1;
2595 __be16 reg_id;
2596 u8 method;
2597 u8 constant2;
2598 __be32 resrvd2[2];
2599 __be16 len_const;
2600 __be16 resrvd3;
2601#define MLX4_ACCESS_REG_HEADER_SIZE (20)
2602 u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
2603} __attribute__((__packed__));
2604
2605/**
2606 * mlx4_ACCESS_REG - Generic access reg command.
2607 * @dev: mlx4_dev.
2608 * @reg_id: register ID to access.
2609 * @method: Access method Read/Write.
2610 * @reg_len: register length to Read/Write in bytes.
2611 * @reg_data: reg_data pointer to Read/Write From/To.
2612 *
2613 * Access ConnectX registers FW command.
2614 * Returns 0 on success and copies outbox mlx4_access_reg data
2615 * field into reg_data or a negative error code.
2616 */
2617static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
2618 enum mlx4_access_reg_method method,
2619 u16 reg_len, void *reg_data)
2620{
2621 struct mlx4_cmd_mailbox *inbox, *outbox;
2622 struct mlx4_access_reg *inbuf, *outbuf;
2623 int err;
2624
2625 inbox = mlx4_alloc_cmd_mailbox(dev);
2626 if (IS_ERR(inbox))
2627 return PTR_ERR(inbox);
2628
2629 outbox = mlx4_alloc_cmd_mailbox(dev);
2630 if (IS_ERR(outbox)) {
2631 mlx4_free_cmd_mailbox(dev, inbox);
2632 return PTR_ERR(outbox);
2633 }
2634
2635 inbuf = inbox->buf;
2636 outbuf = outbox->buf;
2637
2638 inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
2639 inbuf->constant2 = 0x1;
2640 inbuf->reg_id = cpu_to_be16(reg_id);
2641 inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
2642
2643 reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
2644 inbuf->len_const =
2645 cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
2646 ((0x3) << 12));
2647
2648 memcpy(inbuf->reg_data, reg_data, reg_len);
2649 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
2650 MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
Saeed Mahameed6e806692014-11-02 16:26:13 +02002651 MLX4_CMD_WRAPPED);
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02002652 if (err)
2653 goto out;
2654
2655 if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
2656 err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
2657 mlx4_err(dev,
2658 "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
2659 reg_id, err);
2660 goto out;
2661 }
2662
2663 memcpy(reg_data, outbuf->reg_data, reg_len);
2664out:
2665 mlx4_free_cmd_mailbox(dev, inbox);
2666 mlx4_free_cmd_mailbox(dev, outbox);
2667 return err;
2668}
2669
2670/* ConnectX registers IDs */
2671enum mlx4_reg_id {
2672 MLX4_REG_ID_PTYS = 0x5004,
2673};
2674
2675/**
2676 * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
2677 * register
2678 * @dev: mlx4_dev.
2679 * @method: Access method Read/Write.
2680 * @ptys_reg: PTYS register data pointer.
2681 *
2682 * Access ConnectX PTYS register, to Read/Write Port Type/Speed
2683 * configuration
2684 * Returns 0 on success or a negative error code.
2685 */
2686int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
2687 enum mlx4_access_reg_method method,
2688 struct mlx4_ptys_reg *ptys_reg)
2689{
2690 return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
2691 method, sizeof(*ptys_reg), ptys_reg);
2692}
2693EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
Saeed Mahameed6e806692014-11-02 16:26:13 +02002694
2695int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
2696 struct mlx4_vhcr *vhcr,
2697 struct mlx4_cmd_mailbox *inbox,
2698 struct mlx4_cmd_mailbox *outbox,
2699 struct mlx4_cmd_info *cmd)
2700{
2701 struct mlx4_access_reg *inbuf = inbox->buf;
2702 u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
2703 u16 reg_id = be16_to_cpu(inbuf->reg_id);
2704
2705 if (slave != mlx4_master_func_num(dev) &&
2706 method == MLX4_ACCESS_REG_WRITE)
2707 return -EPERM;
2708
2709 if (reg_id == MLX4_REG_ID_PTYS) {
2710 struct mlx4_ptys_reg *ptys_reg =
2711 (struct mlx4_ptys_reg *)inbuf->reg_data;
2712
2713 ptys_reg->local_port =
2714 mlx4_slave_convert_port(dev, slave,
2715 ptys_reg->local_port);
2716 }
2717
2718 return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
2719 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
2720 MLX4_CMD_NATIVE);
2721}