blob: 518e75b642908e7b3c5e88e73104d5ff57124d77 [file] [log] [blame]
Ben Widawsky0260c422014-03-22 22:47:21 -07001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
Chris Wilson8ef85612016-04-28 09:56:39 +010037#include <linux/io-mapping.h>
38
Chris Wilsonb0decaf2016-08-04 07:52:44 +010039#include "i915_gem_request.h"
40
Chris Wilson49ef5292016-08-18 17:17:00 +010041#define I915_FENCE_REG_NONE -1
42#define I915_MAX_NUM_FENCES 32
43/* 32 fences + sign bit for FENCE_REG_NONE */
44#define I915_MAX_NUM_FENCE_BITS 6
45
Daniel Vetter4d884702014-08-06 15:04:47 +020046struct drm_i915_file_private;
Chris Wilson49ef5292016-08-18 17:17:00 +010047struct drm_i915_fence_reg;
Daniel Vetter4d884702014-08-06 15:04:47 +020048
Michel Thierry07749ef2015-03-16 16:00:54 +000049typedef uint32_t gen6_pte_t;
50typedef uint64_t gen8_pte_t;
51typedef uint64_t gen8_pde_t;
Michel Thierry762d9932015-07-30 11:05:29 +010052typedef uint64_t gen8_ppgtt_pdpe_t;
53typedef uint64_t gen8_ppgtt_pml4e_t;
Ben Widawsky0260c422014-03-22 22:47:21 -070054
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030055#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
Ben Widawsky0260c422014-03-22 22:47:21 -070056
Ben Widawsky0260c422014-03-22 22:47:21 -070057/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
58#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
59#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
60#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
61#define GEN6_PTE_CACHE_LLC (2 << 1)
62#define GEN6_PTE_UNCACHED (1 << 1)
63#define GEN6_PTE_VALID (1 << 0)
64
Michel Thierry07749ef2015-03-16 16:00:54 +000065#define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
66#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
67#define I915_PDES 512
68#define I915_PDE_MASK (I915_PDES - 1)
Ben Widawsky678d96f2015-03-16 16:00:56 +000069#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
Michel Thierry07749ef2015-03-16 16:00:54 +000070
71#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
72#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
Ben Widawsky0260c422014-03-22 22:47:21 -070073#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
Ben Widawsky678d96f2015-03-16 16:00:56 +000074#define GEN6_PDE_SHIFT 22
Ben Widawsky0260c422014-03-22 22:47:21 -070075#define GEN6_PDE_VALID (1 << 0)
76
77#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
78
79#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
80#define BYT_PTE_WRITEABLE (1 << 1)
81
82/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
83 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
84 */
85#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
86 (((bits) & 0x8) << (11 - 3)))
87#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
88#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
89#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
90#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
91#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
92#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
93#define HSW_PTE_UNCACHED (0)
94#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
95#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
96
97/* GEN8 legacy style address is defined as a 3 level page table:
98 * 31:30 | 29:21 | 20:12 | 11:0
99 * PDPE | PDE | PTE | offset
100 * The difference as compared to normal x86 3 level page table is the PDPEs are
101 * programmed via register.
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100102 *
103 * GEN8 48b legacy style address is defined as a 4 level page table:
104 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
105 * PML4E | PDPE | PDE | PTE | offset
Ben Widawsky0260c422014-03-22 22:47:21 -0700106 */
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100107#define GEN8_PML4ES_PER_PML4 512
108#define GEN8_PML4E_SHIFT 39
Michel Thierry762d9932015-07-30 11:05:29 +0100109#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
Ben Widawsky0260c422014-03-22 22:47:21 -0700110#define GEN8_PDPE_SHIFT 30
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100111/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
112 * tables */
113#define GEN8_PDPE_MASK 0x1ff
Ben Widawsky0260c422014-03-22 22:47:21 -0700114#define GEN8_PDE_SHIFT 21
115#define GEN8_PDE_MASK 0x1ff
116#define GEN8_PTE_SHIFT 12
117#define GEN8_PTE_MASK 0x1ff
Ben Widawsky76643602015-01-22 17:01:24 +0000118#define GEN8_LEGACY_PDPES 4
Michel Thierry07749ef2015-03-16 16:00:54 +0000119#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
Ben Widawsky0260c422014-03-22 22:47:21 -0700120
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100121#define I915_PDPES_PER_PDP(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
122 GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
Michel Thierry6ac18502015-07-29 17:23:46 +0100123
Ben Widawsky0260c422014-03-22 22:47:21 -0700124#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
125#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
126#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
127#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
128
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300129#define CHV_PPAT_SNOOP (1<<6)
Ben Widawsky0260c422014-03-22 22:47:21 -0700130#define GEN8_PPAT_AGE(x) (x<<4)
131#define GEN8_PPAT_LLCeLLC (3<<2)
132#define GEN8_PPAT_LLCELLC (2<<2)
133#define GEN8_PPAT_LLC (1<<2)
134#define GEN8_PPAT_WB (3<<0)
135#define GEN8_PPAT_WT (2<<0)
136#define GEN8_PPAT_WC (1<<0)
137#define GEN8_PPAT_UC (0<<0)
138#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
139#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
140
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000141enum i915_ggtt_view_type {
142 I915_GGTT_VIEW_NORMAL = 0,
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300143 I915_GGTT_VIEW_ROTATED,
144 I915_GGTT_VIEW_PARTIAL,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +0000145};
146
147struct intel_rotation_info {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200148 struct {
149 /* tiles */
Ville Syrjälä6687c902015-09-15 13:16:41 +0300150 unsigned int width, height, stride, offset;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200151 } plane[2];
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000152};
153
154struct i915_ggtt_view {
155 enum i915_ggtt_view_type type;
156
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300157 union {
158 struct {
Michel Thierry088e0df2015-08-07 17:40:17 +0100159 u64 offset;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300160 unsigned int size;
161 } partial;
Ville Syrjälä7723f47d2016-01-20 21:05:22 +0200162 struct intel_rotation_info rotated;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300163 } params;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000164};
165
166extern const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200167extern const struct i915_ggtt_view i915_ggtt_view_rotated;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000168
Ben Widawsky0260c422014-03-22 22:47:21 -0700169enum i915_cache_level;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000170
Ben Widawsky0260c422014-03-22 22:47:21 -0700171/**
172 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
173 * VMA's presence cannot be guaranteed before binding, or after unbinding the
174 * object into/from the address space.
175 *
176 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
177 * will always be <= an objects lifetime. So object refcounting should cover us.
178 */
179struct i915_vma {
180 struct drm_mm_node node;
181 struct drm_i915_gem_object *obj;
182 struct i915_address_space *vm;
Chris Wilson49ef5292016-08-18 17:17:00 +0100183 struct drm_i915_fence_reg *fence;
Chris Wilson247177d2016-08-15 10:48:47 +0100184 struct sg_table *pages;
Chris Wilson8ef85612016-04-28 09:56:39 +0100185 void __iomem *iomap;
Chris Wilsonde180032016-08-04 16:32:29 +0100186 u64 size;
Chris Wilsond8923dc2016-08-18 17:17:07 +0100187 u64 display_alignment;
Ben Widawsky0260c422014-03-22 22:47:21 -0700188
Chris Wilson3272db52016-08-04 16:32:32 +0100189 unsigned int flags;
190 /**
191 * How many users have pinned this object in GTT space. The following
192 * users can each hold at most one reference: pwrite/pread, execbuffer
193 * (objects are not allowed multiple times for the same batchbuffer),
194 * and the framebuffer code. When switching/pageflipping, the
195 * framebuffer code has at most two buffers pinned per crtc.
196 *
197 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
198 * bits with absolutely no headroom. So use 4 bits.
199 */
200#define I915_VMA_PIN_MASK 0xf
Chris Wilson305bc232016-08-04 16:32:33 +0100201#define I915_VMA_PIN_OVERFLOW BIT(5)
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100202
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100203 /** Flags and address space this VMA is bound to */
Chris Wilson305bc232016-08-04 16:32:33 +0100204#define I915_VMA_GLOBAL_BIND BIT(6)
205#define I915_VMA_LOCAL_BIND BIT(7)
206#define I915_VMA_BIND_MASK (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND | I915_VMA_PIN_OVERFLOW)
Chris Wilson3272db52016-08-04 16:32:32 +0100207
Chris Wilson05a20d02016-08-18 17:16:55 +0100208#define I915_VMA_GGTT BIT(8)
209#define I915_VMA_CAN_FENCE BIT(9)
210#define I915_VMA_CLOSED BIT(10)
Chris Wilson3272db52016-08-04 16:32:32 +0100211
212 unsigned int active;
213 struct i915_gem_active last_read[I915_NUM_ENGINES];
Chris Wilsond07f0e52016-10-28 13:58:44 +0100214 struct i915_gem_active last_write;
Chris Wilson49ef5292016-08-18 17:17:00 +0100215 struct i915_gem_active last_fence;
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100216
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000217 /**
218 * Support different GGTT views into the same object.
219 * This means there can be multiple VMA mappings per object and per VM.
220 * i915_ggtt_view_type is used to distinguish between those entries.
221 * The default one of zero (I915_GGTT_VIEW_NORMAL) is default and also
222 * assumed in GEM functions which take no ggtt view parameter.
223 */
224 struct i915_ggtt_view ggtt_view;
225
Ben Widawsky0260c422014-03-22 22:47:21 -0700226 /** This object's place on the active/inactive lists */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000227 struct list_head vm_link;
Ben Widawsky0260c422014-03-22 22:47:21 -0700228
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000229 struct list_head obj_link; /* Link in the object's VMA list */
Ben Widawsky0260c422014-03-22 22:47:21 -0700230
231 /** This vma's place in the batchbuffer or on the eviction list */
232 struct list_head exec_list;
233
234 /**
235 * Used for performing relocations during execbuffer insertion.
236 */
237 struct hlist_node exec_node;
238 unsigned long exec_handle;
239 struct drm_i915_gem_exec_object2 *exec_entry;
Ben Widawsky0260c422014-03-22 22:47:21 -0700240};
241
Chris Wilson81a8aa42016-08-15 10:48:48 +0100242struct i915_vma *
243i915_vma_create(struct drm_i915_gem_object *obj,
244 struct i915_address_space *vm,
245 const struct i915_ggtt_view *view);
Chris Wilson19880c42016-08-15 10:49:05 +0100246void i915_vma_unpin_and_release(struct i915_vma **p_vma);
Chris Wilson81a8aa42016-08-15 10:48:48 +0100247
Chris Wilson3272db52016-08-04 16:32:32 +0100248static inline bool i915_vma_is_ggtt(const struct i915_vma *vma)
249{
250 return vma->flags & I915_VMA_GGTT;
251}
252
Chris Wilson05a20d02016-08-18 17:16:55 +0100253static inline bool i915_vma_is_map_and_fenceable(const struct i915_vma *vma)
254{
255 return vma->flags & I915_VMA_CAN_FENCE;
256}
257
Chris Wilson3272db52016-08-04 16:32:32 +0100258static inline bool i915_vma_is_closed(const struct i915_vma *vma)
259{
260 return vma->flags & I915_VMA_CLOSED;
261}
262
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100263static inline unsigned int i915_vma_get_active(const struct i915_vma *vma)
264{
265 return vma->active;
266}
267
268static inline bool i915_vma_is_active(const struct i915_vma *vma)
269{
270 return i915_vma_get_active(vma);
271}
272
273static inline void i915_vma_set_active(struct i915_vma *vma,
274 unsigned int engine)
275{
276 vma->active |= BIT(engine);
277}
278
279static inline void i915_vma_clear_active(struct i915_vma *vma,
280 unsigned int engine)
281{
282 vma->active &= ~BIT(engine);
283}
284
285static inline bool i915_vma_has_active_engine(const struct i915_vma *vma,
286 unsigned int engine)
287{
288 return vma->active & BIT(engine);
289}
290
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100291static inline u32 i915_ggtt_offset(const struct i915_vma *vma)
292{
293 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
294 GEM_BUG_ON(!vma->node.allocated);
295 GEM_BUG_ON(upper_32_bits(vma->node.start));
296 GEM_BUG_ON(upper_32_bits(vma->node.start + vma->node.size - 1));
297 return lower_32_bits(vma->node.start);
298}
299
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300300struct i915_page_dma {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000301 struct page *page;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300302 union {
303 dma_addr_t daddr;
304
305 /* For gen6/gen7 only. This is the offset in the GGTT
306 * where the page directory entries for PPGTT begin
307 */
308 uint32_t ggtt_offset;
309 };
310};
311
Mika Kuoppala567047b2015-06-25 18:35:12 +0300312#define px_base(px) (&(px)->base)
313#define px_page(px) (px_base(px)->page)
314#define px_dma(px) (px_base(px)->daddr)
315
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300316struct i915_page_table {
317 struct i915_page_dma base;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000318
319 unsigned long *used_ptes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000320};
321
Michel Thierryec565b32015-04-08 12:13:23 +0100322struct i915_page_directory {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300323 struct i915_page_dma base;
Ben Widawsky7324cc02015-02-24 16:22:35 +0000324
Michel Thierry33c88192015-04-08 12:13:33 +0100325 unsigned long *used_pdes;
Michel Thierryec565b32015-04-08 12:13:23 +0100326 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000327};
328
Michel Thierryec565b32015-04-08 12:13:23 +0100329struct i915_page_directory_pointer {
Michel Thierry6ac18502015-07-29 17:23:46 +0100330 struct i915_page_dma base;
331
332 unsigned long *used_pdpes;
333 struct i915_page_directory **page_directory;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000334};
335
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100336struct i915_pml4 {
337 struct i915_page_dma base;
338
339 DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
340 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
341};
342
Ben Widawsky0260c422014-03-22 22:47:21 -0700343struct i915_address_space {
344 struct drm_mm mm;
Chris Wilson80b204b2016-10-28 13:58:58 +0100345 struct i915_gem_timeline timeline;
Ben Widawsky0260c422014-03-22 22:47:21 -0700346 struct drm_device *dev;
Chris Wilson2bfa9962016-08-04 07:52:25 +0100347 /* Every address space belongs to a struct file - except for the global
348 * GTT that is owned by the driver (and so @file is set to NULL). In
349 * principle, no information should leak from one context to another
350 * (or between files/processes etc) unless explicitly shared by the
351 * owner. Tracking the owner is important in order to free up per-file
352 * objects along with the file, to aide resource tracking, and to
353 * assign blame.
354 */
355 struct drm_i915_file_private *file;
Ben Widawsky0260c422014-03-22 22:47:21 -0700356 struct list_head global_link;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300357 u64 start; /* Start offset always 0 for dri2 */
358 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
Ben Widawsky0260c422014-03-22 22:47:21 -0700359
Chris Wilson50e046b2016-08-04 07:52:46 +0100360 bool closed;
361
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100362 struct i915_page_dma scratch_page;
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300363 struct i915_page_table *scratch_pt;
364 struct i915_page_directory *scratch_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100365 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
Ben Widawsky0260c422014-03-22 22:47:21 -0700366
367 /**
368 * List of objects currently involved in rendering.
369 *
370 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000371 * flushed, not necessarily primitives. last_read_req
Ben Widawsky0260c422014-03-22 22:47:21 -0700372 * represents when the rendering involved will be completed.
373 *
374 * A reference is held on the buffer while on this list.
375 */
376 struct list_head active_list;
377
378 /**
379 * LRU list of objects which are not in the ringbuffer and
380 * are ready to unbind, but are still in the GTT.
381 *
John Harrison97b2a6a2014-11-24 18:49:26 +0000382 * last_read_req is NULL while an object is in this list.
Ben Widawsky0260c422014-03-22 22:47:21 -0700383 *
384 * A reference is not held on the buffer while on this list,
385 * as merely being GTT-bound shouldn't prevent its being
386 * freed, and we'll pull it off the list in the free path.
387 */
388 struct list_head inactive_list;
389
Chris Wilson50e046b2016-08-04 07:52:46 +0100390 /**
391 * List of vma that have been unbound.
392 *
393 * A reference is not held on the buffer while on this list.
394 */
395 struct list_head unbound_list;
396
Ben Widawsky0260c422014-03-22 22:47:21 -0700397 /* FIXME: Need a more generic return type */
Michel Thierry07749ef2015-03-16 16:00:54 +0000398 gen6_pte_t (*pte_encode)(dma_addr_t addr,
399 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200400 u32 flags); /* Create a valid PTE */
Daniel Vetterf329f5f2015-04-14 17:35:15 +0200401 /* flags for pte_encode */
402#define PTE_READ_ONLY (1<<0)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000403 int (*allocate_va_range)(struct i915_address_space *vm,
404 uint64_t start,
405 uint64_t length);
Ben Widawsky0260c422014-03-22 22:47:21 -0700406 void (*clear_range)(struct i915_address_space *vm,
407 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200408 uint64_t length);
Chris Wilsond6473f52016-06-10 14:22:59 +0530409 void (*insert_page)(struct i915_address_space *vm,
410 dma_addr_t addr,
411 uint64_t offset,
412 enum i915_cache_level cache_level,
413 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700414 void (*insert_entries)(struct i915_address_space *vm,
415 struct sg_table *st,
416 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530417 enum i915_cache_level cache_level, u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700418 void (*cleanup)(struct i915_address_space *vm);
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200419 /** Unmap an object from an address space. This usually consists of
420 * setting the valid PTE entries to a reserved scratch page. */
421 void (*unbind_vma)(struct i915_vma *vma);
422 /* Map an object into an address space with the given cache flags. */
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200423 int (*bind_vma)(struct i915_vma *vma,
424 enum i915_cache_level cache_level,
425 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700426};
427
Chris Wilson2bfa9962016-08-04 07:52:25 +0100428#define i915_is_ggtt(V) (!(V)->file)
Chris Wilson596c5922016-02-26 11:03:20 +0000429
Ben Widawsky0260c422014-03-22 22:47:21 -0700430/* The Graphics Translation Table is the way in which GEN hardware translates a
431 * Graphics Virtual Address into a Physical Address. In addition to the normal
432 * collateral associated with any va->pa translations GEN hardware also has a
433 * portion of the GTT which can be mapped by the CPU and remain both coherent
434 * and correct (in cases like swizzling). That region is referred to as GMADR in
435 * the spec.
436 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200437struct i915_ggtt {
Ben Widawsky0260c422014-03-22 22:47:21 -0700438 struct i915_address_space base;
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100439 struct io_mapping mappable; /* Mapping to our CPU mappable region */
Ben Widawsky0260c422014-03-22 22:47:21 -0700440
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300441 size_t stolen_size; /* Total size of stolen memory */
Paulo Zanonia9da5122015-09-14 15:19:57 -0300442 size_t stolen_usable_size; /* Total size minus BIOS reserved */
Sagar Arun Kamble274008e2016-02-06 00:13:29 +0530443 size_t stolen_reserved_base;
444 size_t stolen_reserved_size;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300445 u64 mappable_end; /* End offset that we can CPU map */
Ben Widawsky0260c422014-03-22 22:47:21 -0700446 phys_addr_t mappable_base; /* PA of our GMADR */
447
448 /** "Graphics Stolen Memory" holds the global PTEs */
449 void __iomem *gsm;
450
451 bool do_idle_maps;
452
453 int mtrr;
Chris Wilson95374d72016-10-12 10:05:20 +0100454
455 struct drm_mm_node error_capture;
Ben Widawsky0260c422014-03-22 22:47:21 -0700456};
457
458struct i915_hw_ppgtt {
459 struct i915_address_space base;
460 struct kref ref;
461 struct drm_mm_node node;
Ben Widawsky563222a2015-03-19 12:53:28 +0000462 unsigned long pd_dirty_rings;
Ben Widawsky0260c422014-03-22 22:47:21 -0700463 union {
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100464 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
465 struct i915_page_directory_pointer pdp; /* GEN8+ */
466 struct i915_page_directory pd; /* GEN6-7 */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000467 };
Ben Widawsky0260c422014-03-22 22:47:21 -0700468
Ben Widawsky678d96f2015-03-16 16:00:56 +0000469 gen6_pte_t __iomem *pd_addr;
470
Ben Widawsky0260c422014-03-22 22:47:21 -0700471 int (*enable)(struct i915_hw_ppgtt *ppgtt);
472 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100473 struct drm_i915_gem_request *req);
Ben Widawsky0260c422014-03-22 22:47:21 -0700474 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
475};
476
Dave Gordon731f74c2016-06-24 19:37:46 +0100477/*
478 * gen6_for_each_pde() iterates over every pde from start until start+length.
479 * If start and start+length are not perfectly divisible, the macro will round
480 * down and up as needed. Start=0 and length=2G effectively iterates over
481 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
482 * so each of the other parameters should preferably be a simple variable, or
483 * at most an lvalue with no side-effects!
Ben Widawsky678d96f2015-03-16 16:00:56 +0000484 */
Dave Gordon731f74c2016-06-24 19:37:46 +0100485#define gen6_for_each_pde(pt, pd, start, length, iter) \
486 for (iter = gen6_pde_index(start); \
487 length > 0 && iter < I915_PDES && \
488 (pt = (pd)->page_table[iter], true); \
489 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
490 temp = min(temp - start, length); \
491 start += temp, length -= temp; }), ++iter)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000492
Dave Gordon731f74c2016-06-24 19:37:46 +0100493#define gen6_for_all_pdes(pt, pd, iter) \
494 for (iter = 0; \
495 iter < I915_PDES && \
496 (pt = (pd)->page_table[iter], true); \
497 ++iter)
Michel Thierry09942c62015-04-08 12:13:30 +0100498
Ben Widawsky678d96f2015-03-16 16:00:56 +0000499static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
500{
501 const uint32_t mask = NUM_PTE(pde_shift) - 1;
502
503 return (address >> PAGE_SHIFT) & mask;
504}
505
506/* Helper to counts the number of PTEs within the given length. This count
507 * does not cross a page table boundary, so the max value would be
508 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
509*/
510static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
511 uint32_t pde_shift)
512{
Alan69603db2016-02-17 14:20:46 +0000513 const uint64_t mask = ~((1ULL << pde_shift) - 1);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000514 uint64_t end;
515
516 WARN_ON(length == 0);
517 WARN_ON(offset_in_page(addr|length));
518
519 end = addr + length;
520
521 if ((addr & mask) != (end & mask))
522 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
523
524 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
525}
526
527static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
528{
529 return (addr >> shift) & I915_PDE_MASK;
530}
531
532static inline uint32_t gen6_pte_index(uint32_t addr)
533{
534 return i915_pte_index(addr, GEN6_PDE_SHIFT);
535}
536
537static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
538{
539 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
540}
541
542static inline uint32_t gen6_pde_index(uint32_t addr)
543{
544 return i915_pde_index(addr, GEN6_PDE_SHIFT);
545}
546
Michel Thierry9271d952015-04-08 12:13:26 +0100547/* Equivalent to the gen6 version, For each pde iterates over every pde
548 * between from start until start + length. On gen8+ it simply iterates
549 * over every page directory entry in a page directory.
550 */
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000551#define gen8_for_each_pde(pt, pd, start, length, iter) \
552 for (iter = gen8_pde_index(start); \
553 length > 0 && iter < I915_PDES && \
554 (pt = (pd)->page_table[iter], true); \
555 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
556 temp = min(temp - start, length); \
557 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100558
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000559#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
560 for (iter = gen8_pdpe_index(start); \
561 length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
562 (pd = (pdp)->page_directory[iter], true); \
563 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
564 temp = min(temp - start, length); \
565 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100566
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000567#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
568 for (iter = gen8_pml4e_index(start); \
569 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
570 (pdp = (pml4)->pdps[iter], true); \
571 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
572 temp = min(temp - start, length); \
573 start += temp, length -= temp; }), ++iter)
Michel Thierry762d9932015-07-30 11:05:29 +0100574
Michel Thierry9271d952015-04-08 12:13:26 +0100575static inline uint32_t gen8_pte_index(uint64_t address)
576{
577 return i915_pte_index(address, GEN8_PDE_SHIFT);
578}
579
580static inline uint32_t gen8_pde_index(uint64_t address)
581{
582 return i915_pde_index(address, GEN8_PDE_SHIFT);
583}
584
585static inline uint32_t gen8_pdpe_index(uint64_t address)
586{
587 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
588}
589
590static inline uint32_t gen8_pml4e_index(uint64_t address)
591{
Michel Thierry762d9932015-07-30 11:05:29 +0100592 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
Michel Thierry9271d952015-04-08 12:13:26 +0100593}
594
Michel Thierry33c88192015-04-08 12:13:33 +0100595static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
596{
597 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
598}
599
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300600static inline dma_addr_t
601i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
602{
603 return test_bit(n, ppgtt->pdp.used_pdpes) ?
Mika Kuoppala567047b2015-06-25 18:35:12 +0300604 px_dma(ppgtt->pdp.page_directory[n]) :
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300605 px_dma(ppgtt->base.scratch_pd);
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300606}
607
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100608int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
609int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
610int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +0100611int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100612void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200613
Daniel Vetter82460d92014-08-06 20:19:53 +0200614int i915_ppgtt_init_hw(struct drm_device *dev);
Daniel Vetteree960be2014-08-06 15:04:45 +0200615void i915_ppgtt_release(struct kref *kref);
Chris Wilson2bfa9962016-08-04 07:52:25 +0100616struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +0100617 struct drm_i915_file_private *fpriv,
618 const char *name);
Daniel Vetteree960be2014-08-06 15:04:45 +0200619static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
620{
621 if (ppgtt)
622 kref_get(&ppgtt->ref);
623}
624static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
625{
626 if (ppgtt)
627 kref_put(&ppgtt->ref, i915_ppgtt_release);
628}
Ben Widawsky0260c422014-03-22 22:47:21 -0700629
Chris Wilsondc979972016-05-10 14:10:04 +0100630void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700631void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
632void i915_gem_restore_gtt_mappings(struct drm_device *dev);
633
Chris Wilson03ac84f2016-10-28 13:58:36 +0100634int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
635 struct sg_table *pages);
636void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
637 struct sg_table *pages);
Ben Widawsky0260c422014-03-22 22:47:21 -0700638
Chris Wilson59bfa122016-08-04 16:32:31 +0100639/* Flags used by pin/bind&friends. */
Chris Wilson305bc232016-08-04 16:32:33 +0100640#define PIN_NONBLOCK BIT(0)
641#define PIN_MAPPABLE BIT(1)
642#define PIN_ZONE_4G BIT(2)
Chris Wilson82118872016-08-18 17:17:05 +0100643#define PIN_NONFAULT BIT(3)
Chris Wilson305bc232016-08-04 16:32:33 +0100644
645#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
646#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
647#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
648#define PIN_UPDATE BIT(8)
649
650#define PIN_HIGH BIT(9)
651#define PIN_OFFSET_BIAS BIT(10)
652#define PIN_OFFSET_FIXED BIT(11)
Chris Wilson59bfa122016-08-04 16:32:31 +0100653#define PIN_OFFSET_MASK (~4095)
654
Chris Wilson305bc232016-08-04 16:32:33 +0100655int __i915_vma_do_pin(struct i915_vma *vma,
656 u64 size, u64 alignment, u64 flags);
657static inline int __must_check
658i915_vma_pin(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
659{
660 BUILD_BUG_ON(PIN_MBZ != I915_VMA_PIN_OVERFLOW);
661 BUILD_BUG_ON(PIN_GLOBAL != I915_VMA_GLOBAL_BIND);
662 BUILD_BUG_ON(PIN_USER != I915_VMA_LOCAL_BIND);
663
664 /* Pin early to prevent the shrinker/eviction logic from destroying
665 * our vma as we insert and bind.
666 */
667 if (likely(((++vma->flags ^ flags) & I915_VMA_BIND_MASK) == 0))
668 return 0;
669
670 return __i915_vma_do_pin(vma, size, alignment, flags);
671}
672
Chris Wilson20dfbde2016-08-04 16:32:30 +0100673static inline int i915_vma_pin_count(const struct i915_vma *vma)
674{
Chris Wilson3272db52016-08-04 16:32:32 +0100675 return vma->flags & I915_VMA_PIN_MASK;
Chris Wilson20dfbde2016-08-04 16:32:30 +0100676}
677
678static inline bool i915_vma_is_pinned(const struct i915_vma *vma)
679{
680 return i915_vma_pin_count(vma);
681}
682
683static inline void __i915_vma_pin(struct i915_vma *vma)
684{
Chris Wilson3272db52016-08-04 16:32:32 +0100685 vma->flags++;
Chris Wilson305bc232016-08-04 16:32:33 +0100686 GEM_BUG_ON(vma->flags & I915_VMA_PIN_OVERFLOW);
Chris Wilson20dfbde2016-08-04 16:32:30 +0100687}
688
689static inline void __i915_vma_unpin(struct i915_vma *vma)
690{
691 GEM_BUG_ON(!i915_vma_is_pinned(vma));
Chris Wilson3272db52016-08-04 16:32:32 +0100692 vma->flags--;
Chris Wilson20dfbde2016-08-04 16:32:30 +0100693}
694
695static inline void i915_vma_unpin(struct i915_vma *vma)
696{
697 GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));
698 __i915_vma_unpin(vma);
699}
700
Chris Wilson8ef85612016-04-28 09:56:39 +0100701/**
702 * i915_vma_pin_iomap - calls ioremap_wc to map the GGTT VMA via the aperture
703 * @vma: VMA to iomap
704 *
705 * The passed in VMA has to be pinned in the global GTT mappable region.
706 * An extra pinning of the VMA is acquired for the return iomapping,
707 * the caller must call i915_vma_unpin_iomap to relinquish the pinning
708 * after the iomapping is no longer required.
709 *
710 * Callers must hold the struct_mutex.
711 *
712 * Returns a valid iomapped pointer or ERR_PTR.
713 */
714void __iomem *i915_vma_pin_iomap(struct i915_vma *vma);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100715#define IO_ERR_PTR(x) ((void __iomem *)ERR_PTR(x))
Chris Wilson8ef85612016-04-28 09:56:39 +0100716
717/**
718 * i915_vma_unpin_iomap - unpins the mapping returned from i915_vma_iomap
719 * @vma: VMA to unpin
720 *
721 * Unpins the previously iomapped VMA from i915_vma_pin_iomap().
722 *
723 * Callers must hold the struct_mutex. This function is only valid to be
724 * called on a VMA previously iomapped by the caller with i915_vma_pin_iomap().
725 */
726static inline void i915_vma_unpin_iomap(struct i915_vma *vma)
727{
728 lockdep_assert_held(&vma->vm->dev->struct_mutex);
Chris Wilson8ef85612016-04-28 09:56:39 +0100729 GEM_BUG_ON(vma->iomap == NULL);
Chris Wilson20dfbde2016-08-04 16:32:30 +0100730 i915_vma_unpin(vma);
Chris Wilson8ef85612016-04-28 09:56:39 +0100731}
732
Chris Wilson8b797af2016-08-15 10:48:51 +0100733static inline struct page *i915_vma_first_page(struct i915_vma *vma)
734{
735 GEM_BUG_ON(!vma->pages);
736 return sg_page(vma->pages->sgl);
737}
738
Ben Widawsky0260c422014-03-22 22:47:21 -0700739#endif