blob: 8acdc7fa4792f24438cb0cd84d73b44f0c46f7d8 [file] [log] [blame]
Bhupesh Sharma881ff672011-02-13 22:51:44 -08001/*
2 * CAN bus driver for Bosch C_CAN controller
3 *
4 * Copyright (C) 2010 ST Microelectronics
5 * Bhupesh Sharma <bhupesh.sharma@st.com>
6 *
7 * Borrowed heavily from the C_CAN driver originally written by:
8 * Copyright (C) 2007
9 * - Sascha Hauer, Marc Kleine-Budde, Pengutronix <s.hauer@pengutronix.de>
10 * - Simon Kallweit, intefo AG <simon.kallweit@intefo.ch>
11 *
12 * Bosch C_CAN controller is compliant to CAN protocol version 2.0 part A and B.
13 * Bosch C_CAN user manual can be obtained from:
14 * http://www.semiconductors.bosch.de/media/en/pdf/ipmodules_1/c_can/
15 * users_manual_c_can.pdf
16 *
17 * This file is licensed under the terms of the GNU General Public
18 * License version 2. This program is licensed "as is" without any
19 * warranty of any kind, whether express or implied.
20 */
21
22#ifndef C_CAN_H
23#define C_CAN_H
24
Thomas Gleixner90247002014-03-18 17:19:14 +000025/* message object split */
26#define C_CAN_NO_OF_OBJECTS 32
27#define C_CAN_MSG_OBJ_RX_NUM 16
28#define C_CAN_MSG_OBJ_TX_NUM 16
29
30#define C_CAN_MSG_OBJ_RX_FIRST 1
31#define C_CAN_MSG_OBJ_RX_LAST (C_CAN_MSG_OBJ_RX_FIRST + \
32 C_CAN_MSG_OBJ_RX_NUM - 1)
33
34#define C_CAN_MSG_OBJ_TX_FIRST (C_CAN_MSG_OBJ_RX_LAST + 1)
35#define C_CAN_MSG_OBJ_TX_LAST (C_CAN_MSG_OBJ_TX_FIRST + \
36 C_CAN_MSG_OBJ_TX_NUM - 1)
37
38#define C_CAN_MSG_OBJ_RX_SPLIT 9
39#define C_CAN_MSG_RX_LOW_LAST (C_CAN_MSG_OBJ_RX_SPLIT - 1)
Thomas Gleixner90247002014-03-18 17:19:14 +000040#define RECEIVE_OBJECT_BITS 0x0000ffff
41
AnilKumar Ch33f81002012-05-29 11:13:15 +053042enum reg {
43 C_CAN_CTRL_REG = 0,
AnilKumar Ch82120032012-09-21 15:29:01 +053044 C_CAN_CTRL_EX_REG,
AnilKumar Ch33f81002012-05-29 11:13:15 +053045 C_CAN_STS_REG,
46 C_CAN_ERR_CNT_REG,
47 C_CAN_BTR_REG,
48 C_CAN_INT_REG,
49 C_CAN_TEST_REG,
50 C_CAN_BRPEXT_REG,
51 C_CAN_IF1_COMREQ_REG,
52 C_CAN_IF1_COMMSK_REG,
53 C_CAN_IF1_MASK1_REG,
54 C_CAN_IF1_MASK2_REG,
55 C_CAN_IF1_ARB1_REG,
56 C_CAN_IF1_ARB2_REG,
57 C_CAN_IF1_MSGCTRL_REG,
58 C_CAN_IF1_DATA1_REG,
59 C_CAN_IF1_DATA2_REG,
60 C_CAN_IF1_DATA3_REG,
61 C_CAN_IF1_DATA4_REG,
62 C_CAN_IF2_COMREQ_REG,
63 C_CAN_IF2_COMMSK_REG,
64 C_CAN_IF2_MASK1_REG,
65 C_CAN_IF2_MASK2_REG,
66 C_CAN_IF2_ARB1_REG,
67 C_CAN_IF2_ARB2_REG,
68 C_CAN_IF2_MSGCTRL_REG,
69 C_CAN_IF2_DATA1_REG,
70 C_CAN_IF2_DATA2_REG,
71 C_CAN_IF2_DATA3_REG,
72 C_CAN_IF2_DATA4_REG,
73 C_CAN_TXRQST1_REG,
74 C_CAN_TXRQST2_REG,
75 C_CAN_NEWDAT1_REG,
76 C_CAN_NEWDAT2_REG,
77 C_CAN_INTPND1_REG,
78 C_CAN_INTPND2_REG,
79 C_CAN_MSGVAL1_REG,
80 C_CAN_MSGVAL2_REG,
Pavel Macheka9c69202014-05-13 15:09:14 +020081 C_CAN_FUNCTION_REG,
Bhupesh Sharma881ff672011-02-13 22:51:44 -080082};
83
AnilKumar Ch33f81002012-05-29 11:13:15 +053084static const u16 reg_map_c_can[] = {
85 [C_CAN_CTRL_REG] = 0x00,
86 [C_CAN_STS_REG] = 0x02,
87 [C_CAN_ERR_CNT_REG] = 0x04,
88 [C_CAN_BTR_REG] = 0x06,
89 [C_CAN_INT_REG] = 0x08,
90 [C_CAN_TEST_REG] = 0x0A,
91 [C_CAN_BRPEXT_REG] = 0x0C,
92 [C_CAN_IF1_COMREQ_REG] = 0x10,
93 [C_CAN_IF1_COMMSK_REG] = 0x12,
94 [C_CAN_IF1_MASK1_REG] = 0x14,
95 [C_CAN_IF1_MASK2_REG] = 0x16,
96 [C_CAN_IF1_ARB1_REG] = 0x18,
97 [C_CAN_IF1_ARB2_REG] = 0x1A,
98 [C_CAN_IF1_MSGCTRL_REG] = 0x1C,
99 [C_CAN_IF1_DATA1_REG] = 0x1E,
100 [C_CAN_IF1_DATA2_REG] = 0x20,
101 [C_CAN_IF1_DATA3_REG] = 0x22,
102 [C_CAN_IF1_DATA4_REG] = 0x24,
103 [C_CAN_IF2_COMREQ_REG] = 0x40,
104 [C_CAN_IF2_COMMSK_REG] = 0x42,
105 [C_CAN_IF2_MASK1_REG] = 0x44,
106 [C_CAN_IF2_MASK2_REG] = 0x46,
107 [C_CAN_IF2_ARB1_REG] = 0x48,
108 [C_CAN_IF2_ARB2_REG] = 0x4A,
109 [C_CAN_IF2_MSGCTRL_REG] = 0x4C,
110 [C_CAN_IF2_DATA1_REG] = 0x4E,
111 [C_CAN_IF2_DATA2_REG] = 0x50,
112 [C_CAN_IF2_DATA3_REG] = 0x52,
113 [C_CAN_IF2_DATA4_REG] = 0x54,
114 [C_CAN_TXRQST1_REG] = 0x80,
115 [C_CAN_TXRQST2_REG] = 0x82,
116 [C_CAN_NEWDAT1_REG] = 0x90,
117 [C_CAN_NEWDAT2_REG] = 0x92,
118 [C_CAN_INTPND1_REG] = 0xA0,
119 [C_CAN_INTPND2_REG] = 0xA2,
120 [C_CAN_MSGVAL1_REG] = 0xB0,
121 [C_CAN_MSGVAL2_REG] = 0xB2,
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800122};
123
AnilKumar Ch69927fc2012-05-29 11:13:16 +0530124static const u16 reg_map_d_can[] = {
125 [C_CAN_CTRL_REG] = 0x00,
AnilKumar Ch82120032012-09-21 15:29:01 +0530126 [C_CAN_CTRL_EX_REG] = 0x02,
AnilKumar Ch69927fc2012-05-29 11:13:16 +0530127 [C_CAN_STS_REG] = 0x04,
128 [C_CAN_ERR_CNT_REG] = 0x08,
129 [C_CAN_BTR_REG] = 0x0C,
130 [C_CAN_BRPEXT_REG] = 0x0E,
131 [C_CAN_INT_REG] = 0x10,
132 [C_CAN_TEST_REG] = 0x14,
Pavel Macheka9c69202014-05-13 15:09:14 +0200133 [C_CAN_FUNCTION_REG] = 0x18,
AnilKumar Ch69927fc2012-05-29 11:13:16 +0530134 [C_CAN_TXRQST1_REG] = 0x88,
135 [C_CAN_TXRQST2_REG] = 0x8A,
136 [C_CAN_NEWDAT1_REG] = 0x9C,
137 [C_CAN_NEWDAT2_REG] = 0x9E,
138 [C_CAN_INTPND1_REG] = 0xB0,
139 [C_CAN_INTPND2_REG] = 0xB2,
140 [C_CAN_MSGVAL1_REG] = 0xC4,
141 [C_CAN_MSGVAL2_REG] = 0xC6,
142 [C_CAN_IF1_COMREQ_REG] = 0x100,
143 [C_CAN_IF1_COMMSK_REG] = 0x102,
144 [C_CAN_IF1_MASK1_REG] = 0x104,
145 [C_CAN_IF1_MASK2_REG] = 0x106,
146 [C_CAN_IF1_ARB1_REG] = 0x108,
147 [C_CAN_IF1_ARB2_REG] = 0x10A,
148 [C_CAN_IF1_MSGCTRL_REG] = 0x10C,
149 [C_CAN_IF1_DATA1_REG] = 0x110,
150 [C_CAN_IF1_DATA2_REG] = 0x112,
151 [C_CAN_IF1_DATA3_REG] = 0x114,
152 [C_CAN_IF1_DATA4_REG] = 0x116,
153 [C_CAN_IF2_COMREQ_REG] = 0x120,
154 [C_CAN_IF2_COMMSK_REG] = 0x122,
155 [C_CAN_IF2_MASK1_REG] = 0x124,
156 [C_CAN_IF2_MASK2_REG] = 0x126,
157 [C_CAN_IF2_ARB1_REG] = 0x128,
158 [C_CAN_IF2_ARB2_REG] = 0x12A,
159 [C_CAN_IF2_MSGCTRL_REG] = 0x12C,
160 [C_CAN_IF2_DATA1_REG] = 0x130,
161 [C_CAN_IF2_DATA2_REG] = 0x132,
162 [C_CAN_IF2_DATA3_REG] = 0x134,
163 [C_CAN_IF2_DATA4_REG] = 0x136,
164};
165
166enum c_can_dev_id {
AnilKumar Chf27b1db2012-08-02 18:43:09 +0530167 BOSCH_C_CAN_PLATFORM,
168 BOSCH_C_CAN,
169 BOSCH_D_CAN,
AnilKumar Ch69927fc2012-05-29 11:13:16 +0530170};
171
Roger Quadrosbbf91432014-11-07 16:49:17 +0200172struct raminit_bits {
173 u8 start;
174 u8 done;
175};
176
Roger Quadros15151092014-11-07 16:49:16 +0200177struct c_can_driver_data {
178 enum c_can_dev_id id;
Roger Quadrosbbf91432014-11-07 16:49:17 +0200179
180 /* RAMINIT register description. Optional. */
181 const struct raminit_bits *raminit_bits; /* Array of START/DONE bit positions */
182 u8 raminit_num; /* Number of CAN instances on the SoC */
183 bool raminit_pulse; /* If set, sets and clears START bit (pulse) */
Roger Quadros15151092014-11-07 16:49:16 +0200184};
185
Roger Quadros3ff90272014-11-14 17:37:39 +0200186/* Out of band RAMINIT register access via syscon regmap */
187struct c_can_raminit {
188 struct regmap *syscon; /* for raminit ctrl. reg. access */
189 unsigned int reg; /* register index within syscon */
190 struct raminit_bits bits;
Roger Quadros0741bfb2014-11-07 16:49:19 +0200191 bool needs_pulse;
Roger Quadros3ff90272014-11-14 17:37:39 +0200192};
193
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800194/* c_can private data structure */
195struct c_can_priv {
196 struct can_priv can; /* must be the first member */
197 struct napi_struct napi;
198 struct net_device *dev;
AnilKumar Ch4cdd34b2012-08-20 16:50:54 +0530199 struct device *device;
Thomas Gleixner35bdafb52014-04-11 08:13:22 +0000200 atomic_t tx_active;
Thomas Gleixner93941592014-04-11 08:13:22 +0000201 unsigned long tx_dir;
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800202 int last_status;
Pavel Macheke07e83a2014-05-13 15:09:14 +0200203 u16 (*read_reg) (const struct c_can_priv *priv, enum reg index);
204 void (*write_reg) (const struct c_can_priv *priv, enum reg index, u16 val);
Pavel Machekccbc5352014-05-06 15:57:02 +0200205 u32 (*read_reg32) (const struct c_can_priv *priv, enum reg index);
206 void (*write_reg32) (const struct c_can_priv *priv, enum reg index, u32 val);
AnilKumar Ch33f81002012-05-29 11:13:15 +0530207 void __iomem *base;
208 const u16 *regs;
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800209 void *priv; /* for board-specific data */
AnilKumar Ch82120032012-09-21 15:29:01 +0530210 enum c_can_dev_id type;
Roger Quadros3ff90272014-11-14 17:37:39 +0200211 struct c_can_raminit raminit_sys; /* RAMINIT via syscon regmap */
AnilKumar Ch52cde852012-11-21 11:14:10 +0530212 void (*raminit) (const struct c_can_priv *priv, bool enable);
Thomas Gleixnerd61d09d2014-04-11 08:13:17 +0000213 u32 comm_rcv_high;
Thomas Gleixnerfa39b542014-04-11 08:13:15 +0000214 u32 rxmasked;
Thomas Gleixner90247002014-03-18 17:19:14 +0000215 u32 dlc[C_CAN_MSG_OBJ_TX_NUM];
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800216};
217
218struct net_device *alloc_c_can_dev(void);
219void free_c_can_dev(struct net_device *dev);
220int register_c_can_dev(struct net_device *dev);
221void unregister_c_can_dev(struct net_device *dev);
222
AnilKumar Ch82120032012-09-21 15:29:01 +0530223#ifdef CONFIG_PM
224int c_can_power_up(struct net_device *dev);
225int c_can_power_down(struct net_device *dev);
226#endif
227
Bhupesh Sharma881ff672011-02-13 22:51:44 -0800228#endif /* C_CAN_H */