blob: c1e7a4264086b8c22c26afa62aefdbf22c76edf6 [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
3 * Copyright(c) 2007-2008 Intel Corporation. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
45#include "iwl-5000-hw.h"
46
47#define IWL5000_UCODE_API "-1"
Tomas Winkler7100e922008-12-01 16:32:18 -080048#define IWL5150_UCODE_API "-1"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070049
Jay Sternberg4e062f92008-10-14 12:32:41 -070050#define IWL5000_MODULE_FIRMWARE "iwlwifi-5000" IWL5000_UCODE_API ".ucode"
Tomas Winkler7100e922008-12-01 16:32:18 -080051#define IWL5150_MODULE_FIRMWARE "iwlwifi-5150" IWL5150_UCODE_API ".ucode"
Jay Sternberg4e062f92008-10-14 12:32:41 -070052
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080053static const u16 iwl5000_default_queue_to_tx_fifo[] = {
54 IWL_TX_FIFO_AC3,
55 IWL_TX_FIFO_AC2,
56 IWL_TX_FIFO_AC1,
57 IWL_TX_FIFO_AC0,
58 IWL50_CMD_FIFO_NUM,
59 IWL_TX_FIFO_HCCA_1,
60 IWL_TX_FIFO_HCCA_2
61};
62
Tomas Winkler46315e02008-05-29 16:34:59 +080063/* FIXME: same implementation as 4965 */
64static int iwl5000_apm_stop_master(struct iwl_priv *priv)
65{
66 int ret = 0;
67 unsigned long flags;
68
69 spin_lock_irqsave(&priv->lock, flags);
70
71 /* set stop master bit */
72 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
73
74 ret = iwl_poll_bit(priv, CSR_RESET,
75 CSR_RESET_REG_FLAG_MASTER_DISABLED,
76 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
77 if (ret < 0)
78 goto out;
79
80out:
81 spin_unlock_irqrestore(&priv->lock, flags);
82 IWL_DEBUG_INFO("stop master\n");
83
84 return ret;
85}
86
87
Tomas Winkler30d59262008-04-24 11:55:25 -070088static int iwl5000_apm_init(struct iwl_priv *priv)
89{
90 int ret = 0;
91
92 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
93 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
94
Tomas Winkler8f061892008-05-29 16:34:56 +080095 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
96 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
97 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
98
Tomas Winklera96a27f2008-10-23 23:48:56 -070099 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800100 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
101
102 /* enable HAP INTA to move device L1a -> L0s */
103 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
104 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
105
Tomas Winkler30d59262008-04-24 11:55:25 -0700106 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
107
108 /* set "initialization complete" bit to move adapter
109 * D0U* --> D0A* state */
110 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
111
112 /* wait for clock stabilization */
113 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
114 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
115 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
116 if (ret < 0) {
117 IWL_DEBUG_INFO("Failed to init the card\n");
118 return ret;
119 }
120
121 ret = iwl_grab_nic_access(priv);
122 if (ret)
123 return ret;
124
125 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800126 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700127
128 udelay(20);
129
Tomas Winkler8f061892008-05-29 16:34:56 +0800130 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700131 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800132 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700133
134 iwl_release_nic_access(priv);
135
136 return ret;
137}
138
Tomas Winklera96a27f2008-10-23 23:48:56 -0700139/* FIXME: this is identical to 4965 */
Tomas Winklerf118a912008-05-29 16:34:58 +0800140static void iwl5000_apm_stop(struct iwl_priv *priv)
141{
142 unsigned long flags;
143
Tomas Winkler46315e02008-05-29 16:34:59 +0800144 iwl5000_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800145
146 spin_lock_irqsave(&priv->lock, flags);
147
148 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
149
150 udelay(10);
151
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800152 /* clear "init complete" move adapter D0A* --> D0U state */
153 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800154
155 spin_unlock_irqrestore(&priv->lock, flags);
156}
157
158
Tomas Winkler7f066102008-05-29 16:34:57 +0800159static int iwl5000_apm_reset(struct iwl_priv *priv)
160{
161 int ret = 0;
162 unsigned long flags;
163
Tomas Winkler46315e02008-05-29 16:34:59 +0800164 iwl5000_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800165
166 spin_lock_irqsave(&priv->lock, flags);
167
168 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
169
170 udelay(10);
171
172
173 /* FIXME: put here L1A -L0S w/a */
174
175 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
176
177 /* set "initialization complete" bit to move adapter
178 * D0U* --> D0A* state */
179 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
180
181 /* wait for clock stabilization */
182 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
183 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
184 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
185 if (ret < 0) {
186 IWL_DEBUG_INFO("Failed to init the card\n");
187 goto out;
188 }
189
190 ret = iwl_grab_nic_access(priv);
191 if (ret)
192 goto out;
193
194 /* enable DMA */
195 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
196
197 udelay(20);
198
199 /* disable L1-Active */
200 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
201 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
202
203 iwl_release_nic_access(priv);
204
205out:
206 spin_unlock_irqrestore(&priv->lock, flags);
207
208 return ret;
209}
210
211
Ron Rindjunsky5a835352008-05-05 10:22:29 +0800212static void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700213{
214 unsigned long flags;
215 u16 radio_cfg;
Tomas Winklere7b63582008-09-03 11:26:49 +0800216 u16 link;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700217
218 spin_lock_irqsave(&priv->lock, flags);
219
Tomas Winklere7b63582008-09-03 11:26:49 +0800220 pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700221
Tomas Winkler8f061892008-05-29 16:34:56 +0800222 /* L1 is enabled by BIOS */
Tomas Winklere7b63582008-09-03 11:26:49 +0800223 if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
Tomas Winklera96a27f2008-10-23 23:48:56 -0700224 /* disable L0S disabled L1A enabled */
Tomas Winkler8f061892008-05-29 16:34:56 +0800225 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
226 else
227 /* L0S enabled L1A disabled */
228 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700229
230 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
231
232 /* write radio config values to register */
233 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_5000_RF_CFG_TYPE_MAX)
234 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
235 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
236 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
237 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
238
239 /* set CSR_HW_CONFIG_REG for uCode use */
240 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
241 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
242 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
243
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800244 /* W/A : NIC is stuck in a reset state after Early PCIe power off
245 * (PCIe power is lost before PERST# is asserted),
246 * causing ME FW to lose ownership and not being able to obtain it back.
247 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800248 iwl_grab_nic_access(priv);
249 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800250 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
251 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
Tomas Winkler2d3db672008-08-04 16:00:47 +0800252 iwl_release_nic_access(priv);
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800253
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700254 spin_unlock_irqrestore(&priv->lock, flags);
255}
256
257
258
Tomas Winkler25ae3982008-04-24 11:55:27 -0700259/*
260 * EEPROM
261 */
262static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
263{
264 u16 offset = 0;
265
266 if ((address & INDIRECT_ADDRESS) == 0)
267 return address;
268
269 switch (address & INDIRECT_TYPE_MSK) {
270 case INDIRECT_HOST:
271 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
272 break;
273 case INDIRECT_GENERAL:
274 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
275 break;
276 case INDIRECT_REGULATORY:
277 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
278 break;
279 case INDIRECT_CALIBRATION:
280 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
281 break;
282 case INDIRECT_PROCESS_ADJST:
283 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
284 break;
285 case INDIRECT_OTHERS:
286 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
287 break;
288 default:
289 IWL_ERROR("illegal indirect type: 0x%X\n",
290 address & INDIRECT_TYPE_MSK);
291 break;
292 }
293
294 /* translate the offset from words to byte */
295 return (address & ADDRESS_MSK) + (offset << 1);
296}
297
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700298static u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700299{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700300 struct iwl_eeprom_calib_hdr {
301 u8 version;
302 u8 pa_type;
303 u16 voltage;
304 } *hdr;
305
Tomas Winklerf1f69412008-04-24 11:55:35 -0700306 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
307 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700308 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700309
310}
311
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700312static void iwl5000_gain_computation(struct iwl_priv *priv,
313 u32 average_noise[NUM_RX_CHAINS],
314 u16 min_average_noise_antenna_i,
315 u32 min_average_noise)
316{
317 int i;
318 s32 delta_g;
319 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
320
321 /* Find Gain Code for the antennas B and C */
322 for (i = 1; i < NUM_RX_CHAINS; i++) {
323 if ((data->disconn_array[i])) {
324 data->delta_gain_code[i] = 0;
325 continue;
326 }
327 delta_g = (1000 * ((s32)average_noise[0] -
328 (s32)average_noise[i])) / 1500;
329 /* bound gain by 2 bits value max, 3rd bit is sign */
330 data->delta_gain_code[i] =
331 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
332
333 if (delta_g < 0)
334 /* set negative sign */
335 data->delta_gain_code[i] |= (1 << 2);
336 }
337
338 IWL_DEBUG_CALIB("Delta gains: ANT_B = %d ANT_C = %d\n",
339 data->delta_gain_code[1], data->delta_gain_code[2]);
340
341 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700342 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800343
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700344 memset(&cmd, 0, sizeof(cmd));
345
Tomas Winkler0d950d82008-11-25 13:36:01 -0800346 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
347 cmd.hdr.first_group = 0;
348 cmd.hdr.groups_num = 1;
349 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700350 cmd.delta_gain_1 = data->delta_gain_code[1];
351 cmd.delta_gain_2 = data->delta_gain_code[2];
352 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
353 sizeof(cmd), &cmd, NULL);
354
355 data->radio_write = 1;
356 data->state = IWL_CHAIN_NOISE_CALIBRATED;
357 }
358
359 data->chain_noise_a = 0;
360 data->chain_noise_b = 0;
361 data->chain_noise_c = 0;
362 data->chain_signal_a = 0;
363 data->chain_signal_b = 0;
364 data->chain_signal_c = 0;
365 data->beacon_count = 0;
366}
367
368static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
369{
370 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800371 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700372
373 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700374 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700375 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800376
377 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
378 cmd.hdr.first_group = 0;
379 cmd.hdr.groups_num = 1;
380 cmd.hdr.data_valid = 1;
381 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
382 sizeof(cmd), &cmd);
383 if (ret)
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700384 IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
385 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
386 IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
387 }
388}
389
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800390static void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
391 __le32 *tx_flags)
392{
Johannes Berge6a98542008-10-21 12:40:02 +0200393 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
394 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800395 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
396 else
397 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
398}
399
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700400static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
401 .min_nrg_cck = 95,
402 .max_nrg_cck = 0,
403 .auto_corr_min_ofdm = 90,
404 .auto_corr_min_ofdm_mrc = 170,
405 .auto_corr_min_ofdm_x1 = 120,
406 .auto_corr_min_ofdm_mrc_x1 = 240,
407
408 .auto_corr_max_ofdm = 120,
409 .auto_corr_max_ofdm_mrc = 210,
410 .auto_corr_max_ofdm_x1 = 155,
411 .auto_corr_max_ofdm_mrc_x1 = 290,
412
413 .auto_corr_min_cck = 125,
414 .auto_corr_max_cck = 200,
415 .auto_corr_min_cck_mrc = 170,
416 .auto_corr_max_cck_mrc = 400,
417 .nrg_th_cck = 95,
418 .nrg_th_ofdm = 95,
419};
420
Tomas Winkler25ae3982008-04-24 11:55:27 -0700421static const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
422 size_t offset)
423{
424 u32 address = eeprom_indirect_address(priv, offset);
425 BUG_ON(address >= priv->cfg->eeprom_size);
426 return &priv->eeprom[address];
427}
428
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800429/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800430 * Calibration
431 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800432static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800433{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800434 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800435 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
436
Tomas Winkler0d950d82008-11-25 13:36:01 -0800437 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
438 cmd.hdr.first_group = 0;
439 cmd.hdr.groups_num = 1;
440 cmd.hdr.data_valid = 1;
441 cmd.cap_pin1 = (u8)xtal_calib[0];
442 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700443 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800444 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800445}
446
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800447static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
448{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700449 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800450 struct iwl_host_cmd cmd = {
451 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700452 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800453 .data = &calib_cfg_cmd,
454 };
455
456 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
457 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
458 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
459 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
460 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
461
462 return iwl_send_cmd(priv, &cmd);
463}
464
465static void iwl5000_rx_calib_result(struct iwl_priv *priv,
466 struct iwl_rx_mem_buffer *rxb)
467{
468 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700469 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800470 int len = le32_to_cpu(pkt->len) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800471 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800472
473 /* reduce the size of the length field itself */
474 len -= 4;
475
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800476 /* Define the order in which the results will be sent to the runtime
477 * uCode. iwl_send_calib_results sends them in a row according to their
478 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800479 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800480 case IWL_PHY_CALIBRATE_DC_CMD:
481 index = IWL_CALIB_DC;
482 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700483 case IWL_PHY_CALIBRATE_LO_CMD:
484 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800485 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700486 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
487 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800488 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700489 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
490 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800491 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800492 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
493 index = IWL_CALIB_BASE_BAND;
494 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800495 default:
496 IWL_ERROR("Unknown calibration notification %d\n",
497 hdr->op_code);
498 return;
499 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800500 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800501}
502
503static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
504 struct iwl_rx_mem_buffer *rxb)
505{
506 IWL_DEBUG_INFO("Init. calibration is completed, restarting fw.\n");
507 queue_work(priv->workqueue, &priv->restart);
508}
509
510/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800511 * ucode
512 */
513static int iwl5000_load_section(struct iwl_priv *priv,
514 struct fw_desc *image,
515 u32 dst_addr)
516{
517 int ret = 0;
518 unsigned long flags;
519
520 dma_addr_t phy_addr = image->p_addr;
521 u32 byte_cnt = image->len;
522
523 spin_lock_irqsave(&priv->lock, flags);
524 ret = iwl_grab_nic_access(priv);
525 if (ret) {
526 spin_unlock_irqrestore(&priv->lock, flags);
527 return ret;
528 }
529
530 iwl_write_direct32(priv,
531 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
532 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
533
534 iwl_write_direct32(priv,
535 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
536
537 iwl_write_direct32(priv,
538 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
539 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
540
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800541 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800542 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700543 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800544 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
545
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800546 iwl_write_direct32(priv,
547 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
548 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
549 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
550 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
551
552 iwl_write_direct32(priv,
553 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
554 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700555 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800556 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
557
558 iwl_release_nic_access(priv);
559 spin_unlock_irqrestore(&priv->lock, flags);
560 return 0;
561}
562
563static int iwl5000_load_given_ucode(struct iwl_priv *priv,
564 struct fw_desc *inst_image,
565 struct fw_desc *data_image)
566{
567 int ret = 0;
568
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700569 ret = iwl5000_load_section(priv, inst_image, RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800570 if (ret)
571 return ret;
572
573 IWL_DEBUG_INFO("INST uCode section being loaded...\n");
574 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700575 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800576 if (ret == -ERESTARTSYS) {
577 IWL_ERROR("Could not load the INST uCode section due "
578 "to interrupt\n");
579 return ret;
580 }
581 if (!ret) {
582 IWL_ERROR("Could not load the INST uCode section\n");
583 return -ETIMEDOUT;
584 }
585
586 priv->ucode_write_complete = 0;
587
588 ret = iwl5000_load_section(
589 priv, data_image, RTC_DATA_LOWER_BOUND);
590 if (ret)
591 return ret;
592
593 IWL_DEBUG_INFO("DATA uCode section being loaded...\n");
594
595 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
596 priv->ucode_write_complete, 5 * HZ);
597 if (ret == -ERESTARTSYS) {
598 IWL_ERROR("Could not load the INST uCode section due "
599 "to interrupt\n");
600 return ret;
601 } else if (!ret) {
602 IWL_ERROR("Could not load the DATA uCode section\n");
603 return -ETIMEDOUT;
604 } else
605 ret = 0;
606
607 priv->ucode_write_complete = 0;
608
609 return ret;
610}
611
612static int iwl5000_load_ucode(struct iwl_priv *priv)
613{
614 int ret = 0;
615
616 /* check whether init ucode should be loaded, or rather runtime ucode */
617 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
618 IWL_DEBUG_INFO("Init ucode found. Loading init ucode...\n");
619 ret = iwl5000_load_given_ucode(priv,
620 &priv->ucode_init, &priv->ucode_init_data);
621 if (!ret) {
622 IWL_DEBUG_INFO("Init ucode load complete.\n");
623 priv->ucode_type = UCODE_INIT;
624 }
625 } else {
626 IWL_DEBUG_INFO("Init ucode not found, or already loaded. "
627 "Loading runtime ucode...\n");
628 ret = iwl5000_load_given_ucode(priv,
629 &priv->ucode_code, &priv->ucode_data);
630 if (!ret) {
631 IWL_DEBUG_INFO("Runtime ucode load complete.\n");
632 priv->ucode_type = UCODE_RT;
633 }
634 }
635
636 return ret;
637}
638
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800639static void iwl5000_init_alive_start(struct iwl_priv *priv)
640{
641 int ret = 0;
642
643 /* Check alive response for "valid" sign from uCode */
644 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
645 /* We had an error bringing up the hardware, so take it
646 * all the way back down so we can try again */
647 IWL_DEBUG_INFO("Initialize Alive failed.\n");
648 goto restart;
649 }
650
651 /* initialize uCode was loaded... verify inst image.
652 * This is a paranoid check, because we would not have gotten the
653 * "initialize" alive if code weren't properly loaded. */
654 if (iwl_verify_ucode(priv)) {
655 /* Runtime instruction load was bad;
656 * take it all the way back down so we can try again */
657 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
658 goto restart;
659 }
660
Emmanuel Grumbach37deb2a2008-06-30 17:23:08 +0800661 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800662 ret = priv->cfg->ops->lib->alive_notify(priv);
663 if (ret) {
664 IWL_WARNING("Could not complete ALIVE transition: %d\n", ret);
665 goto restart;
666 }
667
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800668 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800669 return;
670
671restart:
672 /* real restart (first load init_ucode) */
673 queue_work(priv->workqueue, &priv->restart);
674}
675
676static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
677 int txq_id, u32 index)
678{
679 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
680 (index & 0xff) | (txq_id << 8));
681 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
682}
683
684static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
685 struct iwl_tx_queue *txq,
686 int tx_fifo_id, int scd_retry)
687{
688 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700689 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800690
691 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
692 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
693 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
694 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
695 IWL50_SCD_QUEUE_STTS_REG_MSK);
696
697 txq->sched_retry = scd_retry;
698
699 IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
700 active ? "Activate" : "Deactivate",
701 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
702}
703
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800704static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
705{
706 struct iwl_wimax_coex_cmd coex_cmd;
707
708 memset(&coex_cmd, 0, sizeof(coex_cmd));
709
710 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
711 sizeof(coex_cmd), &coex_cmd);
712}
713
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800714static int iwl5000_alive_notify(struct iwl_priv *priv)
715{
716 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800717 unsigned long flags;
718 int ret;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800719 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800720 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800721
722 spin_lock_irqsave(&priv->lock, flags);
723
724 ret = iwl_grab_nic_access(priv);
725 if (ret) {
726 spin_unlock_irqrestore(&priv->lock, flags);
727 return ret;
728 }
729
730 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
731 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
732 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
733 a += 4)
734 iwl_write_targ_mem(priv, a, 0);
735 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
736 a += 4)
737 iwl_write_targ_mem(priv, a, 0);
738 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
739 iwl_write_targ_mem(priv, a, 0);
740
741 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800742 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800743
744 /* Enable DMA channel */
745 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
746 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
747 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
748 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
749
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800750 /* Update FH chicken bits */
751 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
752 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
753 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
754
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800755 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800756 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800757 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
758
759 /* initiate the queues */
760 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
761 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
762 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
763 iwl_write_targ_mem(priv, priv->scd_base_addr +
764 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
765 iwl_write_targ_mem(priv, priv->scd_base_addr +
766 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
767 sizeof(u32),
768 ((SCD_WIN_SIZE <<
769 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
770 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
771 ((SCD_FRAME_LIMIT <<
772 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
773 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
774 }
775
776 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800777 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800778
Tomas Winklerda1bc452008-05-29 16:35:00 +0800779 /* Activate all Tx DMA/FIFO channels */
780 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800781
782 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700783
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800784 /* map qos queues to fifos one-to-one */
785 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
786 int ac = iwl5000_default_queue_to_tx_fifo[i];
787 iwl_txq_ctx_activate(priv, i);
788 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
789 }
790 /* TODO - need to initialize those FIFOs inside the loop above,
791 * not only mark them as active */
792 iwl_txq_ctx_activate(priv, 4);
793 iwl_txq_ctx_activate(priv, 7);
794 iwl_txq_ctx_activate(priv, 8);
795 iwl_txq_ctx_activate(priv, 9);
796
797 iwl_release_nic_access(priv);
798 spin_unlock_irqrestore(&priv->lock, flags);
799
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800800
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800801 iwl5000_send_wimax_coex(priv);
802
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800803 iwl5000_set_Xtal_calib(priv);
804 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800805
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800806 return 0;
807}
808
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700809static int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
810{
811 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
812 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
813 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
814 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
815 return -EINVAL;
816 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700817
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700818 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800819 priv->hw_params.scd_bc_tbls_size =
820 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700821 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
822 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
823 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
824 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800825 priv->hw_params.max_bsm_size = 0;
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700826 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_2GHZ) |
827 BIT(IEEE80211_BAND_5GHZ);
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700828 priv->hw_params.sens = &iwl5000_sensitivity;
Tomas Winkler25ae3982008-04-24 11:55:27 -0700829
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700830 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
831 case CSR_HW_REV_TYPE_5100:
Tomas Winkler5d664a42008-10-08 09:37:29 +0800832 priv->hw_params.tx_chains_num = 1;
833 priv->hw_params.rx_chains_num = 2;
834 priv->hw_params.valid_tx_ant = ANT_B;
835 priv->hw_params.valid_rx_ant = ANT_AB;
836 break;
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700837 case CSR_HW_REV_TYPE_5150:
838 priv->hw_params.tx_chains_num = 1;
839 priv->hw_params.rx_chains_num = 2;
Tomas Winkler1179f182008-04-24 11:55:31 -0700840 priv->hw_params.valid_tx_ant = ANT_A;
841 priv->hw_params.valid_rx_ant = ANT_AB;
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700842 break;
843 case CSR_HW_REV_TYPE_5300:
844 case CSR_HW_REV_TYPE_5350:
845 priv->hw_params.tx_chains_num = 3;
846 priv->hw_params.rx_chains_num = 3;
Tomas Winkler1179f182008-04-24 11:55:31 -0700847 priv->hw_params.valid_tx_ant = ANT_ABC;
848 priv->hw_params.valid_rx_ant = ANT_ABC;
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700849 break;
850 }
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700851
852 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
853 case CSR_HW_REV_TYPE_5100:
854 case CSR_HW_REV_TYPE_5300:
Tomas Winklerd5d7c582008-10-08 09:37:28 +0800855 case CSR_HW_REV_TYPE_5350:
856 /* 5X00 and 5350 wants in Celsius */
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700857 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD;
858 break;
859 case CSR_HW_REV_TYPE_5150:
Tomas Winklerd5d7c582008-10-08 09:37:28 +0800860 /* 5150 wants in Kelvin */
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700861 priv->hw_params.ct_kill_threshold =
862 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
863 break;
864 }
865
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800866 /* Set initial calibration set */
867 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
868 case CSR_HW_REV_TYPE_5100:
869 case CSR_HW_REV_TYPE_5300:
870 case CSR_HW_REV_TYPE_5350:
871 priv->hw_params.calib_init_cfg =
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700872 BIT(IWL_CALIB_XTAL) |
873 BIT(IWL_CALIB_LO) |
Tomas Winkler201706a2008-11-19 15:32:24 -0800874 BIT(IWL_CALIB_TX_IQ) |
875 BIT(IWL_CALIB_TX_IQ_PERD) |
876 BIT(IWL_CALIB_BASE_BAND);
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800877 break;
878 case CSR_HW_REV_TYPE_5150:
Tomas Winkler819500c2008-12-01 16:32:19 -0800879 priv->hw_params.calib_init_cfg =
880 BIT(IWL_CALIB_DC);
881
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800882 break;
883 }
884
885
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700886 return 0;
887}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700888
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700889/**
890 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
891 */
892static void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800893 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700894 u16 byte_cnt)
895{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800896 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700897 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700898 int txq_id = txq->q.id;
899 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700900 u8 sta_id = 0;
901 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
902 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700903
Tomas Winkler127901a2008-10-23 23:48:55 -0700904 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700905
906 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700907 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800908 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700909
910 switch (sec_ctl & TX_CMD_SEC_MSK) {
911 case TX_CMD_SEC_CCM:
912 len += CCMP_MIC_LEN;
913 break;
914 case TX_CMD_SEC_TKIP:
915 len += TKIP_ICV_LEN;
916 break;
917 case TX_CMD_SEC_WEP:
918 len += WEP_IV_LEN + WEP_ICV_LEN;
919 break;
920 }
921 }
922
Tomas Winkler127901a2008-10-23 23:48:55 -0700923 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700924
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800925 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700926
Tomas Winkler127901a2008-10-23 23:48:55 -0700927 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800928 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700929 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700930}
931
Tomas Winkler972cf442008-05-29 16:35:13 +0800932static void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
933 struct iwl_tx_queue *txq)
934{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800935 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700936 int txq_id = txq->q.id;
937 int read_ptr = txq->q.read_ptr;
938 u8 sta_id = 0;
939 __le16 bc_ent;
940
941 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800942
943 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700944 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800945
Tomas Winkler127901a2008-10-23 23:48:55 -0700946 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800947 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800948
Tomas Winkler127901a2008-10-23 23:48:55 -0700949 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800950 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700951 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800952}
953
Tomas Winklere26e47d2008-06-12 09:46:56 +0800954static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
955 u16 txq_id)
956{
957 u32 tbl_dw_addr;
958 u32 tbl_dw;
959 u16 scd_q2ratid;
960
961 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
962
963 tbl_dw_addr = priv->scd_base_addr +
964 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
965
966 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
967
968 if (txq_id & 0x1)
969 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
970 else
971 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
972
973 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
974
975 return 0;
976}
977static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
978{
979 /* Simply stop the queue, but don't change any configuration;
980 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
981 iwl_write_prph(priv,
982 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
983 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
984 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
985}
986
987static int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
988 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
989{
990 unsigned long flags;
991 int ret;
992 u16 ra_tid;
993
Tomas Winkler9f17b312008-07-11 11:53:35 +0800994 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
995 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
996 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
997 txq_id, IWL50_FIRST_AMPDU_QUEUE,
998 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
999 return -EINVAL;
1000 }
Tomas Winklere26e47d2008-06-12 09:46:56 +08001001
1002 ra_tid = BUILD_RAxTID(sta_id, tid);
1003
1004 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -08001005 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001006
1007 spin_lock_irqsave(&priv->lock, flags);
1008 ret = iwl_grab_nic_access(priv);
1009 if (ret) {
1010 spin_unlock_irqrestore(&priv->lock, flags);
1011 return ret;
1012 }
1013
1014 /* Stop this Tx queue before configuring it */
1015 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1016
1017 /* Map receiver-address / traffic-ID to this queue */
1018 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1019
1020 /* Set this queue as a chain-building queue */
1021 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1022
1023 /* enable aggregations for the queue */
1024 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1025
1026 /* Place first TFD at index corresponding to start sequence number.
1027 * Assumes that ssn_idx is valid (!= 0xFFF) */
1028 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1029 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1030 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1031
1032 /* Set up Tx window size and frame limit for this queue */
1033 iwl_write_targ_mem(priv, priv->scd_base_addr +
1034 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1035 sizeof(u32),
1036 ((SCD_WIN_SIZE <<
1037 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1038 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1039 ((SCD_FRAME_LIMIT <<
1040 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1041 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1042
1043 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1044
1045 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1046 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1047
1048 iwl_release_nic_access(priv);
1049 spin_unlock_irqrestore(&priv->lock, flags);
1050
1051 return 0;
1052}
1053
1054static int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1055 u16 ssn_idx, u8 tx_fifo)
1056{
1057 int ret;
1058
Tomas Winkler9f17b312008-07-11 11:53:35 +08001059 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1060 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
1061 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1062 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1063 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001064 return -EINVAL;
1065 }
1066
1067 ret = iwl_grab_nic_access(priv);
1068 if (ret)
1069 return ret;
1070
1071 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1072
1073 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1074
1075 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1076 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1077 /* supposes that ssn_idx is valid (!= 0xFFF) */
1078 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1079
1080 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1081 iwl_txq_ctx_deactivate(priv, txq_id);
1082 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1083
1084 iwl_release_nic_access(priv);
1085
1086 return 0;
1087}
1088
Tomas Winkler2469bf22008-05-05 10:22:35 +08001089static u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1090{
1091 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
1092 memcpy(data, cmd, size);
1093 return size;
1094}
1095
1096
Tomas Winklerda1bc452008-05-29 16:35:00 +08001097/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001098 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001099 * must be called under priv->lock and mac access
1100 */
1101static void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001102{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001103 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001104}
1105
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001106
1107static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1108{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001109 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001110 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001111}
1112
1113static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1114 struct iwl_ht_agg *agg,
1115 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001116 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001117{
1118 u16 status;
1119 struct agg_tx_status *frame_status = &tx_resp->status;
1120 struct ieee80211_tx_info *info = NULL;
1121 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001122 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001123 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001124 u16 seq;
1125
1126 if (agg->wait_for_ba)
1127 IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
1128
1129 agg->frame_count = tx_resp->frame_count;
1130 agg->start_idx = start_idx;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001131 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001132 agg->bitmap = 0;
1133
1134 /* # frames attempted by Tx command */
1135 if (agg->frame_count == 1) {
1136 /* Only one frame was attempted; no block-ack will arrive */
1137 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001138 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001139
1140 /* FIXME: code repetition */
1141 IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
1142 agg->frame_count, agg->start_idx, idx);
1143
1144 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001145 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001146 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001147 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001148 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001149 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1150
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001151 /* FIXME: code repetition end */
1152
1153 IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
1154 status & 0xff, tx_resp->failure_frame);
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001155 IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001156
1157 agg->wait_for_ba = 0;
1158 } else {
1159 /* Two or more frames were attempted; expect block-ack */
1160 u64 bitmap = 0;
1161 int start = agg->start_idx;
1162
1163 /* Construct bit-map of pending frames within Tx window */
1164 for (i = 0; i < agg->frame_count; i++) {
1165 u16 sc;
1166 status = le16_to_cpu(frame_status[i].status);
1167 seq = le16_to_cpu(frame_status[i].sequence);
1168 idx = SEQ_TO_INDEX(seq);
1169 txq_id = SEQ_TO_QUEUE(seq);
1170
1171 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1172 AGG_TX_STATE_ABORT_MSK))
1173 continue;
1174
1175 IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
1176 agg->frame_count, txq_id, idx);
1177
1178 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1179
1180 sc = le16_to_cpu(hdr->seq_ctrl);
1181 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
1182 IWL_ERROR("BUG_ON idx doesn't match seq control"
1183 " idx=%d, seq_idx=%d, seq=%d\n",
1184 idx, SEQ_TO_SN(sc),
1185 hdr->seq_ctrl);
1186 return -1;
1187 }
1188
1189 IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
1190 i, idx, SEQ_TO_SN(sc));
1191
1192 sh = idx - start;
1193 if (sh > 64) {
1194 sh = (start - idx) + 0xff;
1195 bitmap = bitmap << sh;
1196 sh = 0;
1197 start = idx;
1198 } else if (sh < -64)
1199 sh = 0xff - (start - idx);
1200 else if (sh < 0) {
1201 sh = start - idx;
1202 start = idx;
1203 bitmap = bitmap << sh;
1204 sh = 0;
1205 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001206 bitmap |= 1ULL << sh;
1207 IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%llx\n",
1208 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001209 }
1210
1211 agg->bitmap = bitmap;
1212 agg->start_idx = start;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001213 IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
1214 agg->frame_count, agg->start_idx,
1215 (unsigned long long)agg->bitmap);
1216
1217 if (bitmap)
1218 agg->wait_for_ba = 1;
1219 }
1220 return 0;
1221}
1222
1223static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1224 struct iwl_rx_mem_buffer *rxb)
1225{
1226 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1227 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1228 int txq_id = SEQ_TO_QUEUE(sequence);
1229 int index = SEQ_TO_INDEX(sequence);
1230 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1231 struct ieee80211_tx_info *info;
1232 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1233 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001234 int tid;
1235 int sta_id;
1236 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001237
1238 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
1239 IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
1240 "is out of range [0-%d] %d %d\n", txq_id,
1241 index, txq->q.n_bd, txq->q.write_ptr,
1242 txq->q.read_ptr);
1243 return;
1244 }
1245
1246 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1247 memset(&info->status, 0, sizeof(info->status));
1248
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001249 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1250 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001251
1252 if (txq->sched_retry) {
1253 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1254 struct iwl_ht_agg *agg = NULL;
1255
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001256 agg = &priv->stations[sta_id].tid[tid].agg;
1257
Tomas Winkler25a65722008-06-12 09:47:07 +08001258 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001259
Ron Rindjunsky32354272008-07-01 10:44:51 +03001260 /* check if BAR is needed */
1261 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1262 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001263
1264 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001265 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001266 IWL_DEBUG_TX_REPLY("Retry scheduler reclaim "
1267 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1268 scd_ssn , index, txq_id, txq->swq_id);
1269
Tomas Winkler17b88922008-05-29 16:35:12 +08001270 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001271 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1272
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001273 if (priv->mac80211_registered &&
1274 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1275 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001276 if (agg->state == IWL_AGG_OFF)
1277 ieee80211_wake_queue(priv->hw, txq_id);
1278 else
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001279 ieee80211_wake_queue(priv->hw,
1280 txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001281 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001282 }
1283 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001284 BUG_ON(txq_id != txq->swq_id);
1285
Johannes Berge6a98542008-10-21 12:40:02 +02001286 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001287 info->flags |= iwl_is_tx_success(status) ?
1288 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001289 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001290 le32_to_cpu(tx_resp->rate_n_flags),
1291 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001292
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001293 IWL_DEBUG_TX_REPLY("TXQ %d status %s (0x%08x) rate_n_flags "
1294 "0x%x retries %d\n",
1295 txq_id,
1296 iwl_get_tx_fail_reason(status), status,
1297 le32_to_cpu(tx_resp->rate_n_flags),
1298 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001299
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001300 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1301 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001302 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001303
1304 if (priv->mac80211_registered &&
1305 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001306 ieee80211_wake_queue(priv->hw, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001307 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001308
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001309 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1310 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1311
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001312 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
1313 IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
1314}
1315
Tomas Winklera96a27f2008-10-23 23:48:56 -07001316/* Currently 5000 is the superset of everything */
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001317static u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
1318{
1319 return len;
1320}
1321
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001322static void iwl5000_setup_deferred_work(struct iwl_priv *priv)
1323{
1324 /* in 5000 the tx power calibration is done in uCode */
1325 priv->disable_tx_power_cal = 1;
1326}
1327
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001328static void iwl5000_rx_handler_setup(struct iwl_priv *priv)
1329{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001330 /* init calibration handlers */
1331 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1332 iwl5000_rx_calib_result;
1333 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1334 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001335 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001336}
1337
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001338
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001339static int iwl5000_hw_valid_rtc_data_addr(u32 addr)
1340{
1341 return (addr >= RTC_DATA_LOWER_BOUND) &&
1342 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1343}
1344
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001345static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1346{
1347 int ret = 0;
1348 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1349 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1350 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1351
1352 if ((rxon1->flags == rxon2->flags) &&
1353 (rxon1->filter_flags == rxon2->filter_flags) &&
1354 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1355 (rxon1->ofdm_ht_single_stream_basic_rates ==
1356 rxon2->ofdm_ht_single_stream_basic_rates) &&
1357 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1358 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1359 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1360 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1361 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1362 (rxon1->rx_chain == rxon2->rx_chain) &&
1363 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1364 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1365 return 0;
1366 }
1367
1368 rxon_assoc.flags = priv->staging_rxon.flags;
1369 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1370 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1371 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1372 rxon_assoc.reserved1 = 0;
1373 rxon_assoc.reserved2 = 0;
1374 rxon_assoc.reserved3 = 0;
1375 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1376 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1377 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1378 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1379 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1380 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1381 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1382 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1383
1384 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1385 sizeof(rxon_assoc), &rxon_assoc, NULL);
1386 if (ret)
1387 return ret;
1388
1389 return ret;
1390}
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001391static int iwl5000_send_tx_power(struct iwl_priv *priv)
1392{
1393 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
1394
1395 /* half dBm need to multiply */
1396 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001397 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001398 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
1399 return iwl_send_cmd_pdu_async(priv, REPLY_TX_POWER_DBM_CMD,
1400 sizeof(tx_power_cmd), &tx_power_cmd,
1401 NULL);
1402}
1403
Zhu Yi52256402008-06-30 17:23:31 +08001404static void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001405{
1406 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001407 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001408}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001409
Tomas Winklercaab8f12008-08-04 16:00:42 +08001410/* Calc max signal level (dBm) among 3 possible receivers */
1411static int iwl5000_calc_rssi(struct iwl_priv *priv,
1412 struct iwl_rx_phy_res *rx_resp)
1413{
1414 /* data from PHY/DSP regarding signal strength, etc.,
1415 * contents are always there, not configurable by host
1416 */
1417 struct iwl5000_non_cfg_phy *ncphy =
1418 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1419 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1420 u8 agc;
1421
1422 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1423 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1424
1425 /* Find max rssi among 3 possible receivers.
1426 * These values are measured by the digital signal processor (DSP).
1427 * They should stay fairly constant even as the signal strength varies,
1428 * if the radio's automatic gain control (AGC) is working right.
1429 * AGC value (see below) will provide the "interesting" info.
1430 */
1431 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1432 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1433 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1434 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1435 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1436
1437 max_rssi = max_t(u32, rssi_a, rssi_b);
1438 max_rssi = max_t(u32, max_rssi, rssi_c);
1439
1440 IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
1441 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1442
1443 /* dBm = max_rssi dB - agc dB - constant.
1444 * Higher AGC (higher radio gain) means lower signal. */
1445 return max_rssi - agc - IWL_RSSI_OFFSET;
1446}
1447
Tomas Winklerda8dec22008-04-24 11:55:24 -07001448static struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001449 .rxon_assoc = iwl5000_send_rxon_assoc,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001450};
1451
1452static struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001453 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001454 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001455 .gain_computation = iwl5000_gain_computation,
1456 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001457 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001458 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001459};
1460
1461static struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001462 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001463 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001464 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001465 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001466 .txq_agg_enable = iwl5000_txq_agg_enable,
1467 .txq_agg_disable = iwl5000_txq_agg_disable,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001468 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001469 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001470 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001471 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001472 .init_alive_start = iwl5000_init_alive_start,
1473 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001474 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001475 .temperature = iwl5000_temperature,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001476 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001477 .apm_ops = {
1478 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001479 .reset = iwl5000_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08001480 .stop = iwl5000_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001481 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001482 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001483 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001484 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001485 .regulatory_bands = {
1486 EEPROM_5000_REG_BAND_1_CHANNELS,
1487 EEPROM_5000_REG_BAND_2_CHANNELS,
1488 EEPROM_5000_REG_BAND_3_CHANNELS,
1489 EEPROM_5000_REG_BAND_4_CHANNELS,
1490 EEPROM_5000_REG_BAND_5_CHANNELS,
1491 EEPROM_5000_REG_BAND_24_FAT_CHANNELS,
1492 EEPROM_5000_REG_BAND_52_FAT_CHANNELS
1493 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001494 .verify_signature = iwlcore_eeprom_verify_signature,
1495 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1496 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001497 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001498 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001499 },
1500};
1501
1502static struct iwl_ops iwl5000_ops = {
1503 .lib = &iwl5000_lib,
1504 .hcmd = &iwl5000_hcmd,
1505 .utils = &iwl5000_hcmd_utils,
1506};
1507
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001508static struct iwl_mod_params iwl50_mod_params = {
1509 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001510 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001511 .enable_qos = 1,
1512 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001513 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001514 /* the rest are 0 by default */
1515};
1516
1517
1518struct iwl_cfg iwl5300_agn_cfg = {
1519 .name = "5300AGN",
Jay Sternberg4e062f92008-10-14 12:32:41 -07001520 .fw_name = IWL5000_MODULE_FIRMWARE,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001521 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001522 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001523 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001524 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1525 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001526 .mod_params = &iwl50_mod_params,
1527};
1528
Esti Kummer47408632008-07-11 11:53:30 +08001529struct iwl_cfg iwl5100_bg_cfg = {
1530 .name = "5100BG",
Jay Sternberg4e062f92008-10-14 12:32:41 -07001531 .fw_name = IWL5000_MODULE_FIRMWARE,
Esti Kummer47408632008-07-11 11:53:30 +08001532 .sku = IWL_SKU_G,
1533 .ops = &iwl5000_ops,
1534 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001535 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1536 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001537 .mod_params = &iwl50_mod_params,
1538};
1539
1540struct iwl_cfg iwl5100_abg_cfg = {
1541 .name = "5100ABG",
Jay Sternberg4e062f92008-10-14 12:32:41 -07001542 .fw_name = IWL5000_MODULE_FIRMWARE,
Esti Kummer47408632008-07-11 11:53:30 +08001543 .sku = IWL_SKU_A|IWL_SKU_G,
1544 .ops = &iwl5000_ops,
1545 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001546 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1547 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001548 .mod_params = &iwl50_mod_params,
1549};
1550
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001551struct iwl_cfg iwl5100_agn_cfg = {
1552 .name = "5100AGN",
Jay Sternberg4e062f92008-10-14 12:32:41 -07001553 .fw_name = IWL5000_MODULE_FIRMWARE,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001554 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001555 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001556 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001557 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1558 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001559 .mod_params = &iwl50_mod_params,
1560};
1561
1562struct iwl_cfg iwl5350_agn_cfg = {
1563 .name = "5350AGN",
Jay Sternberg4e062f92008-10-14 12:32:41 -07001564 .fw_name = IWL5000_MODULE_FIRMWARE,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001565 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001566 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001567 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001568 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1569 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001570 .mod_params = &iwl50_mod_params,
1571};
1572
Tomas Winkler7100e922008-12-01 16:32:18 -08001573struct iwl_cfg iwl5150_agn_cfg = {
1574 .name = "5150AGN",
1575 .fw_name = IWL5150_MODULE_FIRMWARE,
1576 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
1577 .ops = &iwl5000_ops,
1578 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
1579 .mod_params = &iwl50_mod_params,
1580};
1581
Jay Sternberg4e062f92008-10-14 12:32:41 -07001582MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE);
Tomas Winkler7100e922008-12-01 16:32:18 -08001583MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE);
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001584
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001585module_param_named(disable50, iwl50_mod_params.disable, int, 0444);
1586MODULE_PARM_DESC(disable50,
1587 "manually disable the 50XX radio (default 0 [radio on])");
1588module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, 0444);
1589MODULE_PARM_DESC(swcrypto50,
1590 "using software crypto engine (default 0 [hardware])\n");
1591module_param_named(debug50, iwl50_mod_params.debug, int, 0444);
1592MODULE_PARM_DESC(debug50, "50XX debug output mask");
1593module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, 0444);
1594MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
1595module_param_named(qos_enable50, iwl50_mod_params.enable_qos, int, 0444);
1596MODULE_PARM_DESC(qos_enable50, "enable all 50XX QoS functionality");
Ron Rindjunsky49779292008-06-30 17:23:21 +08001597module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, 0444);
1598MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001599module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K, int, 0444);
1600MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Ester Kummer3a1081e2008-05-06 11:05:14 +08001601module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, 0444);
1602MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");