blob: d5a08cb5213daaefd11e5d6cd358c86abcaf6149 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
35#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/clk.h>
37#include <linux/serial_core.h>
38#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053039#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053040#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100041#include <linux/gpio.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053042
Govindraj.Rb6126332010-09-27 20:20:49 +053043#include <plat/dmtimer.h>
44#include <plat/omap-serial.h>
45
Govindraj.R7c77c8d2012-04-03 19:12:34 +053046#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
47
48#define OMAP_UART_REV_42 0x0402
49#define OMAP_UART_REV_46 0x0406
50#define OMAP_UART_REV_52 0x0502
51#define OMAP_UART_REV_63 0x0603
52
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053053#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
54
Paul Walmsley0ba5f662012-01-25 19:50:36 -070055/* SCR register bitmasks */
56#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
57
58/* FCR register bitmasks */
59#define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
60#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
61
Govindraj.R7c77c8d2012-04-03 19:12:34 +053062/* MVR register bitmasks */
63#define OMAP_UART_MVR_SCHEME_SHIFT 30
64
65#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
66#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
67#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
68
69#define OMAP_UART_MVR_MAJ_MASK 0x700
70#define OMAP_UART_MVR_MAJ_SHIFT 8
71#define OMAP_UART_MVR_MIN_MASK 0x3f
72
Govindraj.Rb6126332010-09-27 20:20:49 +053073static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
74
75/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +053076static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +053077
Govindraj.R2fd14962011-11-09 17:41:21 +053078static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +053079
80static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
81{
82 offset <<= up->port.regshift;
83 return readw(up->port.membase + offset);
84}
85
86static inline void serial_out(struct uart_omap_port *up, int offset, int value)
87{
88 offset <<= up->port.regshift;
89 writew(value, up->port.membase + offset);
90}
91
92static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
93{
94 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
95 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
96 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
97 serial_out(up, UART_FCR, 0);
98}
99
Felipe Balbie5b57c02012-08-23 13:32:42 +0300100static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
101{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300102 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300103
104 if (!pdata->get_context_loss_count)
105 return 0;
106
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300107 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300108}
109
110static void serial_omap_set_forceidle(struct uart_omap_port *up)
111{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300112 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300113
114 if (pdata->set_forceidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300115 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300116}
117
118static void serial_omap_set_noidle(struct uart_omap_port *up)
119{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300120 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300121
122 if (pdata->set_noidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300123 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300124}
125
126static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
127{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300128 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300129
130 if (pdata->enable_wakeup)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300131 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300132}
133
Govindraj.Rb6126332010-09-27 20:20:49 +0530134/*
135 * serial_omap_get_divisor - calculate divisor value
136 * @port: uart port info
137 * @baud: baudrate for which divisor needs to be calculated.
138 *
139 * We have written our own function to get the divisor so as to support
140 * 13x mode. 3Mbps Baudrate as an different divisor.
141 * Reference OMAP TRM Chapter 17:
142 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
143 * referring to oversampling - divisor value
144 * baudrate 460,800 to 3,686,400 all have divisor 13
145 * except 3,000,000 which has divisor value 16
146 */
147static unsigned int
148serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
149{
150 unsigned int divisor;
151
152 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
153 divisor = 13;
154 else
155 divisor = 16;
156 return port->uartclk/(baud * divisor);
157}
158
Govindraj.Rb6126332010-09-27 20:20:49 +0530159static void serial_omap_enable_ms(struct uart_port *port)
160{
Felipe Balbic990f352012-08-23 13:32:41 +0300161 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530162
Rajendra Nayakba774332011-12-14 17:25:43 +0530163 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530164
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300165 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530166 up->ier |= UART_IER_MSI;
167 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300168 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530169}
170
171static void serial_omap_stop_tx(struct uart_port *port)
172{
Felipe Balbic990f352012-08-23 13:32:41 +0300173 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530174
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300175 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530176 if (up->ier & UART_IER_THRI) {
177 up->ier &= ~UART_IER_THRI;
178 serial_out(up, UART_IER, up->ier);
179 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530180
Felipe Balbi49457432012-09-06 15:45:21 +0300181 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700182
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300183 pm_runtime_mark_last_busy(up->dev);
184 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530185}
186
187static void serial_omap_stop_rx(struct uart_port *port)
188{
Felipe Balbic990f352012-08-23 13:32:41 +0300189 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530190
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300191 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530192 up->ier &= ~UART_IER_RLSI;
193 up->port.read_status_mask &= ~UART_LSR_DR;
194 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300195 pm_runtime_mark_last_busy(up->dev);
196 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530197}
198
Govindraj.Rda274682011-12-14 21:24:11 +0530199static inline void receive_chars(struct uart_omap_port *up,
200 unsigned int *status)
Govindraj.Rb6126332010-09-27 20:20:49 +0530201{
202 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rda274682011-12-14 21:24:11 +0530203 unsigned int flag, lsr = *status;
204 unsigned char ch = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530205 int max_count = 256;
206
207 do {
208 if (likely(lsr & UART_LSR_DR))
209 ch = serial_in(up, UART_RX);
210 flag = TTY_NORMAL;
211 up->port.icount.rx++;
212
213 if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
214 /*
215 * For statistics only
216 */
217 if (lsr & UART_LSR_BI) {
218 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
219 up->port.icount.brk++;
220 /*
221 * We do the SysRQ and SAK checking
222 * here because otherwise the break
223 * may get masked by ignore_status_mask
224 * or read_status_mask.
225 */
226 if (uart_handle_break(&up->port))
227 goto ignore_char;
228 } else if (lsr & UART_LSR_PE) {
229 up->port.icount.parity++;
230 } else if (lsr & UART_LSR_FE) {
231 up->port.icount.frame++;
232 }
233
234 if (lsr & UART_LSR_OE)
235 up->port.icount.overrun++;
236
237 /*
238 * Mask off conditions which should be ignored.
239 */
240 lsr &= up->port.read_status_mask;
241
242#ifdef CONFIG_SERIAL_OMAP_CONSOLE
243 if (up->port.line == up->port.cons->index) {
244 /* Recover the break flag from console xmit */
245 lsr |= up->lsr_break_flag;
Govindraj.Rb6126332010-09-27 20:20:49 +0530246 }
247#endif
248 if (lsr & UART_LSR_BI)
249 flag = TTY_BREAK;
250 else if (lsr & UART_LSR_PE)
251 flag = TTY_PARITY;
252 else if (lsr & UART_LSR_FE)
253 flag = TTY_FRAME;
254 }
255
256 if (uart_handle_sysrq_char(&up->port, ch))
257 goto ignore_char;
258 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
259ignore_char:
260 lsr = serial_in(up, UART_LSR);
261 } while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
262 spin_unlock(&up->port.lock);
263 tty_flip_buffer_push(tty);
264 spin_lock(&up->port.lock);
265}
266
267static void transmit_chars(struct uart_omap_port *up)
268{
269 struct circ_buf *xmit = &up->port.state->xmit;
270 int count;
271
272 if (up->port.x_char) {
273 serial_out(up, UART_TX, up->port.x_char);
274 up->port.icount.tx++;
275 up->port.x_char = 0;
276 return;
277 }
278 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
279 serial_omap_stop_tx(&up->port);
280 return;
281 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800282 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530283 do {
284 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
285 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
286 up->port.icount.tx++;
287 if (uart_circ_empty(xmit))
288 break;
289 } while (--count > 0);
290
291 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
292 uart_write_wakeup(&up->port);
293
294 if (uart_circ_empty(xmit))
295 serial_omap_stop_tx(&up->port);
296}
297
298static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
299{
300 if (!(up->ier & UART_IER_THRI)) {
301 up->ier |= UART_IER_THRI;
302 serial_out(up, UART_IER, up->ier);
303 }
304}
305
306static void serial_omap_start_tx(struct uart_port *port)
307{
Felipe Balbic990f352012-08-23 13:32:41 +0300308 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530309
Felipe Balbi49457432012-09-06 15:45:21 +0300310 pm_runtime_get_sync(up->dev);
311 serial_omap_enable_ier_thri(up);
312 serial_omap_set_noidle(up);
313 pm_runtime_mark_last_busy(up->dev);
314 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530315}
316
317static unsigned int check_modem_status(struct uart_omap_port *up)
318{
319 unsigned int status;
320
321 status = serial_in(up, UART_MSR);
322 status |= up->msr_saved_flags;
323 up->msr_saved_flags = 0;
324 if ((status & UART_MSR_ANY_DELTA) == 0)
325 return status;
326
327 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
328 up->port.state != NULL) {
329 if (status & UART_MSR_TERI)
330 up->port.icount.rng++;
331 if (status & UART_MSR_DDSR)
332 up->port.icount.dsr++;
333 if (status & UART_MSR_DDCD)
334 uart_handle_dcd_change
335 (&up->port, status & UART_MSR_DCD);
336 if (status & UART_MSR_DCTS)
337 uart_handle_cts_change
338 (&up->port, status & UART_MSR_CTS);
339 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
340 }
341
342 return status;
343}
344
345/**
346 * serial_omap_irq() - This handles the interrupt from one port
347 * @irq: uart port irq number
348 * @dev_id: uart port info
349 */
350static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
351{
352 struct uart_omap_port *up = dev_id;
353 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300354 unsigned int type;
Govindraj.Rb6126332010-09-27 20:20:49 +0530355 unsigned long flags;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300356 irqreturn_t ret = IRQ_NONE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530357
358 spin_lock_irqsave(&up->port.lock, flags);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300359 pm_runtime_get_sync(up->dev);
360 iir = serial_in(up, UART_IIR);
361again:
362 if (iir & UART_IIR_NO_INT)
363 goto out;
364
365 ret = IRQ_HANDLED;
Govindraj.Rb6126332010-09-27 20:20:49 +0530366 lsr = serial_in(up, UART_LSR);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300367
368 /* extract IRQ type from IIR register */
369 type = iir & 0x3e;
370
371 switch (type) {
372 case UART_IIR_MSI:
373 check_modem_status(up);
374 break;
375 case UART_IIR_THRI:
376 if (lsr & UART_LSR_THRE)
377 transmit_chars(up);
378 break;
379 case UART_IIR_RDI:
Felipe Balbi49457432012-09-06 15:45:21 +0300380 if (lsr & UART_LSR_DR)
381 receive_chars(up, &lsr);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300382 break;
383 case UART_IIR_RLSI:
384 if (lsr & UART_LSR_BRK_ERROR_BITS)
385 receive_chars(up, &lsr);
386 break;
387 case UART_IIR_RX_TIMEOUT:
388 receive_chars(up, &lsr);
389 break;
390 case UART_IIR_CTS_RTS_DSR:
391 iir = serial_in(up, UART_IIR);
392 goto again;
393 case UART_IIR_XOFF:
394 /* FALLTHROUGH */
395 default:
396 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530397 }
398
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300399out:
Govindraj.Rb6126332010-09-27 20:20:49 +0530400 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300401 pm_runtime_mark_last_busy(up->dev);
402 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530403 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300404
405 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530406}
407
408static unsigned int serial_omap_tx_empty(struct uart_port *port)
409{
Felipe Balbic990f352012-08-23 13:32:41 +0300410 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530411 unsigned long flags = 0;
412 unsigned int ret = 0;
413
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300414 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530415 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530416 spin_lock_irqsave(&up->port.lock, flags);
417 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
418 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300419 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530420 return ret;
421}
422
423static unsigned int serial_omap_get_mctrl(struct uart_port *port)
424{
Felipe Balbic990f352012-08-23 13:32:41 +0300425 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530426 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530427 unsigned int ret = 0;
428
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300429 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530430 status = check_modem_status(up);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300431 pm_runtime_put(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530432
Rajendra Nayakba774332011-12-14 17:25:43 +0530433 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530434
435 if (status & UART_MSR_DCD)
436 ret |= TIOCM_CAR;
437 if (status & UART_MSR_RI)
438 ret |= TIOCM_RNG;
439 if (status & UART_MSR_DSR)
440 ret |= TIOCM_DSR;
441 if (status & UART_MSR_CTS)
442 ret |= TIOCM_CTS;
443 return ret;
444}
445
446static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
447{
Felipe Balbic990f352012-08-23 13:32:41 +0300448 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530449 unsigned char mcr = 0;
450
Rajendra Nayakba774332011-12-14 17:25:43 +0530451 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530452 if (mctrl & TIOCM_RTS)
453 mcr |= UART_MCR_RTS;
454 if (mctrl & TIOCM_DTR)
455 mcr |= UART_MCR_DTR;
456 if (mctrl & TIOCM_OUT1)
457 mcr |= UART_MCR_OUT1;
458 if (mctrl & TIOCM_OUT2)
459 mcr |= UART_MCR_OUT2;
460 if (mctrl & TIOCM_LOOP)
461 mcr |= UART_MCR_LOOP;
462
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300463 pm_runtime_get_sync(up->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530464 up->mcr = serial_in(up, UART_MCR);
465 up->mcr |= mcr;
466 serial_out(up, UART_MCR, up->mcr);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300467 pm_runtime_put(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000468
469 if (gpio_is_valid(up->DTR_gpio) &&
470 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
471 up->DTR_active = !up->DTR_active;
472 if (gpio_cansleep(up->DTR_gpio))
473 schedule_work(&up->qos_work);
474 else
475 gpio_set_value(up->DTR_gpio,
476 up->DTR_active != up->DTR_inverted);
477 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530478}
479
480static void serial_omap_break_ctl(struct uart_port *port, int break_state)
481{
Felipe Balbic990f352012-08-23 13:32:41 +0300482 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530483 unsigned long flags = 0;
484
Rajendra Nayakba774332011-12-14 17:25:43 +0530485 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300486 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530487 spin_lock_irqsave(&up->port.lock, flags);
488 if (break_state == -1)
489 up->lcr |= UART_LCR_SBC;
490 else
491 up->lcr &= ~UART_LCR_SBC;
492 serial_out(up, UART_LCR, up->lcr);
493 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300494 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530495}
496
497static int serial_omap_startup(struct uart_port *port)
498{
Felipe Balbic990f352012-08-23 13:32:41 +0300499 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530500 unsigned long flags = 0;
501 int retval;
502
503 /*
504 * Allocate the IRQ
505 */
506 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
507 up->name, up);
508 if (retval)
509 return retval;
510
Rajendra Nayakba774332011-12-14 17:25:43 +0530511 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530512
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300513 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530514 /*
515 * Clear the FIFO buffers and disable them.
516 * (they will be reenabled in set_termios())
517 */
518 serial_omap_clear_fifos(up);
519 /* For Hardware flow control */
520 serial_out(up, UART_MCR, UART_MCR_RTS);
521
522 /*
523 * Clear the interrupt registers.
524 */
525 (void) serial_in(up, UART_LSR);
526 if (serial_in(up, UART_LSR) & UART_LSR_DR)
527 (void) serial_in(up, UART_RX);
528 (void) serial_in(up, UART_IIR);
529 (void) serial_in(up, UART_MSR);
530
531 /*
532 * Now, initialize the UART
533 */
534 serial_out(up, UART_LCR, UART_LCR_WLEN8);
535 spin_lock_irqsave(&up->port.lock, flags);
536 /*
537 * Most PC uarts need OUT2 raised to enable interrupts.
538 */
539 up->port.mctrl |= TIOCM_OUT2;
540 serial_omap_set_mctrl(&up->port, up->port.mctrl);
541 spin_unlock_irqrestore(&up->port.lock, flags);
542
543 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530544 /*
545 * Finally, enable interrupts. Note: Modem status interrupts
546 * are set via set_termios(), which will be occurring imminently
547 * anyway, so we don't enable them here.
548 */
549 up->ier = UART_IER_RLSI | UART_IER_RDI;
550 serial_out(up, UART_IER, up->ier);
551
Jarkko Nikula78841462011-01-24 17:51:22 +0200552 /* Enable module level wake up */
553 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
554
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300555 pm_runtime_mark_last_busy(up->dev);
556 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530557 up->port_activity = jiffies;
558 return 0;
559}
560
561static void serial_omap_shutdown(struct uart_port *port)
562{
Felipe Balbic990f352012-08-23 13:32:41 +0300563 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530564 unsigned long flags = 0;
565
Rajendra Nayakba774332011-12-14 17:25:43 +0530566 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530567
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300568 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530569 /*
570 * Disable interrupts from this port
571 */
572 up->ier = 0;
573 serial_out(up, UART_IER, 0);
574
575 spin_lock_irqsave(&up->port.lock, flags);
576 up->port.mctrl &= ~TIOCM_OUT2;
577 serial_omap_set_mctrl(&up->port, up->port.mctrl);
578 spin_unlock_irqrestore(&up->port.lock, flags);
579
580 /*
581 * Disable break condition and FIFOs
582 */
583 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
584 serial_omap_clear_fifos(up);
585
586 /*
587 * Read data port to reset things, and then free the irq
588 */
589 if (serial_in(up, UART_LSR) & UART_LSR_DR)
590 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530591
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300592 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530593 free_irq(up->port.irq, up);
594}
595
596static inline void
597serial_omap_configure_xonxoff
598 (struct uart_omap_port *up, struct ktermios *termios)
599{
Govindraj.Rb6126332010-09-27 20:20:49 +0530600 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800601 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530602 up->efr = serial_in(up, UART_EFR);
603 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
604
605 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
606 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
607
608 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530609 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530610
611 /*
612 * IXON Flag:
613 * Enable XON/XOFF flow control on output.
614 * Transmit XON1, XOFF1
615 */
616 if (termios->c_iflag & IXON)
Govindraj.Rc538d202011-11-07 18:57:03 +0530617 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530618
619 /*
620 * IXOFF Flag:
621 * Enable XON/XOFF flow control on input.
622 * Receiver compares XON1, XOFF1.
623 */
624 if (termios->c_iflag & IXOFF)
Govindraj.Rc538d202011-11-07 18:57:03 +0530625 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530626
627 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800628 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530629
630 up->mcr = serial_in(up, UART_MCR);
631
632 /*
633 * IXANY Flag:
634 * Enable any character to restart output.
635 * Operation resumes after receiving any
636 * character after recognition of the XOFF character
637 */
638 if (termios->c_iflag & IXANY)
639 up->mcr |= UART_MCR_XONANY;
640
641 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800642 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530643 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
644 /* Enable special char function UARTi.EFR_REG[5] and
645 * load the new software flow control mode IXON or IXOFF
646 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
647 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530648 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800649 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530650
651 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
652 serial_out(up, UART_LCR, up->lcr);
653}
654
Govindraj.R2fd14962011-11-09 17:41:21 +0530655static void serial_omap_uart_qos_work(struct work_struct *work)
656{
657 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
658 qos_work);
659
660 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000661 if (gpio_is_valid(up->DTR_gpio))
662 gpio_set_value_cansleep(up->DTR_gpio,
663 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530664}
665
Govindraj.Rb6126332010-09-27 20:20:49 +0530666static void
667serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
668 struct ktermios *old)
669{
Felipe Balbic990f352012-08-23 13:32:41 +0300670 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530671 unsigned char cval = 0;
672 unsigned char efr = 0;
673 unsigned long flags = 0;
674 unsigned int baud, quot;
675
676 switch (termios->c_cflag & CSIZE) {
677 case CS5:
678 cval = UART_LCR_WLEN5;
679 break;
680 case CS6:
681 cval = UART_LCR_WLEN6;
682 break;
683 case CS7:
684 cval = UART_LCR_WLEN7;
685 break;
686 default:
687 case CS8:
688 cval = UART_LCR_WLEN8;
689 break;
690 }
691
692 if (termios->c_cflag & CSTOPB)
693 cval |= UART_LCR_STOP;
694 if (termios->c_cflag & PARENB)
695 cval |= UART_LCR_PARITY;
696 if (!(termios->c_cflag & PARODD))
697 cval |= UART_LCR_EPAR;
698
699 /*
700 * Ask the core to calculate the divisor for us.
701 */
702
703 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
704 quot = serial_omap_get_divisor(port, baud);
705
Govindraj.R2fd14962011-11-09 17:41:21 +0530706 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700707 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530708 up->latency = up->calc_latency;
709 schedule_work(&up->qos_work);
710
Govindraj.Rc538d202011-11-07 18:57:03 +0530711 up->dll = quot & 0xff;
712 up->dlh = quot >> 8;
713 up->mdr1 = UART_OMAP_MDR1_DISABLE;
714
Govindraj.Rb6126332010-09-27 20:20:49 +0530715 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
716 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530717
718 /*
719 * Ok, we're now changing the port state. Do it with
720 * interrupts disabled.
721 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300722 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530723 spin_lock_irqsave(&up->port.lock, flags);
724
725 /*
726 * Update the per-port timeout.
727 */
728 uart_update_timeout(port, termios->c_cflag, baud);
729
730 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
731 if (termios->c_iflag & INPCK)
732 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
733 if (termios->c_iflag & (BRKINT | PARMRK))
734 up->port.read_status_mask |= UART_LSR_BI;
735
736 /*
737 * Characters to ignore
738 */
739 up->port.ignore_status_mask = 0;
740 if (termios->c_iflag & IGNPAR)
741 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
742 if (termios->c_iflag & IGNBRK) {
743 up->port.ignore_status_mask |= UART_LSR_BI;
744 /*
745 * If we're ignoring parity and break indicators,
746 * ignore overruns too (for real raw support).
747 */
748 if (termios->c_iflag & IGNPAR)
749 up->port.ignore_status_mask |= UART_LSR_OE;
750 }
751
752 /*
753 * ignore all characters if CREAD is not set
754 */
755 if ((termios->c_cflag & CREAD) == 0)
756 up->port.ignore_status_mask |= UART_LSR_DR;
757
758 /*
759 * Modem status interrupts
760 */
761 up->ier &= ~UART_IER_MSI;
762 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
763 up->ier |= UART_IER_MSI;
764 serial_out(up, UART_IER, up->ier);
765 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530766 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530767 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530768
769 /* FIFOs and DMA Settings */
770
771 /* FCR can be changed only when the
772 * baud clock is not running
773 * DLL_REG and DLH_REG set to 0.
774 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800775 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530776 serial_out(up, UART_DLL, 0);
777 serial_out(up, UART_DLM, 0);
778 serial_out(up, UART_LCR, 0);
779
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800780 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530781
782 up->efr = serial_in(up, UART_EFR);
783 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
784
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800785 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530786 up->mcr = serial_in(up, UART_MCR);
787 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
788 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700789
790 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700791
Felipe Balbi49457432012-09-06 15:45:21 +0300792 /* Set receive FIFO threshold to 1 byte */
793 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
794 up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800795
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700796 serial_out(up, UART_FCR, up->fcr);
797 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
798
Govindraj.Rc538d202011-11-07 18:57:03 +0530799 serial_out(up, UART_OMAP_SCR, up->scr);
800
Govindraj.Rb6126332010-09-27 20:20:49 +0530801 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800802 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530803 serial_out(up, UART_MCR, up->mcr);
804
805 /* Protocol, Baud Rate, and Interrupt Settings */
806
Govindraj.R94734742011-11-07 19:00:33 +0530807 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
808 serial_omap_mdr1_errataset(up, up->mdr1);
809 else
810 serial_out(up, UART_OMAP_MDR1, up->mdr1);
811
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800812 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530813
814 up->efr = serial_in(up, UART_EFR);
815 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
816
817 serial_out(up, UART_LCR, 0);
818 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800819 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530820
Govindraj.Rc538d202011-11-07 18:57:03 +0530821 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
822 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530823
824 serial_out(up, UART_LCR, 0);
825 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800826 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530827
828 serial_out(up, UART_EFR, up->efr);
829 serial_out(up, UART_LCR, cval);
830
831 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530832 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530833 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530834 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
835
Govindraj.R94734742011-11-07 19:00:33 +0530836 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
837 serial_omap_mdr1_errataset(up, up->mdr1);
838 else
839 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530840
841 /* Hardware Flow Control Configuration */
842
843 if (termios->c_cflag & CRTSCTS) {
844 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800845 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530846
847 up->mcr = serial_in(up, UART_MCR);
848 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
849
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800850 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530851 up->efr = serial_in(up, UART_EFR);
852 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
853
854 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
855 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800856 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530857 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
858 serial_out(up, UART_LCR, cval);
859 }
860
861 serial_omap_set_mctrl(&up->port, up->port.mctrl);
862 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700863 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530864
865 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300866 pm_runtime_put(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530867 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530868}
869
870static void
871serial_omap_pm(struct uart_port *port, unsigned int state,
872 unsigned int oldstate)
873{
Felipe Balbic990f352012-08-23 13:32:41 +0300874 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530875 unsigned char efr;
876
Rajendra Nayakba774332011-12-14 17:25:43 +0530877 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530878
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300879 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800880 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530881 efr = serial_in(up, UART_EFR);
882 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
883 serial_out(up, UART_LCR, 0);
884
885 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800886 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530887 serial_out(up, UART_EFR, efr);
888 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530889
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300890 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530891 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300892 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530893 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300894 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530895 }
896
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300897 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530898}
899
900static void serial_omap_release_port(struct uart_port *port)
901{
902 dev_dbg(port->dev, "serial_omap_release_port+\n");
903}
904
905static int serial_omap_request_port(struct uart_port *port)
906{
907 dev_dbg(port->dev, "serial_omap_request_port+\n");
908 return 0;
909}
910
911static void serial_omap_config_port(struct uart_port *port, int flags)
912{
Felipe Balbic990f352012-08-23 13:32:41 +0300913 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530914
915 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530916 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530917 up->port.type = PORT_OMAP;
918}
919
920static int
921serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
922{
923 /* we don't want the core code to modify any port params */
924 dev_dbg(port->dev, "serial_omap_verify_port+\n");
925 return -EINVAL;
926}
927
928static const char *
929serial_omap_type(struct uart_port *port)
930{
Felipe Balbic990f352012-08-23 13:32:41 +0300931 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530932
Rajendra Nayakba774332011-12-14 17:25:43 +0530933 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530934 return up->name;
935}
936
Govindraj.Rb6126332010-09-27 20:20:49 +0530937#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
938
939static inline void wait_for_xmitr(struct uart_omap_port *up)
940{
941 unsigned int status, tmout = 10000;
942
943 /* Wait up to 10ms for the character(s) to be sent. */
944 do {
945 status = serial_in(up, UART_LSR);
946
947 if (status & UART_LSR_BI)
948 up->lsr_break_flag = UART_LSR_BI;
949
950 if (--tmout == 0)
951 break;
952 udelay(1);
953 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
954
955 /* Wait up to 1s for flow control if necessary */
956 if (up->port.flags & UPF_CONS_FLOW) {
957 tmout = 1000000;
958 for (tmout = 1000000; tmout; tmout--) {
959 unsigned int msr = serial_in(up, UART_MSR);
960
961 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
962 if (msr & UART_MSR_CTS)
963 break;
964
965 udelay(1);
966 }
967 }
968}
969
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100970#ifdef CONFIG_CONSOLE_POLL
971
972static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
973{
Felipe Balbic990f352012-08-23 13:32:41 +0300974 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530975
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300976 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100977 wait_for_xmitr(up);
978 serial_out(up, UART_TX, ch);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300979 pm_runtime_put(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100980}
981
982static int serial_omap_poll_get_char(struct uart_port *port)
983{
Felipe Balbic990f352012-08-23 13:32:41 +0300984 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530985 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100986
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300987 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530988 status = serial_in(up, UART_LSR);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100989 if (!(status & UART_LSR_DR))
990 return NO_POLL_CHAR;
991
Govindraj.Rfcdca752011-02-28 18:12:23 +0530992 status = serial_in(up, UART_RX);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300993 pm_runtime_put(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530994 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100995}
996
997#endif /* CONFIG_CONSOLE_POLL */
998
999#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1000
1001static struct uart_omap_port *serial_omap_console_ports[4];
1002
1003static struct uart_driver serial_omap_reg;
1004
Govindraj.Rb6126332010-09-27 20:20:49 +05301005static void serial_omap_console_putchar(struct uart_port *port, int ch)
1006{
Felipe Balbic990f352012-08-23 13:32:41 +03001007 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301008
1009 wait_for_xmitr(up);
1010 serial_out(up, UART_TX, ch);
1011}
1012
1013static void
1014serial_omap_console_write(struct console *co, const char *s,
1015 unsigned int count)
1016{
1017 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1018 unsigned long flags;
1019 unsigned int ier;
1020 int locked = 1;
1021
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001022 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301023
Govindraj.Rb6126332010-09-27 20:20:49 +05301024 local_irq_save(flags);
1025 if (up->port.sysrq)
1026 locked = 0;
1027 else if (oops_in_progress)
1028 locked = spin_trylock(&up->port.lock);
1029 else
1030 spin_lock(&up->port.lock);
1031
1032 /*
1033 * First save the IER then disable the interrupts
1034 */
1035 ier = serial_in(up, UART_IER);
1036 serial_out(up, UART_IER, 0);
1037
1038 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1039
1040 /*
1041 * Finally, wait for transmitter to become empty
1042 * and restore the IER
1043 */
1044 wait_for_xmitr(up);
1045 serial_out(up, UART_IER, ier);
1046 /*
1047 * The receive handling will happen properly because the
1048 * receive ready bit will still be set; it is not cleared
1049 * on read. However, modem control will not, we must
1050 * call it if we have saved something in the saved flags
1051 * while processing with interrupts off.
1052 */
1053 if (up->msr_saved_flags)
1054 check_modem_status(up);
1055
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001056 pm_runtime_mark_last_busy(up->dev);
1057 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301058 if (locked)
1059 spin_unlock(&up->port.lock);
1060 local_irq_restore(flags);
1061}
1062
1063static int __init
1064serial_omap_console_setup(struct console *co, char *options)
1065{
1066 struct uart_omap_port *up;
1067 int baud = 115200;
1068 int bits = 8;
1069 int parity = 'n';
1070 int flow = 'n';
1071
1072 if (serial_omap_console_ports[co->index] == NULL)
1073 return -ENODEV;
1074 up = serial_omap_console_ports[co->index];
1075
1076 if (options)
1077 uart_parse_options(options, &baud, &parity, &bits, &flow);
1078
1079 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1080}
1081
1082static struct console serial_omap_console = {
1083 .name = OMAP_SERIAL_NAME,
1084 .write = serial_omap_console_write,
1085 .device = uart_console_device,
1086 .setup = serial_omap_console_setup,
1087 .flags = CON_PRINTBUFFER,
1088 .index = -1,
1089 .data = &serial_omap_reg,
1090};
1091
1092static void serial_omap_add_console_port(struct uart_omap_port *up)
1093{
Rajendra Nayakba774332011-12-14 17:25:43 +05301094 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301095}
1096
1097#define OMAP_CONSOLE (&serial_omap_console)
1098
1099#else
1100
1101#define OMAP_CONSOLE NULL
1102
1103static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1104{}
1105
1106#endif
1107
1108static struct uart_ops serial_omap_pops = {
1109 .tx_empty = serial_omap_tx_empty,
1110 .set_mctrl = serial_omap_set_mctrl,
1111 .get_mctrl = serial_omap_get_mctrl,
1112 .stop_tx = serial_omap_stop_tx,
1113 .start_tx = serial_omap_start_tx,
1114 .stop_rx = serial_omap_stop_rx,
1115 .enable_ms = serial_omap_enable_ms,
1116 .break_ctl = serial_omap_break_ctl,
1117 .startup = serial_omap_startup,
1118 .shutdown = serial_omap_shutdown,
1119 .set_termios = serial_omap_set_termios,
1120 .pm = serial_omap_pm,
1121 .type = serial_omap_type,
1122 .release_port = serial_omap_release_port,
1123 .request_port = serial_omap_request_port,
1124 .config_port = serial_omap_config_port,
1125 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001126#ifdef CONFIG_CONSOLE_POLL
1127 .poll_put_char = serial_omap_poll_put_char,
1128 .poll_get_char = serial_omap_poll_get_char,
1129#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301130};
1131
1132static struct uart_driver serial_omap_reg = {
1133 .owner = THIS_MODULE,
1134 .driver_name = "OMAP-SERIAL",
1135 .dev_name = OMAP_SERIAL_NAME,
1136 .nr = OMAP_MAX_HSUART_PORTS,
1137 .cons = OMAP_CONSOLE,
1138};
1139
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301140#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301141static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301142{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301143 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301144
Govindraj.R2fd14962011-11-09 17:41:21 +05301145 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301146 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301147 flush_work_sync(&up->qos_work);
1148 }
1149
Govindraj.Rb6126332010-09-27 20:20:49 +05301150 return 0;
1151}
1152
Govindraj.Rfcdca752011-02-28 18:12:23 +05301153static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301154{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301155 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301156
1157 if (up)
1158 uart_resume_port(&serial_omap_reg, &up->port);
1159 return 0;
1160}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301161#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301162
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301163static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1164{
1165 u32 mvr, scheme;
1166 u16 revision, major, minor;
1167
1168 mvr = serial_in(up, UART_OMAP_MVER);
1169
1170 /* Check revision register scheme */
1171 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1172
1173 switch (scheme) {
1174 case 0: /* Legacy Scheme: OMAP2/3 */
1175 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1176 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1177 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1178 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1179 break;
1180 case 1:
1181 /* New Scheme: OMAP4+ */
1182 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1183 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1184 OMAP_UART_MVR_MAJ_SHIFT;
1185 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1186 break;
1187 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001188 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301189 "Unknown %s revision, defaulting to highest\n",
1190 up->name);
1191 /* highest possible revision */
1192 major = 0xff;
1193 minor = 0xff;
1194 }
1195
1196 /* normalize revision for the driver */
1197 revision = UART_BUILD_REVISION(major, minor);
1198
1199 switch (revision) {
1200 case OMAP_UART_REV_46:
1201 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1202 UART_ERRATA_i291_DMA_FORCEIDLE);
1203 break;
1204 case OMAP_UART_REV_52:
1205 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1206 UART_ERRATA_i291_DMA_FORCEIDLE);
1207 break;
1208 case OMAP_UART_REV_63:
1209 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1210 break;
1211 default:
1212 break;
1213 }
1214}
1215
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301216static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1217{
1218 struct omap_uart_port_info *omap_up_info;
1219
1220 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1221 if (!omap_up_info)
1222 return NULL; /* out of memory */
1223
1224 of_property_read_u32(dev->of_node, "clock-frequency",
1225 &omap_up_info->uartclk);
1226 return omap_up_info;
1227}
1228
Govindraj.Rb6126332010-09-27 20:20:49 +05301229static int serial_omap_probe(struct platform_device *pdev)
1230{
1231 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001232 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301233 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001234 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301235
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301236 if (pdev->dev.of_node)
1237 omap_up_info = of_get_uart_port_info(&pdev->dev);
1238
Govindraj.Rb6126332010-09-27 20:20:49 +05301239 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1240 if (!mem) {
1241 dev_err(&pdev->dev, "no mem resource?\n");
1242 return -ENODEV;
1243 }
1244
1245 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1246 if (!irq) {
1247 dev_err(&pdev->dev, "no irq resource?\n");
1248 return -ENODEV;
1249 }
1250
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301251 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001252 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301253 dev_err(&pdev->dev, "memory region already claimed\n");
1254 return -EBUSY;
1255 }
1256
NeilBrown9574f362012-07-30 10:30:26 +10001257 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1258 omap_up_info->DTR_present) {
1259 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1260 if (ret < 0)
1261 return ret;
1262 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1263 omap_up_info->DTR_inverted);
1264 if (ret < 0)
1265 return ret;
1266 }
1267
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301268 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1269 if (!up)
1270 return -ENOMEM;
1271
NeilBrown9574f362012-07-30 10:30:26 +10001272 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1273 omap_up_info->DTR_present) {
1274 up->DTR_gpio = omap_up_info->DTR_gpio;
1275 up->DTR_inverted = omap_up_info->DTR_inverted;
1276 } else
1277 up->DTR_gpio = -EINVAL;
1278 up->DTR_active = 0;
1279
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001280 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301281 up->port.dev = &pdev->dev;
1282 up->port.type = PORT_OMAP;
1283 up->port.iotype = UPIO_MEM;
1284 up->port.irq = irq->start;
1285
1286 up->port.regshift = 2;
1287 up->port.fifosize = 64;
1288 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301289
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301290 if (pdev->dev.of_node)
1291 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1292 else
1293 up->port.line = pdev->id;
1294
1295 if (up->port.line < 0) {
1296 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1297 up->port.line);
1298 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301299 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301300 }
1301
1302 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301303 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301304 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1305 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301306 if (!up->port.membase) {
1307 dev_err(&pdev->dev, "can't ioremap UART\n");
1308 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301309 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301310 }
1311
Govindraj.Rb6126332010-09-27 20:20:49 +05301312 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301313 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301314 if (!up->port.uartclk) {
1315 up->port.uartclk = DEFAULT_CLK_SPEED;
1316 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1317 "%d\n", DEFAULT_CLK_SPEED);
1318 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301319
Govindraj.R2fd14962011-11-09 17:41:21 +05301320 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1321 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1322 pm_qos_add_request(&up->pm_qos_request,
1323 PM_QOS_CPU_DMA_LATENCY, up->latency);
1324 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1325 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1326
Govindraj.Rfcdca752011-02-28 18:12:23 +05301327 pm_runtime_use_autosuspend(&pdev->dev);
1328 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301329 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301330
1331 pm_runtime_irq_safe(&pdev->dev);
1332 pm_runtime_enable(&pdev->dev);
1333 pm_runtime_get_sync(&pdev->dev);
1334
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301335 omap_serial_fill_features_erratas(up);
1336
Rajendra Nayakba774332011-12-14 17:25:43 +05301337 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301338 serial_omap_add_console_port(up);
1339
1340 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1341 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301342 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301343
Govindraj.Rfcdca752011-02-28 18:12:23 +05301344 pm_runtime_put(&pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301345 platform_set_drvdata(pdev, up);
1346 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301347
1348err_add_port:
1349 pm_runtime_put(&pdev->dev);
1350 pm_runtime_disable(&pdev->dev);
1351err_ioremap:
1352err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301353 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1354 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301355 return ret;
1356}
1357
1358static int serial_omap_remove(struct platform_device *dev)
1359{
1360 struct uart_omap_port *up = platform_get_drvdata(dev);
1361
Govindraj.Rb6126332010-09-27 20:20:49 +05301362 if (up) {
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001363 pm_runtime_disable(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301364 uart_remove_one_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301365 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rb6126332010-09-27 20:20:49 +05301366 }
Govindraj.Rfcdca752011-02-28 18:12:23 +05301367
1368 platform_set_drvdata(dev, NULL);
Govindraj.Rb6126332010-09-27 20:20:49 +05301369 return 0;
1370}
1371
Govindraj.R94734742011-11-07 19:00:33 +05301372/*
1373 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1374 * The access to uart register after MDR1 Access
1375 * causes UART to corrupt data.
1376 *
1377 * Need a delay =
1378 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1379 * give 10 times as much
1380 */
1381static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1382{
1383 u8 timeout = 255;
1384
1385 serial_out(up, UART_OMAP_MDR1, mdr1);
1386 udelay(2);
1387 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1388 UART_FCR_CLEAR_RCVR);
1389 /*
1390 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1391 * TX_FIFO_E bit is 1.
1392 */
1393 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1394 (UART_LSR_THRE | UART_LSR_DR))) {
1395 timeout--;
1396 if (!timeout) {
1397 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001398 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301399 serial_in(up, UART_LSR));
1400 break;
1401 }
1402 udelay(1);
1403 }
1404}
1405
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301406#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301407static void serial_omap_restore_context(struct uart_omap_port *up)
1408{
Govindraj.R94734742011-11-07 19:00:33 +05301409 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1410 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1411 else
1412 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1413
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301414 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1415 serial_out(up, UART_EFR, UART_EFR_ECB);
1416 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1417 serial_out(up, UART_IER, 0x0);
1418 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301419 serial_out(up, UART_DLL, up->dll);
1420 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301421 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1422 serial_out(up, UART_IER, up->ier);
1423 serial_out(up, UART_FCR, up->fcr);
1424 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1425 serial_out(up, UART_MCR, up->mcr);
1426 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301427 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301428 serial_out(up, UART_EFR, up->efr);
1429 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301430 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1431 serial_omap_mdr1_errataset(up, up->mdr1);
1432 else
1433 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301434}
1435
Govindraj.Rfcdca752011-02-28 18:12:23 +05301436static int serial_omap_runtime_suspend(struct device *dev)
1437{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301438 struct uart_omap_port *up = dev_get_drvdata(dev);
1439 struct omap_uart_port_info *pdata = dev->platform_data;
1440
1441 if (!up)
1442 return -EINVAL;
1443
Felipe Balbie5b57c02012-08-23 13:32:42 +03001444 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301445 return 0;
1446
Felipe Balbie5b57c02012-08-23 13:32:42 +03001447 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301448
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301449 if (device_may_wakeup(dev)) {
1450 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001451 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301452 up->wakeups_enabled = true;
1453 }
1454 } else {
1455 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001456 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301457 up->wakeups_enabled = false;
1458 }
1459 }
1460
Govindraj.R2fd14962011-11-09 17:41:21 +05301461 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1462 schedule_work(&up->qos_work);
1463
Govindraj.Rfcdca752011-02-28 18:12:23 +05301464 return 0;
1465}
1466
1467static int serial_omap_runtime_resume(struct device *dev)
1468{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301469 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301470 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301471
Cousson, Benoita5f43132012-02-28 18:22:12 +01001472 if (up && pdata) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001473 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301474
1475 if (up->context_loss_cnt != loss_cnt)
1476 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301477
Govindraj.R2fd14962011-11-09 17:41:21 +05301478 up->latency = up->calc_latency;
1479 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301480 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301481
Govindraj.Rfcdca752011-02-28 18:12:23 +05301482 return 0;
1483}
1484#endif
1485
1486static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1487 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1488 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1489 serial_omap_runtime_resume, NULL)
1490};
1491
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301492#if defined(CONFIG_OF)
1493static const struct of_device_id omap_serial_of_match[] = {
1494 { .compatible = "ti,omap2-uart" },
1495 { .compatible = "ti,omap3-uart" },
1496 { .compatible = "ti,omap4-uart" },
1497 {},
1498};
1499MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1500#endif
1501
Govindraj.Rb6126332010-09-27 20:20:49 +05301502static struct platform_driver serial_omap_driver = {
1503 .probe = serial_omap_probe,
1504 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301505 .driver = {
1506 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301507 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301508 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301509 },
1510};
1511
1512static int __init serial_omap_init(void)
1513{
1514 int ret;
1515
1516 ret = uart_register_driver(&serial_omap_reg);
1517 if (ret != 0)
1518 return ret;
1519 ret = platform_driver_register(&serial_omap_driver);
1520 if (ret != 0)
1521 uart_unregister_driver(&serial_omap_reg);
1522 return ret;
1523}
1524
1525static void __exit serial_omap_exit(void)
1526{
1527 platform_driver_unregister(&serial_omap_driver);
1528 uart_unregister_driver(&serial_omap_reg);
1529}
1530
1531module_init(serial_omap_init);
1532module_exit(serial_omap_exit);
1533
1534MODULE_DESCRIPTION("OMAP High Speed UART driver");
1535MODULE_LICENSE("GPL");
1536MODULE_AUTHOR("Texas Instruments Inc");