blob: 9a19d6f5a6a35daaaa5d089e6330521901dd4006 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
34
Harry Wentland091a97e2016-12-06 12:25:52 -050035#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050036#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040037#define MAX_SINKS_PER_LINK 4
38
39/*******************************************************************************
40 * Display Core Interfaces
41 ******************************************************************************/
42
43struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050044 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040045 uint32_t max_links;
46 uint32_t max_audios;
47 uint32_t max_slave_planes;
Alex Deucherd4e13b02017-06-15 16:24:01 -040048 uint32_t max_surfaces;
Harry Wentland45622362017-09-12 15:58:20 -040049 uint32_t max_downscale_ratio;
50 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050051
52 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040053};
54
55
56struct dc_dcc_surface_param {
57 enum surface_pixel_format format;
58 struct dc_size surface_size;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040059 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040060 enum dc_scan_direction scan;
61};
62
63struct dc_dcc_setting {
64 unsigned int max_compressed_blk_size;
65 unsigned int max_uncompressed_blk_size;
66 bool independent_64b_blks;
67};
68
69struct dc_surface_dcc_cap {
70 bool capable;
71 bool const_color_support;
72
73 union {
74 struct {
75 struct dc_dcc_setting rgb;
76 } grph;
77
78 struct {
79 struct dc_dcc_setting luma;
80 struct dc_dcc_setting chroma;
81 } video;
82 };
83};
84
Sylvia Tsai94267b32017-04-21 15:29:55 -040085struct dc_static_screen_events {
86 bool cursor_update;
87 bool surface_update;
88 bool overlay_update;
89};
90
Harry Wentland45622362017-09-12 15:58:20 -040091/* Forward declaration*/
92struct dc;
93struct dc_surface;
94struct validate_context;
95
96struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -040097#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
98 bool (*get_dcc_compression_cap)(const struct dc *dc,
99 const struct dc_dcc_surface_param *input,
100 struct dc_surface_dcc_cap *output);
101#else
Harry Wentland45622362017-09-12 15:58:20 -0400102 int i;
Alex Deucherff5ef992017-06-15 16:27:42 -0400103#endif
Harry Wentland45622362017-09-12 15:58:20 -0400104};
105
106struct dc_stream_funcs {
107 bool (*adjust_vmin_vmax)(struct dc *dc,
108 const struct dc_stream **stream,
109 int num_streams,
110 int vmin,
111 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400112 bool (*get_crtc_position)(struct dc *dc,
113 const struct dc_stream **stream,
114 int num_streams,
115 unsigned int *v_pos,
116 unsigned int *nom_v_pos);
117
Harry Wentland45622362017-09-12 15:58:20 -0400118
119 void (*stream_update_scaling)(const struct dc *dc,
120 const struct dc_stream *dc_stream,
121 const struct rect *src,
122 const struct rect *dst);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400123
Harry Wentland45622362017-09-12 15:58:20 -0400124 bool (*set_gamut_remap)(struct dc *dc,
Amy Zhangf46661d2017-05-09 14:45:54 -0400125 const struct dc_stream *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400126
127 void (*set_static_screen_events)(struct dc *dc,
128 const struct dc_stream **stream,
129 int num_streams,
130 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400131
132 void (*set_dither_option)(const struct dc_stream *stream,
133 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400134};
135
136struct link_training_settings;
137
138struct dc_link_funcs {
139 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500140 struct link_training_settings *lt_settings,
141 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400142 void (*perform_link_training)(struct dc *dc,
143 struct dc_link_settings *link_setting,
144 bool skip_video_pattern);
145 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500146 struct dc_link_settings *link_setting,
147 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400148 void (*enable_hpd)(const struct dc_link *link);
149 void (*disable_hpd)(const struct dc_link *link);
150 void (*set_test_pattern)(
151 const struct dc_link *link,
152 enum dp_test_pattern test_pattern,
153 const struct link_training_settings *p_link_settings,
154 const unsigned char *p_custom_pattern,
155 unsigned int cust_pattern_size);
156};
157
158/* Structure to hold configuration flags set by dm at dc creation. */
159struct dc_config {
160 bool gpu_vm_support;
161 bool disable_disp_pll_sharing;
162};
163
164struct dc_debug {
165 bool surface_visual_confirm;
166 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400167 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500168 bool timing_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400169 bool validation_trace;
170 bool disable_stutter;
171 bool disable_dcc;
172 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400173#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
174 bool disable_dpp_power_gate;
175 bool disable_hubp_power_gate;
176 bool disable_pplib_wm_range;
177 bool use_dml_wm;
178 bool use_max_voltage;
179 int sr_exit_time_ns;
180 int sr_enter_plus_exit_time_ns;
181 int urgent_latency_ns;
182 int percent_of_ideal_drambw;
183 int dram_clock_change_latency_ns;
184#endif
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400185 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400186 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500187 bool disable_dmcu;
Anthony Koo70814f62017-01-27 17:50:03 -0500188 bool force_abm_enable;
Harry Wentland45622362017-09-12 15:58:20 -0400189};
190
191struct dc {
192 struct dc_caps caps;
193 struct dc_cap_funcs cap_funcs;
194 struct dc_stream_funcs stream_funcs;
195 struct dc_link_funcs link_funcs;
196 struct dc_config config;
197 struct dc_debug debug;
198};
199
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400200enum frame_buffer_mode {
201 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
202 FRAME_BUFFER_MODE_ZFB_ONLY,
203 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
204} ;
205
206struct dchub_init_data {
207 bool dchub_initialzied;
208 bool dchub_info_valid;
209 int64_t zfb_phys_addr_base;
210 int64_t zfb_mc_base_addr;
211 uint64_t zfb_size_in_byte;
212 enum frame_buffer_mode fb_mode;
213};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400214
Harry Wentland45622362017-09-12 15:58:20 -0400215struct dc_init_data {
216 struct hw_asic_id asic_id;
217 void *driver; /* ctx */
218 struct cgs_device *cgs_device;
219
220 int num_virtual_links;
221 /*
222 * If 'vbios_override' not NULL, it will be called instead
223 * of the real VBIOS. Intended use is Diagnostics on FPGA.
224 */
225 struct dc_bios *vbios_override;
226 enum dce_environment dce_environment;
227
228 struct dc_config flags;
229};
230
231struct dc *dc_create(const struct dc_init_data *init_params);
232
233void dc_destroy(struct dc **dc);
234
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400235bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400236
Harry Wentland45622362017-09-12 15:58:20 -0400237/*******************************************************************************
238 * Surface Interfaces
239 ******************************************************************************/
240
241enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500242 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400243};
244
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500245struct dc_hdr_static_metadata {
Amy Zhang70063a52017-02-16 11:04:48 -0500246 bool hdr_supported;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500247 bool is_hdr;
248
249 /* display chromaticities and white point in units of 0.00001 */
250 unsigned int chromaticity_green_x;
251 unsigned int chromaticity_green_y;
252 unsigned int chromaticity_blue_x;
253 unsigned int chromaticity_blue_y;
254 unsigned int chromaticity_red_x;
255 unsigned int chromaticity_red_y;
256 unsigned int chromaticity_white_point_x;
257 unsigned int chromaticity_white_point_y;
258
259 uint32_t min_luminance;
260 uint32_t max_luminance;
261 uint32_t maximum_content_light_level;
262 uint32_t maximum_frame_average_light_level;
263};
264
Anthony Koofb735a92016-12-13 13:59:41 -0500265enum dc_transfer_func_type {
266 TF_TYPE_PREDEFINED,
267 TF_TYPE_DISTRIBUTED_POINTS,
Amy Zhangf46661d2017-05-09 14:45:54 -0400268 TF_TYPE_BYPASS,
269 TF_TYPE_UNKNOWN
Anthony Koofb735a92016-12-13 13:59:41 -0500270};
271
272struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500273 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
274 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
275 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
276
Anthony Koofb735a92016-12-13 13:59:41 -0500277 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500278 uint16_t x_point_at_y1_red;
279 uint16_t x_point_at_y1_green;
280 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500281};
282
283enum dc_transfer_func_predefined {
284 TRANSFER_FUNCTION_SRGB,
285 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500286 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500287 TRANSFER_FUNCTION_LINEAR,
288};
289
290struct dc_transfer_func {
291 enum dc_transfer_func_type type;
292 enum dc_transfer_func_predefined tf;
293 struct dc_transfer_func_distributed_points tf_pts;
294};
295
Harry Wentland45622362017-09-12 15:58:20 -0400296struct dc_surface {
297 bool visible;
298 bool flip_immediate;
299 struct dc_plane_address address;
300
301 struct scaling_taps scaling_quality;
302 struct rect src_rect;
303 struct rect dst_rect;
304 struct rect clip_rect;
305
306 union plane_size plane_size;
307 union dc_tiling_info tiling_info;
308 struct dc_plane_dcc_param dcc;
309 enum dc_color_space color_space;
310
311 enum surface_pixel_format format;
312 enum dc_rotation_angle rotation;
313 bool horizontal_mirror;
314 enum plane_stereo_format stereo_format;
315
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500316 struct dc_hdr_static_metadata hdr_static_ctx;
317
Harry Wentland45622362017-09-12 15:58:20 -0400318 const struct dc_gamma *gamma_correction;
Anthony Koofb735a92016-12-13 13:59:41 -0500319 const struct dc_transfer_func *in_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400320};
321
322struct dc_plane_info {
323 union plane_size plane_size;
324 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500325 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400326 enum surface_pixel_format format;
327 enum dc_rotation_angle rotation;
328 bool horizontal_mirror;
329 enum plane_stereo_format stereo_format;
330 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
331 bool visible;
332};
333
334struct dc_scaling_info {
335 struct rect src_rect;
336 struct rect dst_rect;
337 struct rect clip_rect;
338 struct scaling_taps scaling_quality;
339};
340
341struct dc_surface_update {
342 const struct dc_surface *surface;
343
344 /* isr safe update parameters. null means no updates */
345 struct dc_flip_addrs *flip_addr;
346 struct dc_plane_info *plane_info;
347 struct dc_scaling_info *scaling_info;
348 /* following updates require alloc/sleep/spin that is not isr safe,
349 * null means no updates
350 */
Anthony Koofb735a92016-12-13 13:59:41 -0500351 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400352 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500353 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400354 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400355};
356/*
357 * This structure is filled in by dc_surface_get_status and contains
358 * the last requested address and the currently active address so the called
359 * can determine if there are any outstanding flips
360 */
361struct dc_surface_status {
362 struct dc_plane_address requested_address;
363 struct dc_plane_address current_address;
364 bool is_flip_pending;
365};
366
367/*
368 * Create a new surface with default parameters;
369 */
370struct dc_surface *dc_create_surface(const struct dc *dc);
371const struct dc_surface_status *dc_surface_get_status(
372 const struct dc_surface *dc_surface);
373
374void dc_surface_retain(const struct dc_surface *dc_surface);
375void dc_surface_release(const struct dc_surface *dc_surface);
376
Amy Zhang89e89632016-12-12 10:32:24 -0500377void dc_gamma_retain(const struct dc_gamma *dc_gamma);
Yongqiang Sunaff20232016-12-23 10:18:08 -0500378void dc_gamma_release(const struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400379struct dc_gamma *dc_create_gamma(void);
380
Anthony Koofb735a92016-12-13 13:59:41 -0500381void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf);
382void dc_transfer_func_release(const struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500383struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500384
Harry Wentland45622362017-09-12 15:58:20 -0400385/*
386 * This structure holds a surface address. There could be multiple addresses
387 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
388 * as frame durations and DCC format can also be set.
389 */
390struct dc_flip_addrs {
391 struct dc_plane_address address;
392 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400393 /* TODO: add flip duration for FreeSync */
394};
395
396/*
397 * Optimized flip address update function.
398 *
399 * After this call:
400 * Surface addresses and flip attributes are programmed.
401 * Surface flip occur at next configured time (h_sync or v_sync flip)
402 */
403void dc_flip_surface_addrs(struct dc *dc,
404 const struct dc_surface *const surfaces[],
405 struct dc_flip_addrs flip_addrs[],
406 uint32_t count);
407
408/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500409 * Set up surface attributes and associate to a stream
410 * The surfaces parameter is an absolute set of all surface active for the stream.
411 * If no surfaces are provided, the stream will be blanked; no memory read.
Harry Wentland45622362017-09-12 15:58:20 -0400412 * Any flip related attribute changes must be done through this interface.
413 *
414 * After this call:
Aric Cyrab2541b2016-12-29 15:27:12 -0500415 * Surfaces attributes are programmed and configured to be composed into stream.
Harry Wentland45622362017-09-12 15:58:20 -0400416 * This does not trigger a flip. No surface address is programmed.
417 */
418
Aric Cyrab2541b2016-12-29 15:27:12 -0500419bool dc_commit_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400420 struct dc *dc,
421 const struct dc_surface **dc_surfaces,
422 uint8_t surface_count,
Aric Cyrab2541b2016-12-29 15:27:12 -0500423 const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400424
Aric Cyrab2541b2016-12-29 15:27:12 -0500425bool dc_pre_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400426 struct dc *dc,
427 const struct dc_surface *const *new_surfaces,
428 uint8_t new_surface_count,
Aric Cyrab2541b2016-12-29 15:27:12 -0500429 const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400430
Aric Cyrab2541b2016-12-29 15:27:12 -0500431bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400432 struct dc *dc);
433
Aric Cyrab2541b2016-12-29 15:27:12 -0500434void dc_update_surfaces_for_stream(struct dc *dc, struct dc_surface_update *updates,
435 int surface_count, const struct dc_stream *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400436
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400437/* Surface update type is used by dc_update_surfaces_and_stream
438 * The update type is determined at the very beginning of the function based
439 * on parameters passed in and decides how much programming (or updating) is
440 * going to be done during the call.
441 *
442 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
443 * logical calculations or hardware register programming. This update MUST be
444 * ISR safe on windows. Currently fast update will only be used to flip surface
445 * address.
446 *
447 * UPDATE_TYPE_MED is used for slower updates which require significant hw
448 * re-programming however do not affect bandwidth consumption or clock
449 * requirements. At present, this is the level at which front end updates
450 * that do not require us to run bw_calcs happen. These are in/out transfer func
451 * updates, viewport offset changes, recout size changes and pixel depth changes.
452 * This update can be done at ISR, but we want to minimize how often this happens.
453 *
454 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
455 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
456 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
457 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
458 * a full update. This cannot be done at ISR level and should be a rare event.
459 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
460 * underscan we don't expect to see this call at all.
461 */
462
Leon Elazar5869b0f2017-03-01 12:30:11 -0500463enum surface_update_type {
464 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400465 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500466 UPDATE_TYPE_FULL, /* may need to shuffle resources */
467};
468
Harry Wentland45622362017-09-12 15:58:20 -0400469/*******************************************************************************
470 * Stream Interfaces
471 ******************************************************************************/
472struct dc_stream {
473 const struct dc_sink *sink;
474 struct dc_crtc_timing timing;
Sylvia Tsai8b320762017-04-04 17:28:17 -0400475 enum signal_type output_signal;
Harry Wentland45622362017-09-12 15:58:20 -0400476
477 enum dc_color_space output_color_space;
Ding Wangb92033b2017-04-12 15:29:13 -0400478 enum dc_dither_option dither_option;
Harry Wentland45622362017-09-12 15:58:20 -0400479
Aric Cyrab2541b2016-12-29 15:27:12 -0500480 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400481 struct rect dst; /* stream addressable area */
482
483 struct audio_info audio_info;
484
485 bool ignore_msa_timing_param;
486
487 struct freesync_context freesync_ctx;
488
Anthony Koo90e508b2016-12-15 12:09:46 -0500489 const struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400490 struct colorspace_transform gamut_remap_matrix;
491 struct csc_transform csc_color_matrix;
Anthony Koo90e508b2016-12-15 12:09:46 -0500492
Harry Wentland45622362017-09-12 15:58:20 -0400493 /* TODO: custom INFO packets */
494 /* TODO: ABM info (DMCU) */
495 /* TODO: PSR info */
496 /* TODO: CEA VIC */
497};
498
Leon Elazara783e7b2017-03-09 14:38:15 -0500499struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500500 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500501 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400502 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500503};
504
505
506/*
507 * Setup stream attributes if no stream updates are provided
508 * there will be no impact on the stream parameters
509 *
510 * Set up surface attributes and associate to a stream
511 * The surfaces parameter is an absolute set of all surface active for the stream.
512 * If no surfaces are provided, the stream will be blanked; no memory read.
513 * Any flip related attribute changes must be done through this interface.
514 *
515 * After this call:
516 * Surfaces attributes are programmed and configured to be composed into stream.
517 * This does not trigger a flip. No surface address is programmed.
518 *
519 */
520
521void dc_update_surfaces_and_stream(struct dc *dc,
522 struct dc_surface_update *surface_updates, int surface_count,
523 const struct dc_stream *dc_stream,
524 struct dc_stream_update *stream_update);
525
Aric Cyrab2541b2016-12-29 15:27:12 -0500526/*
527 * Log the current stream state.
528 */
529void dc_stream_log(
530 const struct dc_stream *stream,
531 struct dal_logger *dc_logger,
532 enum dc_log_type log_type);
533
534uint8_t dc_get_current_stream_count(const struct dc *dc);
535struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
536
537/*
538 * Return the current frame counter.
539 */
540uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
541
542/* TODO: Return parsed values rather than direct register read
543 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
544 * being refactored properly to be dce-specific
545 */
Sylvia Tsai81c50962017-04-11 15:15:28 -0400546bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
547 uint32_t *v_blank_start,
548 uint32_t *v_blank_end,
549 uint32_t *h_position,
550 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500551
552/*
553 * Structure to store surface/stream associations for validation
554 */
555struct dc_validation_set {
556 const struct dc_stream *stream;
557 const struct dc_surface *surfaces[MAX_SURFACES];
558 uint8_t surface_count;
559};
560
561/*
562 * This function takes a set of resources and checks that they are cofunctional.
563 *
564 * After this call:
565 * No hardware is programmed for call. Only validation is done.
566 */
Harry Wentland07d72b32017-03-29 11:22:05 -0400567struct validate_context *dc_get_validate_context(
568 const struct dc *dc,
569 const struct dc_validation_set set[],
570 uint8_t set_count);
571
Aric Cyrab2541b2016-12-29 15:27:12 -0500572bool dc_validate_resources(
573 const struct dc *dc,
574 const struct dc_validation_set set[],
575 uint8_t set_count);
576
577/*
578 * This function takes a stream and checks if it is guaranteed to be supported.
579 * Guaranteed means that MAX_COFUNC similar streams are supported.
580 *
581 * After this call:
582 * No hardware is programmed for call. Only validation is done.
583 */
584
585bool dc_validate_guaranteed(
586 const struct dc *dc,
587 const struct dc_stream *stream);
588
Harry Wentland8122a252017-03-29 11:15:14 -0400589void dc_resource_validate_ctx_copy_construct(
590 const struct validate_context *src_ctx,
591 struct validate_context *dst_ctx);
592
593void dc_resource_validate_ctx_destruct(struct validate_context *context);
594
Aric Cyrab2541b2016-12-29 15:27:12 -0500595/*
596 * Set up streams and links associated to drive sinks
597 * The streams parameter is an absolute set of all active streams.
598 *
599 * After this call:
600 * Phy, Encoder, Timing Generator are programmed and enabled.
601 * New streams are enabled with blank stream; no memory read.
602 */
603bool dc_commit_streams(
604 struct dc *dc,
605 const struct dc_stream *streams[],
606 uint8_t stream_count);
607
Harry Wentland45622362017-09-12 15:58:20 -0400608/**
609 * Create a new default stream for the requested sink
610 */
611struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);
612
613void dc_stream_retain(const struct dc_stream *dc_stream);
614void dc_stream_release(const struct dc_stream *dc_stream);
615
616struct dc_stream_status {
Aric Cyrab2541b2016-12-29 15:27:12 -0500617 int primary_otg_inst;
618 int surface_count;
619 const struct dc_surface *surfaces[MAX_SURFACE_NUM];
620
Harry Wentland45622362017-09-12 15:58:20 -0400621 /*
622 * link this stream passes through
623 */
624 const struct dc_link *link;
625};
626
627const struct dc_stream_status *dc_stream_get_status(
628 const struct dc_stream *dc_stream);
629
Leon Elazar5869b0f2017-03-01 12:30:11 -0500630enum surface_update_type dc_check_update_surfaces_for_stream(
631 struct dc *dc,
632 struct dc_surface_update *updates,
633 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400634 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500635 const struct dc_stream_status *stream_status);
636
Harry Wentland45622362017-09-12 15:58:20 -0400637/*******************************************************************************
638 * Link Interfaces
639 ******************************************************************************/
640
641/*
642 * A link contains one or more sinks and their connected status.
643 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
644 */
645struct dc_link {
646 const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
647 unsigned int sink_count;
648 const struct dc_sink *local_sink;
649 unsigned int link_index;
650 enum dc_connection_type type;
651 enum signal_type connector_signal;
652 enum dc_irq_source irq_source_hpd;
653 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
654 /* caps is the same as reported_link_cap. link_traing use
655 * reported_link_cap. Will clean up. TODO
656 */
657 struct dc_link_settings reported_link_cap;
658 struct dc_link_settings verified_link_cap;
659 struct dc_link_settings max_link_setting;
660 struct dc_link_settings cur_link_settings;
661 struct dc_lane_settings cur_lane_setting;
662
663 uint8_t ddc_hw_inst;
664 uint8_t link_enc_hw_inst;
665
Harry Wentland45622362017-09-12 15:58:20 -0400666 bool test_pattern_enabled;
667 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500668
669 void *priv;
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400670 bool aux_mode;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400671
672 struct ddc_service *ddc;
Harry Wentland45622362017-09-12 15:58:20 -0400673};
674
675struct dpcd_caps {
676 union dpcd_rev dpcd_rev;
677 union max_lane_count max_ln_count;
678 union max_down_spread max_down_spread;
679
680 /* dongle type (DP converter, CV smart dongle) */
681 enum display_dongle_type dongle_type;
682 /* Dongle's downstream count. */
683 union sink_count sink_count;
684 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
685 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
Charlene Liu03f5c682017-04-21 17:15:40 -0400686 struct dc_dongle_caps dongle_caps;
Harry Wentland45622362017-09-12 15:58:20 -0400687
688 bool allow_invalid_MSA_timing_param;
689 bool panel_mode_edp;
690 uint32_t sink_dev_id;
691 uint32_t branch_dev_id;
692 int8_t branch_dev_name[6];
693 int8_t branch_hw_revision;
694};
695
696struct dc_link_status {
697 struct dpcd_caps *dpcd_caps;
698};
699
700const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
701
702/*
703 * Return an enumerated dc_link. dc_link order is constant and determined at
704 * boot time. They cannot be created or destroyed.
705 * Use dc_get_caps() to get number of links.
706 */
707const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
708
709/* Return id of physical connector represented by a dc_link at link_index.*/
710const struct graphics_object_id dc_get_link_id_at_index(
711 struct dc *dc, uint32_t link_index);
712
713/* Set backlight level of an embedded panel (eDP, LVDS). */
714bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
715 uint32_t frame_ramp, const struct dc_stream *stream);
716
Harry Wentland45622362017-09-12 15:58:20 -0400717bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
718
719bool dc_link_setup_psr(const struct dc_link *dc_link,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400720 const struct dc_stream *stream, struct psr_config *psr_config);
Harry Wentland45622362017-09-12 15:58:20 -0400721
722/* Request DC to detect if there is a Panel connected.
723 * boot - If this call is during initial boot.
724 * Return false for any type of detection failure or MST detection
725 * true otherwise. True meaning further action is required (status update
726 * and OS notification).
727 */
728bool dc_link_detect(const struct dc_link *dc_link, bool boot);
729
730/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
731 * Return:
732 * true - Downstream port status changed. DM should call DC to do the
733 * detection.
734 * false - no change in Downstream port status. No further action required
735 * from DM. */
736bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link);
737
738struct dc_sink_init_data;
739
740struct dc_sink *dc_link_add_remote_sink(
741 const struct dc_link *dc_link,
742 const uint8_t *edid,
743 int len,
744 struct dc_sink_init_data *init_data);
745
746void dc_link_remove_remote_sink(
747 const struct dc_link *link,
748 const struct dc_sink *sink);
749
750/* Used by diagnostics for virtual link at the moment */
751void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);
752
753void dc_link_dp_set_drive_settings(
Zeyu Fand27383a2017-04-21 10:55:01 -0400754 const struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400755 struct link_training_settings *lt_settings);
756
757bool dc_link_dp_perform_link_training(
758 struct dc_link *link,
759 const struct dc_link_settings *link_setting,
760 bool skip_video_pattern);
761
762void dc_link_dp_enable_hpd(const struct dc_link *link);
763
764void dc_link_dp_disable_hpd(const struct dc_link *link);
765
766bool dc_link_dp_set_test_pattern(
767 const struct dc_link *link,
768 enum dp_test_pattern test_pattern,
769 const struct link_training_settings *p_link_settings,
770 const unsigned char *p_custom_pattern,
771 unsigned int cust_pattern_size);
772
773/*******************************************************************************
774 * Sink Interfaces - A sink corresponds to a display output device
775 ******************************************************************************/
776
xhdu8c895312017-03-21 11:05:32 -0400777struct dc_container_id {
778 // 128bit GUID in binary form
779 unsigned char guid[16];
780 // 8 byte port ID -> ELD.PortID
781 unsigned int portId[2];
782 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
783 unsigned short manufacturerName;
784 // 2 byte product code -> ELD.ProductCode
785 unsigned short productCode;
786};
787
Harry Wentland45622362017-09-12 15:58:20 -0400788/*
789 * The sink structure contains EDID and other display device properties
790 */
791struct dc_sink {
792 enum signal_type sink_signal;
793 struct dc_edid dc_edid; /* raw edid */
794 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400795 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500796 uint32_t dongle_max_pix_clk;
797 bool converter_disable_audio;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500798 void *priv;
Harry Wentland45622362017-09-12 15:58:20 -0400799};
800
801void dc_sink_retain(const struct dc_sink *sink);
802void dc_sink_release(const struct dc_sink *sink);
803
804const struct audio **dc_get_audios(struct dc *dc);
805
806struct dc_sink_init_data {
807 enum signal_type sink_signal;
808 const struct dc_link *link;
809 uint32_t dongle_max_pix_clk;
810 bool converter_disable_audio;
811};
812
813struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
xhdu8c895312017-03-21 11:05:32 -0400814bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
815bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
Harry Wentland45622362017-09-12 15:58:20 -0400816
817/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500818 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400819 ******************************************************************************/
820/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500821bool dc_stream_set_cursor_attributes(
822 const struct dc_stream *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400823 const struct dc_cursor_attributes *attributes);
824
Aric Cyrab2541b2016-12-29 15:27:12 -0500825bool dc_stream_set_cursor_position(
826 const struct dc_stream *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400827 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400828
829/* Newer interfaces */
830struct dc_cursor {
831 struct dc_plane_address address;
832 struct dc_cursor_attributes attributes;
833};
834
Harry Wentland45622362017-09-12 15:58:20 -0400835/*******************************************************************************
836 * Interrupt interfaces
837 ******************************************************************************/
838enum dc_irq_source dc_interrupt_to_irq_source(
839 struct dc *dc,
840 uint32_t src_id,
841 uint32_t ext_id);
842void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
843void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
844enum dc_irq_source dc_get_hpd_irq_source_at_index(
845 struct dc *dc, uint32_t link_index);
846
847/*******************************************************************************
848 * Power Interfaces
849 ******************************************************************************/
850
851void dc_set_power_state(
852 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400853 enum dc_acpi_cm_power_state power_state);
Harry Wentland45622362017-09-12 15:58:20 -0400854void dc_resume(const struct dc *dc);
855
Harry Wentland45622362017-09-12 15:58:20 -0400856/*
857 * DPCD access interfaces
858 */
859
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400860bool dc_read_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400861 struct dc *dc,
862 uint32_t link_index,
863 uint32_t address,
864 uint8_t *data,
865 uint32_t size);
866
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400867bool dc_write_aux_dpcd(
Harry Wentland45622362017-09-12 15:58:20 -0400868 struct dc *dc,
869 uint32_t link_index,
870 uint32_t address,
871 const uint8_t *data,
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500872 uint32_t size);
873
Andrey Grodzovsky7c7f5b12017-03-28 16:57:52 -0400874bool dc_read_aux_i2c(
875 struct dc *dc,
876 uint32_t link_index,
877 enum i2c_mot_mode mot,
878 uint32_t address,
879 uint8_t *data,
880 uint32_t size);
881
882bool dc_write_aux_i2c(
883 struct dc *dc,
884 uint32_t link_index,
885 enum i2c_mot_mode mot,
886 uint32_t address,
887 const uint8_t *data,
888 uint32_t size);
889
Zeyu Fan2b230ea2017-02-16 16:15:30 -0500890bool dc_query_ddc_data(
891 struct dc *dc,
892 uint32_t link_index,
893 uint32_t address,
894 uint8_t *write_buf,
895 uint32_t write_size,
896 uint8_t *read_buf,
897 uint32_t read_size);
Harry Wentland45622362017-09-12 15:58:20 -0400898
899bool dc_submit_i2c(
900 struct dc *dc,
901 uint32_t link_index,
902 struct i2c_command *cmd);
903
Anthony Koo5e7773a2017-01-23 16:55:20 -0500904
Harry Wentland45622362017-09-12 15:58:20 -0400905#endif /* DC_INTERFACE_H_ */