blob: 4b441f87f47afc29a138e8930b5f2cdfd983e059 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <drm/drmP.h>
34#include "radeon_drm.h"
35#include "radeon.h"
36
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037
38int radeon_ttm_init(struct radeon_device *rdev);
39void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010040static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/*
43 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
44 * function are calling it.
45 */
46
Jerome Glisse4c788672009-11-20 14:29:23 +010047static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020048{
Jerome Glisse4c788672009-11-20 14:29:23 +010049 struct radeon_bo *bo;
50
51 bo = container_of(tbo, struct radeon_bo, tbo);
52 mutex_lock(&bo->rdev->gem.mutex);
53 list_del_init(&bo->list);
54 mutex_unlock(&bo->rdev->gem.mutex);
55 radeon_bo_clear_surface_reg(bo);
56 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057}
58
Jerome Glissed03d8582009-12-14 21:02:09 +010059bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
60{
61 if (bo->destroy == &radeon_ttm_bo_destroy)
62 return true;
63 return false;
64}
65
Jerome Glisse312ea8d2009-12-07 15:52:58 +010066void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
67{
68 u32 c = 0;
69
70 rbo->placement.fpfn = 0;
71 rbo->placement.lpfn = 0;
72 rbo->placement.placement = rbo->placements;
73 rbo->placement.busy_placement = rbo->placements;
74 if (domain & RADEON_GEM_DOMAIN_VRAM)
75 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
76 TTM_PL_FLAG_VRAM;
77 if (domain & RADEON_GEM_DOMAIN_GTT)
78 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
79 if (domain & RADEON_GEM_DOMAIN_CPU)
80 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010081 if (!c)
82 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010083 rbo->placement.num_placement = c;
84 rbo->placement.num_busy_placement = c;
85}
86
Jerome Glisse4c788672009-11-20 14:29:23 +010087int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
88 unsigned long size, bool kernel, u32 domain,
89 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090{
Jerome Glisse4c788672009-11-20 14:29:23 +010091 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020092 enum ttm_bo_type type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093 int r;
94
95 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
96 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
97 }
98 if (kernel) {
99 type = ttm_bo_type_kernel;
100 } else {
101 type = ttm_bo_type_device;
102 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100103 *bo_ptr = NULL;
104 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
105 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106 return -ENOMEM;
Jerome Glisse4c788672009-11-20 14:29:23 +0100107 bo->rdev = rdev;
108 bo->gobj = gobj;
109 bo->surface_reg = -1;
110 INIT_LIST_HEAD(&bo->list);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100112 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100113 /* Kernel allocation are uninterruptible */
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100114 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
115 &bo->placement, 0, 0, !kernel, NULL, size,
116 &radeon_ttm_bo_destroy);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200117 if (unlikely(r != 0)) {
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100118 if (r != -ERESTARTSYS)
119 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100120 "object_init failed for (%lu, 0x%08X)\n",
121 size, domain);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 return r;
123 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100124 *bo_ptr = bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125 if (gobj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 mutex_lock(&bo->rdev->gem.mutex);
127 list_add_tail(&bo->list, &rdev->gem.objects);
128 mutex_unlock(&bo->rdev->gem.mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 }
130 return 0;
131}
132
Jerome Glisse4c788672009-11-20 14:29:23 +0100133int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200134{
Jerome Glisse4c788672009-11-20 14:29:23 +0100135 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 int r;
137
Jerome Glisse4c788672009-11-20 14:29:23 +0100138 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100140 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 return 0;
143 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100144 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200145 if (r) {
146 return r;
147 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100148 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100150 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100152 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 return 0;
154}
155
Jerome Glisse4c788672009-11-20 14:29:23 +0100156void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157{
Jerome Glisse4c788672009-11-20 14:29:23 +0100158 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100160 bo->kptr = NULL;
161 radeon_bo_check_tiling(bo, 0, 0);
162 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200163}
164
Jerome Glisse4c788672009-11-20 14:29:23 +0100165void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166{
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 struct ttm_buffer_object *tbo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168
Jerome Glisse4c788672009-11-20 14:29:23 +0100169 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 tbo = &((*bo)->tbo);
172 ttm_bo_unref(&tbo);
173 if (tbo == NULL)
174 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175}
176
Jerome Glisse4c788672009-11-20 14:29:23 +0100177int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200178{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100179 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 if (bo->pin_count) {
182 bo->pin_count++;
183 if (gpu_addr)
184 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 return 0;
186 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100187 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000188 if (domain == RADEON_GEM_DOMAIN_VRAM) {
189 /* force to pin into visible video ram */
190 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
191 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100192 for (i = 0; i < bo->placement.num_placement; i++)
193 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000194 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100195 if (likely(r == 0)) {
196 bo->pin_count = 1;
197 if (gpu_addr != NULL)
198 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100200 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100201 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 return r;
203}
204
Jerome Glisse4c788672009-11-20 14:29:23 +0100205int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100207 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208
Jerome Glisse4c788672009-11-20 14:29:23 +0100209 if (!bo->pin_count) {
210 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
211 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100213 bo->pin_count--;
214 if (bo->pin_count)
215 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100216 for (i = 0; i < bo->placement.num_placement; i++)
217 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000218 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100219 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100220 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100221 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200222}
223
Jerome Glisse4c788672009-11-20 14:29:23 +0100224int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225{
Dave Airlied796d842010-01-25 13:08:08 +1000226 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
227 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500228 if (rdev->mc.igp_sideport_enabled == false)
229 /* Useless to evict on IGP chips */
230 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231 }
232 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
233}
234
Jerome Glisse4c788672009-11-20 14:29:23 +0100235void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236{
Jerome Glisse4c788672009-11-20 14:29:23 +0100237 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 struct drm_gem_object *gobj;
239
240 if (list_empty(&rdev->gem.objects)) {
241 return;
242 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100243 dev_err(rdev->dev, "Userspace still has active objects !\n");
244 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100246 gobj = bo->gobj;
247 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
248 gobj, bo, (unsigned long)gobj->size,
249 *((unsigned long *)&gobj->refcount));
250 mutex_lock(&bo->rdev->gem.mutex);
251 list_del_init(&bo->list);
252 mutex_unlock(&bo->rdev->gem.mutex);
253 radeon_bo_unref(&bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254 gobj->driver_private = NULL;
255 drm_gem_object_unreference(gobj);
256 mutex_unlock(&rdev->ddev->struct_mutex);
257 }
258}
259
Jerome Glisse4c788672009-11-20 14:29:23 +0100260int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261{
Jerome Glissea4d68272009-09-11 13:00:43 +0200262 /* Add an MTRR for the VRAM */
263 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
264 MTRR_TYPE_WRCOMB, 1);
265 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
266 rdev->mc.mc_vram_size >> 20,
267 (unsigned long long)rdev->mc.aper_size >> 20);
268 DRM_INFO("RAM width %dbits %cDR\n",
269 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 return radeon_ttm_init(rdev);
271}
272
Jerome Glisse4c788672009-11-20 14:29:23 +0100273void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200274{
275 radeon_ttm_fini(rdev);
276}
277
Jerome Glisse4c788672009-11-20 14:29:23 +0100278void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
279 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280{
281 if (lobj->wdomain) {
282 list_add(&lobj->list, head);
283 } else {
284 list_add_tail(&lobj->list, head);
285 }
286}
287
Jerome Glisse4c788672009-11-20 14:29:23 +0100288int radeon_bo_list_reserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200289{
Jerome Glisse4c788672009-11-20 14:29:23 +0100290 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291 int r;
292
Dave Airlie9d8401f2009-10-08 09:28:19 +1000293 list_for_each_entry(lobj, head, list){
Jerome Glisse4c788672009-11-20 14:29:23 +0100294 r = radeon_bo_reserve(lobj->bo, false);
295 if (unlikely(r != 0))
296 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297 }
298 return 0;
299}
300
Jerome Glisse4c788672009-11-20 14:29:23 +0100301void radeon_bo_list_unreserve(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302{
Jerome Glisse4c788672009-11-20 14:29:23 +0100303 struct radeon_bo_list *lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304
Dave Airlie9d8401f2009-10-08 09:28:19 +1000305 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100306 /* only unreserve object we successfully reserved */
307 if (radeon_bo_is_reserved(lobj->bo))
308 radeon_bo_unreserve(lobj->bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309 }
310}
311
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100312int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313{
Jerome Glisse4c788672009-11-20 14:29:23 +0100314 struct radeon_bo_list *lobj;
315 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200316 int r;
317
Jerome Glisse4c788672009-11-20 14:29:23 +0100318 r = radeon_bo_list_reserve(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 return r;
321 }
Dave Airlie9d8401f2009-10-08 09:28:19 +1000322 list_for_each_entry(lobj, head, list) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100323 bo = lobj->bo;
324 if (!bo->pin_count) {
Michel Dänzer664f8652009-07-28 12:30:57 +0200325 if (lobj->wdomain) {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100326 radeon_ttm_placement_from_domain(bo,
327 lobj->wdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200328 } else {
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100329 radeon_ttm_placement_from_domain(bo,
330 lobj->rdomain);
Michel Dänzer664f8652009-07-28 12:30:57 +0200331 }
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100332 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000333 true, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100334 if (unlikely(r))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200335 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100337 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
338 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200339 }
340 return 0;
341}
342
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100343void radeon_bo_list_fence(struct list_head *head, void *fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344{
Jerome Glisse4c788672009-11-20 14:29:23 +0100345 struct radeon_bo_list *lobj;
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100346 struct radeon_bo *bo;
347 struct radeon_fence *old_fence = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100349 list_for_each_entry(lobj, head, list) {
350 bo = lobj->bo;
351 spin_lock(&bo->tbo.lock);
352 old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
353 bo->tbo.sync_obj = radeon_fence_ref(fence);
354 bo->tbo.sync_obj_arg = NULL;
355 spin_unlock(&bo->tbo.lock);
356 if (old_fence) {
357 radeon_fence_unref(&old_fence);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 }
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100359 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360}
361
Jerome Glisse4c788672009-11-20 14:29:23 +0100362int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 struct vm_area_struct *vma)
364{
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366}
367
Dave Airlie550e2d92009-12-09 14:15:38 +1000368int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369{
Jerome Glisse4c788672009-11-20 14:29:23 +0100370 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000371 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100372 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000373 int steal;
374 int i;
375
Jerome Glisse4c788672009-11-20 14:29:23 +0100376 BUG_ON(!atomic_read(&bo->tbo.reserved));
377
378 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000379 return 0;
380
Jerome Glisse4c788672009-11-20 14:29:23 +0100381 if (bo->surface_reg >= 0) {
382 reg = &rdev->surface_regs[bo->surface_reg];
383 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000384 goto out;
385 }
386
387 steal = -1;
388 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
389
390 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100391 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000392 break;
393
Jerome Glisse4c788672009-11-20 14:29:23 +0100394 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000395 if (old_object->pin_count == 0)
396 steal = i;
397 }
398
399 /* if we are all out */
400 if (i == RADEON_GEM_MAX_SURFACES) {
401 if (steal == -1)
402 return -ENOMEM;
403 /* find someone with a surface reg and nuke their BO */
404 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100405 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000406 /* blow away the mapping */
407 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000409 old_object->surface_reg = -1;
410 i = steal;
411 }
412
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 bo->surface_reg = i;
414 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000415
416out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100417 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
418 bo->tbo.mem.mm_node->start << PAGE_SHIFT,
419 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000420 return 0;
421}
422
Jerome Glisse4c788672009-11-20 14:29:23 +0100423static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000424{
Jerome Glisse4c788672009-11-20 14:29:23 +0100425 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000426 struct radeon_surface_reg *reg;
427
Jerome Glisse4c788672009-11-20 14:29:23 +0100428 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000429 return;
430
Jerome Glisse4c788672009-11-20 14:29:23 +0100431 reg = &rdev->surface_regs[bo->surface_reg];
432 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000433
Jerome Glisse4c788672009-11-20 14:29:23 +0100434 reg->bo = NULL;
435 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000436}
437
Jerome Glisse4c788672009-11-20 14:29:23 +0100438int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
439 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000440{
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 int r;
442
443 r = radeon_bo_reserve(bo, false);
444 if (unlikely(r != 0))
445 return r;
446 bo->tiling_flags = tiling_flags;
447 bo->pitch = pitch;
448 radeon_bo_unreserve(bo);
449 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000450}
451
Jerome Glisse4c788672009-11-20 14:29:23 +0100452void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
453 uint32_t *tiling_flags,
454 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000455{
Jerome Glisse4c788672009-11-20 14:29:23 +0100456 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000457 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000459 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100460 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000461}
462
Jerome Glisse4c788672009-11-20 14:29:23 +0100463int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
464 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000465{
Jerome Glisse4c788672009-11-20 14:29:23 +0100466 BUG_ON(!atomic_read(&bo->tbo.reserved));
467
468 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000469 return 0;
470
471 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100472 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000473 return 0;
474 }
475
Jerome Glisse4c788672009-11-20 14:29:23 +0100476 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000477 if (!has_moved)
478 return 0;
479
Jerome Glisse4c788672009-11-20 14:29:23 +0100480 if (bo->surface_reg >= 0)
481 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000482 return 0;
483 }
484
Jerome Glisse4c788672009-11-20 14:29:23 +0100485 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000486 return 0;
487
Jerome Glisse4c788672009-11-20 14:29:23 +0100488 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000489}
490
491void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100492 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000493{
Jerome Glissed03d8582009-12-14 21:02:09 +0100494 struct radeon_bo *rbo;
495 if (!radeon_ttm_bo_is_radeon_bo(bo))
496 return;
497 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100498 radeon_bo_check_tiling(rbo, 0, 1);
Dave Airliee024e112009-06-24 09:48:08 +1000499}
500
501void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
502{
Jerome Glissed03d8582009-12-14 21:02:09 +0100503 struct radeon_bo *rbo;
504 if (!radeon_ttm_bo_is_radeon_bo(bo))
505 return;
506 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100507 radeon_bo_check_tiling(rbo, 0, 0);
Dave Airliee024e112009-06-24 09:48:08 +1000508}