blob: b598ebdefdee3d859d2a56073bd230faa40ab97a [file] [log] [blame]
Stephen Warren71f78e22011-01-07 22:36:14 -07001/*
Stephen Warrenef280d32012-04-05 15:54:53 -06002 * tegra20_i2s.c - Tegra20 I2S driver
Stephen Warren71f78e22011-01-07 22:36:14 -07003 *
4 * Author: Stephen Warren <swarren@nvidia.com>
Stephen Warren518de862012-03-20 14:55:49 -06005 * Copyright (C) 2010,2012 - NVIDIA, Inc.
Stephen Warren71f78e22011-01-07 22:36:14 -07006 *
7 * Based on code copyright/by:
8 *
9 * Copyright (c) 2009-2010, NVIDIA Corporation.
10 * Scott Peterson <speterson@nvidia.com>
11 *
12 * Copyright (C) 2010 Google, Inc.
13 * Iliyan Malchev <malchev@google.com>
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * version 2 as published by the Free Software Foundation.
18 *
19 * This program is distributed in the hope that it will be useful, but
20 * WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
22 * General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
27 * 02110-1301 USA
28 *
29 */
30
31#include <linux/clk.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070032#include <linux/debugfs.h>
33#include <linux/device.h>
Stephen Warren7613c502012-04-06 11:12:25 -060034#include <linux/io.h>
35#include <linux/module.h>
36#include <linux/of.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070037#include <linux/platform_device.h>
Stephen Warren82ef0ae2012-04-09 09:52:22 -060038#include <linux/pm_runtime.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070039#include <linux/seq_file.h>
40#include <linux/slab.h>
Stephen Warren71f78e22011-01-07 22:36:14 -070041#include <sound/core.h>
42#include <sound/pcm.h>
43#include <sound/pcm_params.h>
44#include <sound/soc.h>
45
Stephen Warrenef280d32012-04-05 15:54:53 -060046#include "tegra20_i2s.h"
Stephen Warren71f78e22011-01-07 22:36:14 -070047
Stephen Warren896637a2012-04-06 10:30:52 -060048#define DRV_NAME "tegra20-i2s"
Stephen Warren71f78e22011-01-07 22:36:14 -070049
Stephen Warren896637a2012-04-06 10:30:52 -060050static inline void tegra20_i2s_write(struct tegra20_i2s *i2s, u32 reg, u32 val)
Stephen Warren71f78e22011-01-07 22:36:14 -070051{
52 __raw_writel(val, i2s->regs + reg);
53}
54
Stephen Warren896637a2012-04-06 10:30:52 -060055static inline u32 tegra20_i2s_read(struct tegra20_i2s *i2s, u32 reg)
Stephen Warren71f78e22011-01-07 22:36:14 -070056{
57 return __raw_readl(i2s->regs + reg);
58}
59
Stephen Warren82ef0ae2012-04-09 09:52:22 -060060static int tegra20_i2s_runtime_suspend(struct device *dev)
61{
62 struct tegra20_i2s *i2s = dev_get_drvdata(dev);
63
64 clk_disable(i2s->clk_i2s);
65
66 return 0;
67}
68
69static int tegra20_i2s_runtime_resume(struct device *dev)
70{
71 struct tegra20_i2s *i2s = dev_get_drvdata(dev);
72 int ret;
73
74 ret = clk_enable(i2s->clk_i2s);
75 if (ret) {
76 dev_err(dev, "clk_enable failed: %d\n", ret);
77 return ret;
78 }
79
80 return 0;
81}
82
Stephen Warren71f78e22011-01-07 22:36:14 -070083#ifdef CONFIG_DEBUG_FS
Stephen Warren896637a2012-04-06 10:30:52 -060084static int tegra20_i2s_show(struct seq_file *s, void *unused)
Stephen Warren71f78e22011-01-07 22:36:14 -070085{
86#define REG(r) { r, #r }
87 static const struct {
88 int offset;
89 const char *name;
90 } regs[] = {
Stephen Warren896637a2012-04-06 10:30:52 -060091 REG(TEGRA20_I2S_CTRL),
92 REG(TEGRA20_I2S_STATUS),
93 REG(TEGRA20_I2S_TIMING),
94 REG(TEGRA20_I2S_FIFO_SCR),
95 REG(TEGRA20_I2S_PCM_CTRL),
96 REG(TEGRA20_I2S_NW_CTRL),
97 REG(TEGRA20_I2S_TDM_CTRL),
98 REG(TEGRA20_I2S_TDM_TX_RX_CTRL),
Stephen Warren71f78e22011-01-07 22:36:14 -070099 };
100#undef REG
101
Stephen Warren896637a2012-04-06 10:30:52 -0600102 struct tegra20_i2s *i2s = s->private;
Stephen Warren71f78e22011-01-07 22:36:14 -0700103 int i;
104
105 for (i = 0; i < ARRAY_SIZE(regs); i++) {
Stephen Warren896637a2012-04-06 10:30:52 -0600106 u32 val = tegra20_i2s_read(i2s, regs[i].offset);
Stephen Warren71f78e22011-01-07 22:36:14 -0700107 seq_printf(s, "%s = %08x\n", regs[i].name, val);
108 }
109
110 return 0;
111}
112
Stephen Warren896637a2012-04-06 10:30:52 -0600113static int tegra20_i2s_debug_open(struct inode *inode, struct file *file)
Stephen Warren71f78e22011-01-07 22:36:14 -0700114{
Stephen Warren896637a2012-04-06 10:30:52 -0600115 return single_open(file, tegra20_i2s_show, inode->i_private);
Stephen Warren71f78e22011-01-07 22:36:14 -0700116}
117
Stephen Warren896637a2012-04-06 10:30:52 -0600118static const struct file_operations tegra20_i2s_debug_fops = {
119 .open = tegra20_i2s_debug_open,
Stephen Warren71f78e22011-01-07 22:36:14 -0700120 .read = seq_read,
121 .llseek = seq_lseek,
122 .release = single_release,
123};
124
Stephen Warren896637a2012-04-06 10:30:52 -0600125static void tegra20_i2s_debug_add(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700126{
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700127 i2s->debug = debugfs_create_file(i2s->dai.name, S_IRUGO,
128 snd_soc_debugfs_root, i2s,
Stephen Warren896637a2012-04-06 10:30:52 -0600129 &tegra20_i2s_debug_fops);
Stephen Warren71f78e22011-01-07 22:36:14 -0700130}
131
Stephen Warren896637a2012-04-06 10:30:52 -0600132static void tegra20_i2s_debug_remove(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700133{
134 if (i2s->debug)
135 debugfs_remove(i2s->debug);
136}
137#else
Stephen Warren896637a2012-04-06 10:30:52 -0600138static inline void tegra20_i2s_debug_add(struct tegra20_i2s *i2s, int id)
Stephen Warren71f78e22011-01-07 22:36:14 -0700139{
140}
141
Stephen Warren896637a2012-04-06 10:30:52 -0600142static inline void tegra20_i2s_debug_remove(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700143{
144}
145#endif
146
Stephen Warren896637a2012-04-06 10:30:52 -0600147static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
Stephen Warren71f78e22011-01-07 22:36:14 -0700148 unsigned int fmt)
149{
Stephen Warren896637a2012-04-06 10:30:52 -0600150 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700151
152 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
153 case SND_SOC_DAIFMT_NB_NF:
154 break;
155 default:
156 return -EINVAL;
157 }
158
Stephen Warren896637a2012-04-06 10:30:52 -0600159 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_MASTER_ENABLE;
Stephen Warren71f78e22011-01-07 22:36:14 -0700160 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
161 case SND_SOC_DAIFMT_CBS_CFS:
Stephen Warren896637a2012-04-06 10:30:52 -0600162 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
Stephen Warren71f78e22011-01-07 22:36:14 -0700163 break;
164 case SND_SOC_DAIFMT_CBM_CFM:
165 break;
166 default:
167 return -EINVAL;
168 }
169
Stephen Warren896637a2012-04-06 10:30:52 -0600170 i2s->reg_ctrl &= ~(TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
171 TEGRA20_I2S_CTRL_LRCK_MASK);
Stephen Warren71f78e22011-01-07 22:36:14 -0700172 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
173 case SND_SOC_DAIFMT_DSP_A:
Stephen Warren896637a2012-04-06 10:30:52 -0600174 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
175 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700176 break;
177 case SND_SOC_DAIFMT_DSP_B:
Stephen Warren896637a2012-04-06 10:30:52 -0600178 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
179 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700180 break;
181 case SND_SOC_DAIFMT_I2S:
Stephen Warren896637a2012-04-06 10:30:52 -0600182 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
183 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700184 break;
185 case SND_SOC_DAIFMT_RIGHT_J:
Stephen Warren896637a2012-04-06 10:30:52 -0600186 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
187 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700188 break;
189 case SND_SOC_DAIFMT_LEFT_J:
Stephen Warren896637a2012-04-06 10:30:52 -0600190 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
191 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
Stephen Warren71f78e22011-01-07 22:36:14 -0700192 break;
193 default:
194 return -EINVAL;
195 }
196
197 return 0;
198}
199
Stephen Warren896637a2012-04-06 10:30:52 -0600200static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
201 struct snd_pcm_hw_params *params,
202 struct snd_soc_dai *dai)
Stephen Warren71f78e22011-01-07 22:36:14 -0700203{
Stephen Warren7deb2b42012-03-30 17:07:21 -0600204 struct device *dev = substream->pcm->card->dev;
Stephen Warren896637a2012-04-06 10:30:52 -0600205 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700206 u32 reg;
207 int ret, sample_size, srate, i2sclock, bitcnt;
208
Stephen Warren896637a2012-04-06 10:30:52 -0600209 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
Stephen Warren71f78e22011-01-07 22:36:14 -0700210 switch (params_format(params)) {
211 case SNDRV_PCM_FORMAT_S16_LE:
Stephen Warren896637a2012-04-06 10:30:52 -0600212 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_16;
Stephen Warren71f78e22011-01-07 22:36:14 -0700213 sample_size = 16;
214 break;
215 case SNDRV_PCM_FORMAT_S24_LE:
Stephen Warren896637a2012-04-06 10:30:52 -0600216 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_24;
Stephen Warren71f78e22011-01-07 22:36:14 -0700217 sample_size = 24;
218 break;
219 case SNDRV_PCM_FORMAT_S32_LE:
Stephen Warren896637a2012-04-06 10:30:52 -0600220 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_BIT_SIZE_32;
Stephen Warren71f78e22011-01-07 22:36:14 -0700221 sample_size = 32;
222 break;
223 default:
224 return -EINVAL;
225 }
226
227 srate = params_rate(params);
228
229 /* Final "* 2" required by Tegra hardware */
230 i2sclock = srate * params_channels(params) * sample_size * 2;
231
232 ret = clk_set_rate(i2s->clk_i2s, i2sclock);
233 if (ret) {
234 dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
235 return ret;
236 }
237
238 bitcnt = (i2sclock / (2 * srate)) - 1;
Stephen Warren896637a2012-04-06 10:30:52 -0600239 if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
Stephen Warren71f78e22011-01-07 22:36:14 -0700240 return -EINVAL;
Stephen Warren896637a2012-04-06 10:30:52 -0600241 reg = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
Stephen Warren71f78e22011-01-07 22:36:14 -0700242
243 if (i2sclock % (2 * srate))
Stephen Warren896637a2012-04-06 10:30:52 -0600244 reg |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
Stephen Warren71f78e22011-01-07 22:36:14 -0700245
Stephen Warren896637a2012-04-06 10:30:52 -0600246 tegra20_i2s_write(i2s, TEGRA20_I2S_TIMING, reg);
Stephen Warren71f78e22011-01-07 22:36:14 -0700247
Stephen Warren896637a2012-04-06 10:30:52 -0600248 tegra20_i2s_write(i2s, TEGRA20_I2S_FIFO_SCR,
249 TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
250 TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
Stephen Warren71f78e22011-01-07 22:36:14 -0700251
252 return 0;
253}
254
Stephen Warren896637a2012-04-06 10:30:52 -0600255static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700256{
Stephen Warren896637a2012-04-06 10:30:52 -0600257 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_FIFO1_ENABLE;
258 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700259}
260
Stephen Warren896637a2012-04-06 10:30:52 -0600261static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700262{
Stephen Warren896637a2012-04-06 10:30:52 -0600263 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_FIFO1_ENABLE;
264 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700265}
266
Stephen Warren896637a2012-04-06 10:30:52 -0600267static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700268{
Stephen Warren896637a2012-04-06 10:30:52 -0600269 i2s->reg_ctrl |= TEGRA20_I2S_CTRL_FIFO2_ENABLE;
270 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700271}
272
Stephen Warren896637a2012-04-06 10:30:52 -0600273static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
Stephen Warren71f78e22011-01-07 22:36:14 -0700274{
Stephen Warren896637a2012-04-06 10:30:52 -0600275 i2s->reg_ctrl &= ~TEGRA20_I2S_CTRL_FIFO2_ENABLE;
276 tegra20_i2s_write(i2s, TEGRA20_I2S_CTRL, i2s->reg_ctrl);
Stephen Warren71f78e22011-01-07 22:36:14 -0700277}
278
Stephen Warren896637a2012-04-06 10:30:52 -0600279static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
280 struct snd_soc_dai *dai)
Stephen Warren71f78e22011-01-07 22:36:14 -0700281{
Stephen Warren896637a2012-04-06 10:30:52 -0600282 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700283
284 switch (cmd) {
285 case SNDRV_PCM_TRIGGER_START:
286 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
287 case SNDRV_PCM_TRIGGER_RESUME:
Stephen Warren71f78e22011-01-07 22:36:14 -0700288 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Stephen Warren896637a2012-04-06 10:30:52 -0600289 tegra20_i2s_start_playback(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700290 else
Stephen Warren896637a2012-04-06 10:30:52 -0600291 tegra20_i2s_start_capture(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700292 break;
293 case SNDRV_PCM_TRIGGER_STOP:
294 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
295 case SNDRV_PCM_TRIGGER_SUSPEND:
296 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Stephen Warren896637a2012-04-06 10:30:52 -0600297 tegra20_i2s_stop_playback(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700298 else
Stephen Warren896637a2012-04-06 10:30:52 -0600299 tegra20_i2s_stop_capture(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700300 break;
301 default:
302 return -EINVAL;
303 }
304
305 return 0;
306}
307
Stephen Warren896637a2012-04-06 10:30:52 -0600308static int tegra20_i2s_probe(struct snd_soc_dai *dai)
Stephen Warren71f78e22011-01-07 22:36:14 -0700309{
Stephen Warren896637a2012-04-06 10:30:52 -0600310 struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700311
312 dai->capture_dma_data = &i2s->capture_dma_data;
313 dai->playback_dma_data = &i2s->playback_dma_data;
314
315 return 0;
316}
317
Stephen Warren896637a2012-04-06 10:30:52 -0600318static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
319 .set_fmt = tegra20_i2s_set_fmt,
320 .hw_params = tegra20_i2s_hw_params,
321 .trigger = tegra20_i2s_trigger,
Stephen Warren71f78e22011-01-07 22:36:14 -0700322};
323
Stephen Warren896637a2012-04-06 10:30:52 -0600324static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
325 .probe = tegra20_i2s_probe,
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700326 .playback = {
327 .channels_min = 2,
328 .channels_max = 2,
329 .rates = SNDRV_PCM_RATE_8000_96000,
330 .formats = SNDRV_PCM_FMTBIT_S16_LE,
Stephen Warren71f78e22011-01-07 22:36:14 -0700331 },
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700332 .capture = {
333 .channels_min = 2,
334 .channels_max = 2,
335 .rates = SNDRV_PCM_RATE_8000_96000,
336 .formats = SNDRV_PCM_FMTBIT_S16_LE,
Stephen Warren71f78e22011-01-07 22:36:14 -0700337 },
Stephen Warren896637a2012-04-06 10:30:52 -0600338 .ops = &tegra20_i2s_dai_ops,
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700339 .symmetric_rates = 1,
Stephen Warren71f78e22011-01-07 22:36:14 -0700340};
341
Stephen Warren896637a2012-04-06 10:30:52 -0600342static __devinit int tegra20_i2s_platform_probe(struct platform_device *pdev)
Stephen Warren71f78e22011-01-07 22:36:14 -0700343{
Stephen Warren896637a2012-04-06 10:30:52 -0600344 struct tegra20_i2s *i2s;
Stephen Warren71f78e22011-01-07 22:36:14 -0700345 struct resource *mem, *memregion, *dmareq;
Stephen Warrenbf554992011-11-29 18:36:48 -0700346 u32 of_dma[2];
347 u32 dma_ch;
Stephen Warren71f78e22011-01-07 22:36:14 -0700348 int ret;
349
Stephen Warren896637a2012-04-06 10:30:52 -0600350 i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
Stephen Warren71f78e22011-01-07 22:36:14 -0700351 if (!i2s) {
Stephen Warren896637a2012-04-06 10:30:52 -0600352 dev_err(&pdev->dev, "Can't allocate tegra20_i2s\n");
Stephen Warren71f78e22011-01-07 22:36:14 -0700353 ret = -ENOMEM;
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700354 goto err;
Stephen Warren71f78e22011-01-07 22:36:14 -0700355 }
356 dev_set_drvdata(&pdev->dev, i2s);
357
Stephen Warren896637a2012-04-06 10:30:52 -0600358 i2s->dai = tegra20_i2s_dai_template;
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700359 i2s->dai.name = dev_name(&pdev->dev);
360
Stephen Warrenb5f9cfe2011-07-01 13:56:14 -0600361 i2s->clk_i2s = clk_get(&pdev->dev, NULL);
Stephen Warren422650e2011-01-11 12:48:53 -0700362 if (IS_ERR(i2s->clk_i2s)) {
Stephen Warren713dce42011-01-28 14:26:41 -0700363 dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
Stephen Warren71f78e22011-01-07 22:36:14 -0700364 ret = PTR_ERR(i2s->clk_i2s);
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700365 goto err;
Stephen Warren71f78e22011-01-07 22:36:14 -0700366 }
367
368 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
369 if (!mem) {
370 dev_err(&pdev->dev, "No memory resource\n");
371 ret = -ENODEV;
372 goto err_clk_put;
373 }
374
375 dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
376 if (!dmareq) {
Stephen Warrenbf554992011-11-29 18:36:48 -0700377 if (of_property_read_u32_array(pdev->dev.of_node,
378 "nvidia,dma-request-selector",
379 of_dma, 2) < 0) {
380 dev_err(&pdev->dev, "No DMA resource\n");
381 ret = -ENODEV;
382 goto err_clk_put;
383 }
384 dma_ch = of_dma[1];
385 } else {
386 dma_ch = dmareq->start;
Stephen Warren71f78e22011-01-07 22:36:14 -0700387 }
388
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700389 memregion = devm_request_mem_region(&pdev->dev, mem->start,
390 resource_size(mem), DRV_NAME);
Stephen Warren71f78e22011-01-07 22:36:14 -0700391 if (!memregion) {
392 dev_err(&pdev->dev, "Memory region already claimed\n");
393 ret = -EBUSY;
394 goto err_clk_put;
395 }
396
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700397 i2s->regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
Stephen Warren71f78e22011-01-07 22:36:14 -0700398 if (!i2s->regs) {
399 dev_err(&pdev->dev, "ioremap failed\n");
400 ret = -ENOMEM;
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700401 goto err_clk_put;
Stephen Warren71f78e22011-01-07 22:36:14 -0700402 }
403
Stephen Warren896637a2012-04-06 10:30:52 -0600404 i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
Stephen Warren71f78e22011-01-07 22:36:14 -0700405 i2s->capture_dma_data.wrap = 4;
406 i2s->capture_dma_data.width = 32;
Stephen Warrenbf554992011-11-29 18:36:48 -0700407 i2s->capture_dma_data.req_sel = dma_ch;
Stephen Warren71f78e22011-01-07 22:36:14 -0700408
Stephen Warren896637a2012-04-06 10:30:52 -0600409 i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
Stephen Warren71f78e22011-01-07 22:36:14 -0700410 i2s->playback_dma_data.wrap = 4;
411 i2s->playback_dma_data.width = 32;
Stephen Warrenbf554992011-11-29 18:36:48 -0700412 i2s->playback_dma_data.req_sel = dma_ch;
Stephen Warren71f78e22011-01-07 22:36:14 -0700413
Stephen Warren896637a2012-04-06 10:30:52 -0600414 i2s->reg_ctrl = TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
Stephen Warren71f78e22011-01-07 22:36:14 -0700415
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600416 pm_runtime_enable(&pdev->dev);
417 if (!pm_runtime_enabled(&pdev->dev)) {
418 ret = tegra20_i2s_runtime_resume(&pdev->dev);
419 if (ret)
420 goto err_pm_disable;
421 }
422
Stephen Warrend4a2eca2011-11-23 13:33:25 -0700423 ret = snd_soc_register_dai(&pdev->dev, &i2s->dai);
Stephen Warren71f78e22011-01-07 22:36:14 -0700424 if (ret) {
425 dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
426 ret = -ENOMEM;
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600427 goto err_suspend;
Stephen Warren71f78e22011-01-07 22:36:14 -0700428 }
429
Stephen Warren518de862012-03-20 14:55:49 -0600430 ret = tegra_pcm_platform_register(&pdev->dev);
431 if (ret) {
432 dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
433 goto err_unregister_dai;
434 }
435
Stephen Warren896637a2012-04-06 10:30:52 -0600436 tegra20_i2s_debug_add(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700437
438 return 0;
439
Stephen Warren518de862012-03-20 14:55:49 -0600440err_unregister_dai:
441 snd_soc_unregister_dai(&pdev->dev);
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600442err_suspend:
443 if (!pm_runtime_status_suspended(&pdev->dev))
444 tegra20_i2s_runtime_suspend(&pdev->dev);
445err_pm_disable:
446 pm_runtime_disable(&pdev->dev);
Stephen Warren71f78e22011-01-07 22:36:14 -0700447err_clk_put:
448 clk_put(i2s->clk_i2s);
Stephen Warrenbea0ed02011-11-22 18:21:16 -0700449err:
Stephen Warren71f78e22011-01-07 22:36:14 -0700450 return ret;
451}
452
Stephen Warren896637a2012-04-06 10:30:52 -0600453static int __devexit tegra20_i2s_platform_remove(struct platform_device *pdev)
Stephen Warren71f78e22011-01-07 22:36:14 -0700454{
Stephen Warren896637a2012-04-06 10:30:52 -0600455 struct tegra20_i2s *i2s = dev_get_drvdata(&pdev->dev);
Stephen Warren71f78e22011-01-07 22:36:14 -0700456
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600457 pm_runtime_disable(&pdev->dev);
458 if (!pm_runtime_status_suspended(&pdev->dev))
459 tegra20_i2s_runtime_suspend(&pdev->dev);
460
Stephen Warren518de862012-03-20 14:55:49 -0600461 tegra_pcm_platform_unregister(&pdev->dev);
Stephen Warren71f78e22011-01-07 22:36:14 -0700462 snd_soc_unregister_dai(&pdev->dev);
463
Stephen Warren896637a2012-04-06 10:30:52 -0600464 tegra20_i2s_debug_remove(i2s);
Stephen Warren71f78e22011-01-07 22:36:14 -0700465
Stephen Warren71f78e22011-01-07 22:36:14 -0700466 clk_put(i2s->clk_i2s);
467
Stephen Warren71f78e22011-01-07 22:36:14 -0700468 return 0;
469}
470
Stephen Warren896637a2012-04-06 10:30:52 -0600471static const struct of_device_id tegra20_i2s_of_match[] __devinitconst = {
Stephen Warrenbf554992011-11-29 18:36:48 -0700472 { .compatible = "nvidia,tegra20-i2s", },
473 {},
474};
475
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600476static const struct dev_pm_ops tegra20_i2s_pm_ops __devinitconst = {
477 SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend,
478 tegra20_i2s_runtime_resume, NULL)
479};
480
Stephen Warren896637a2012-04-06 10:30:52 -0600481static struct platform_driver tegra20_i2s_driver = {
Stephen Warren71f78e22011-01-07 22:36:14 -0700482 .driver = {
483 .name = DRV_NAME,
484 .owner = THIS_MODULE,
Stephen Warren896637a2012-04-06 10:30:52 -0600485 .of_match_table = tegra20_i2s_of_match,
Stephen Warren82ef0ae2012-04-09 09:52:22 -0600486 .pm = &tegra20_i2s_pm_ops,
Stephen Warren71f78e22011-01-07 22:36:14 -0700487 },
Stephen Warren896637a2012-04-06 10:30:52 -0600488 .probe = tegra20_i2s_platform_probe,
489 .remove = __devexit_p(tegra20_i2s_platform_remove),
Stephen Warren71f78e22011-01-07 22:36:14 -0700490};
Stephen Warren896637a2012-04-06 10:30:52 -0600491module_platform_driver(tegra20_i2s_driver);
Stephen Warren71f78e22011-01-07 22:36:14 -0700492
493MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
Stephen Warren896637a2012-04-06 10:30:52 -0600494MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
Stephen Warren71f78e22011-01-07 22:36:14 -0700495MODULE_LICENSE("GPL");
Stephen Warren8eb34202011-02-10 15:37:19 -0700496MODULE_ALIAS("platform:" DRV_NAME);
Stephen Warren896637a2012-04-06 10:30:52 -0600497MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);