blob: dfd4149a43b61fc00419a50b61fb859448c9ea7e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/**
2 * \file radeon_drv.c
3 * ATI Radeon driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "radeon_drv.h"
35
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_pciids.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Dave Airlie10ebc0b2012-09-17 14:40:31 +100039#include <linux/pm_runtime.h>
40#include <linux/vga_switcheroo.h>
41#include "drm_crtc_helper.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042/*
43 * KMS wrapper.
Dave Airlie0de1a572010-03-01 16:32:15 +100044 * - 2.0.0 - initial interface
45 * - 2.1.0 - add square tiling interface
Alex Deucherfdb43522010-03-26 15:24:14 -040046 * - 2.2.0 - add r6xx/r7xx const buffer support
Marek Olšákcae94b02010-02-21 21:24:15 +010047 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
Jerome Glissebc35afd2010-05-12 18:01:13 +020048 * - 2.4.0 - add crtc id query
Alex Deucher148a03b2010-06-03 19:00:03 -040049 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
Dave Airlieab9e1f52010-07-13 11:11:11 +100050 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
Alex Deucher71901cc2010-10-21 13:45:30 -040051 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
Alex Deucher58bbf012011-01-24 17:14:26 -050052 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
Dave Airlie486af182011-03-01 14:32:27 +100053 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
Alex Deucherb8709892011-07-27 04:17:25 +000054 * 2.10.0 - fusion 2D tiling
55 * 2.11.0 - backend map, initial compute support for the CS checker
Marek Olšáke70f2242011-10-25 01:38:45 +020056 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
Marek Olšákdd220a02012-01-27 12:17:59 -050057 * 2.13.0 - virtual memory support, streamout
Jerome Glisse285484e2011-12-16 17:03:42 -050058 * 2.14.0 - add evergreen tiling informations
Tom Stellard609c1e12012-03-20 17:17:55 -040059 * 2.15.0 - add max_pipes query
Jerome Glissed2609872012-06-09 10:57:41 -040060 * 2.16.0 - fix evergreen 2D tiled surface calculation
Alex Deucher7c77bf22012-06-14 22:06:37 +020061 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
Marek Olšák0f457e42012-07-29 16:24:57 +020062 * 2.18.0 - r600-eg: allow "invalid" DB formats
Marek Olšákb51ad122012-08-09 16:34:16 +020063 * 2.19.0 - r600-eg: MSAA textures
Marek Olšák6759a0a2012-08-09 16:34:17 +020064 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
Marek Olšákc116cc92012-08-19 02:22:09 +020065 * 2.21.0 - r600-r700: FMASK and CMASK
Marek Olšák523885d2012-08-24 14:27:36 +020066 * 2.22.0 - r600 only: RESOLVE_BOX allowed
Marek Olšák46fc8782012-09-25 01:45:33 +020067 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
Marek Olšák61051af2012-09-25 03:34:01 +020068 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
Alex Deucher71bfe912012-12-07 20:00:30 -050069 * 2.25.0 - eg+: new info request for num SE and num SH
Jerome Glisse4ac05332012-12-13 12:08:11 -050070 * 2.26.0 - r600-eg: fix htile size computation
Alex Deucher8696e332012-12-13 18:57:07 -050071 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
Jerome Glisse4613ca12012-12-19 12:26:45 -050072 * 2.28.0 - r600-eg: Add MEM_WRITE packet support
Marek Olšákc18b1172013-01-12 04:19:37 +010073 * 2.29.0 - R500 FP16 color clear registers
Marek Olšák774c3892013-03-01 13:40:31 +010074 * 2.30.0 - fix for FMASK texturing
Samuel Lia0a53aa2013-04-08 17:25:47 -040075 * 2.31.0 - Add fastfb support for rs690
Christian König902aaef2013-04-09 10:35:42 -040076 * 2.32.0 - new info request for rings working
Jerome Glisse64d7b8b2013-04-09 11:17:08 -040077 * 2.33.0 - Add SI tiling mode array query
Alex Deucher39aee492013-04-10 13:41:25 -040078 * 2.34.0 - Add CIK tiling mode array query
Jerome Glisse771fe6b2009-06-05 14:42:42 +020079 */
80#define KMS_DRIVER_MAJOR 2
Alex Deucher39aee492013-04-10 13:41:25 -040081#define KMS_DRIVER_MINOR 34
Jerome Glisse771fe6b2009-06-05 14:42:42 +020082#define KMS_DRIVER_PATCHLEVEL 0
83int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
84int radeon_driver_unload_kms(struct drm_device *dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020085void radeon_driver_lastclose_kms(struct drm_device *dev);
86int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
87void radeon_driver_postclose_kms(struct drm_device *dev,
88 struct drm_file *file_priv);
89void radeon_driver_preclose_kms(struct drm_device *dev,
90 struct drm_file *file_priv);
Dave Airlie10ebc0b2012-09-17 14:40:31 +100091int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
92int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020093u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
94int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
95void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
Mario Kleinerf5a80202010-10-23 04:42:17 +020096int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
97 int *max_error,
98 struct timeval *vblank_time,
99 unsigned flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
101int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
102void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
103irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104void radeon_gem_object_free(struct drm_gem_object *obj);
Jerome Glisse721604a2012-01-05 22:11:05 -0500105int radeon_gem_object_open(struct drm_gem_object *obj,
106 struct drm_file *file_priv);
107void radeon_gem_object_close(struct drm_gem_object *obj,
108 struct drm_file *file_priv);
Mario Kleinerf5a80202010-10-23 04:42:17 +0200109extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
110 int *vpos, int *hpos);
Rob Clarkbaa70942013-08-02 13:27:49 -0400111extern const struct drm_ioctl_desc radeon_ioctls_kms[];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112extern int radeon_max_kms_ioctl;
113int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
Dave Airlieff72145b2011-02-07 12:16:14 +1000114int radeon_mode_dumb_mmap(struct drm_file *filp,
115 struct drm_device *dev,
116 uint32_t handle, uint64_t *offset_p);
117int radeon_mode_dumb_create(struct drm_file *file_priv,
118 struct drm_device *dev,
119 struct drm_mode_create_dumb *args);
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000120struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
121struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
122 size_t size,
123 struct sg_table *sg);
124int radeon_gem_prime_pin(struct drm_gem_object *obj);
Maarten Lankhorst280cf212013-06-27 13:38:18 +0200125void radeon_gem_prime_unpin(struct drm_gem_object *obj);
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000126void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
127void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Christian König14adc892013-01-21 13:58:46 +0100128extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
129 unsigned long arg);
Dave Airlieff72145b2011-02-07 12:16:14 +1000130
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200131#if defined(CONFIG_DEBUG_FS)
132int radeon_debugfs_init(struct drm_minor *minor);
133void radeon_debugfs_cleanup(struct drm_minor *minor);
134#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135
Christian König14adc892013-01-21 13:58:46 +0100136/* atpx handler */
137#if defined(CONFIG_VGA_SWITCHEROO)
138void radeon_register_atpx_handler(void);
139void radeon_unregister_atpx_handler(void);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000140bool radeon_is_px(void);
Christian König14adc892013-01-21 13:58:46 +0100141#else
142static inline void radeon_register_atpx_handler(void) {}
143static inline void radeon_unregister_atpx_handler(void) {}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000144static inline bool radeon_is_px(void) { return false; }
Christian König14adc892013-01-21 13:58:46 +0100145#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Dave Airlie689b9d72005-09-30 17:09:07 +1000147int radeon_no_wb;
Dave Airliee9ced8e2013-05-15 01:23:36 +0000148int radeon_modeset = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149int radeon_dynclks = -1;
150int radeon_r4xx_atom = 0;
151int radeon_agpmode = 0;
152int radeon_vram_limit = 0;
Alex Deucheredcd26e2013-07-05 17:16:51 -0400153int radeon_gart_size = -1; /* auto */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154int radeon_benchmarking = 0;
Michel Dänzerecc0b322009-07-21 11:23:57 +0200155int radeon_testing = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156int radeon_connector_table = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000157int radeon_tv = 1;
Alex Deucher8666c072013-09-03 14:58:44 -0400158int radeon_audio = 1;
Alex Deucherf46c0122010-03-31 00:33:27 -0400159int radeon_disp_priority = 0;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400160int radeon_hw_i2c = 0;
Dave Airlie197bbb32012-06-27 08:35:54 +0100161int radeon_pcie_gen2 = -1;
Alex Deuchera18cee12011-11-01 14:20:30 -0400162int radeon_msi = -1;
Christian König3368ff02012-05-02 15:11:21 +0200163int radeon_lockup_timeout = 10000;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400164int radeon_fastfb = 0;
Alex Deucherda321c82013-04-12 13:55:22 -0400165int radeon_dpm = -1;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400166int radeon_aspm = -1;
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000167int radeon_runtime_pm = -1;
Dave Airlie689b9d72005-09-30 17:09:07 +1000168
Niels de Vos61a2d072008-07-31 00:07:23 -0700169MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
Dave Airlie689b9d72005-09-30 17:09:07 +1000170module_param_named(no_wb, radeon_no_wb, int, 0444);
171
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
173module_param_named(modeset, radeon_modeset, int, 0400);
174
175MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
176module_param_named(dynclks, radeon_dynclks, int, 0444);
177
178MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
179module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
180
181MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
182module_param_named(vramlimit, radeon_vram_limit, int, 0600);
183
184MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
185module_param_named(agpmode, radeon_agpmode, int, 0444);
186
Alex Deucheredcd26e2013-07-05 17:16:51 -0400187MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188module_param_named(gartsize, radeon_gart_size, int, 0600);
189
190MODULE_PARM_DESC(benchmark, "Run benchmark");
191module_param_named(benchmark, radeon_benchmarking, int, 0444);
192
Michel Dänzerecc0b322009-07-21 11:23:57 +0200193MODULE_PARM_DESC(test, "Run tests");
194module_param_named(test, radeon_testing, int, 0444);
195
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196MODULE_PARM_DESC(connector_table, "Force connector table");
197module_param_named(connector_table, radeon_connector_table, int, 0444);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000198
199MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
200module_param_named(tv, radeon_tv, int, 0444);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201
Alex Deucher805c2212011-06-06 17:39:16 -0400202MODULE_PARM_DESC(audio, "Audio enable (1 = enable)");
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200203module_param_named(audio, radeon_audio, int, 0444);
204
Alex Deucherf46c0122010-03-31 00:33:27 -0400205MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
206module_param_named(disp_priority, radeon_disp_priority, int, 0444);
207
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400208MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
209module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
210
Dave Airlie197bbb32012-06-27 08:35:54 +0100211MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
Alex Deucherd42dd572011-01-12 20:05:11 -0500212module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
213
Alex Deuchera18cee12011-11-01 14:20:30 -0400214MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
215module_param_named(msi, radeon_msi, int, 0444);
216
Christian König3368ff02012-05-02 15:11:21 +0200217MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
218module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
219
Samuel Lia0a53aa2013-04-08 17:25:47 -0400220MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
221module_param_named(fastfb, radeon_fastfb, int, 0444);
222
Alex Deucherda321c82013-04-12 13:55:22 -0400223MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
224module_param_named(dpm, radeon_dpm, int, 0444);
225
Alex Deucher1294d4a2013-07-16 15:58:50 -0400226MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
227module_param_named(aspm, radeon_aspm, int, 0444);
228
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000229MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
230module_param_named(runpm, radeon_runtime_pm, int, 0444);
231
Christian König14adc892013-01-21 13:58:46 +0100232static struct pci_device_id pciidlist[] = {
233 radeon_PCI_IDS
234};
235
236MODULE_DEVICE_TABLE(pci, pciidlist);
237
238#ifdef CONFIG_DRM_RADEON_UMS
239
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700240static int radeon_suspend(struct drm_device *dev, pm_message_t state)
241{
242 drm_radeon_private_t *dev_priv = dev->dev_private;
243
Dave Airlie03efb882009-03-10 18:36:38 +1000244 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
245 return 0;
246
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700247 /* Disable *all* interrupts */
Alex Deucher800b6992009-03-06 11:47:54 -0500248 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249 RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
250 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
251 return 0;
252}
253
254static int radeon_resume(struct drm_device *dev)
255{
256 drm_radeon_private_t *dev_priv = dev->dev_private;
257
Dave Airlie03efb882009-03-10 18:36:38 +1000258 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
259 return 0;
260
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700261 /* Restore interrupt registers */
Alex Deucher800b6992009-03-06 11:47:54 -0500262 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700263 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
264 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
265 return 0;
266}
267
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000268
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700269static const struct file_operations radeon_driver_old_fops = {
270 .owner = THIS_MODULE,
271 .open = drm_open,
272 .release = drm_release,
273 .unlocked_ioctl = drm_ioctl,
274 .mmap = drm_mmap,
275 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700276 .read = drm_read,
277#ifdef CONFIG_COMPAT
278 .compat_ioctl = radeon_compat_ioctl,
279#endif
280 .llseek = noop_llseek,
281};
282
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283static struct drm_driver driver_old = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000284 .driver_features =
Daniel Vetter28185642013-08-08 15:41:27 +0200285 DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG |
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700286 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
Dave Airlie22eae942005-11-10 22:16:34 +1100288 .load = radeon_driver_load,
289 .firstopen = radeon_driver_firstopen,
290 .open = radeon_driver_open,
291 .preclose = radeon_driver_preclose,
292 .postclose = radeon_driver_postclose,
293 .lastclose = radeon_driver_lastclose,
294 .unload = radeon_driver_unload,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700295 .suspend = radeon_suspend,
296 .resume = radeon_resume,
297 .get_vblank_counter = radeon_get_vblank_counter,
298 .enable_vblank = radeon_enable_vblank,
299 .disable_vblank = radeon_disable_vblank,
Dave Airlie60f2ee02008-12-19 10:22:02 +1100300 .master_create = radeon_master_create,
301 .master_destroy = radeon_master_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 .irq_preinstall = radeon_driver_irq_preinstall,
303 .irq_postinstall = radeon_driver_irq_postinstall,
304 .irq_uninstall = radeon_driver_irq_uninstall,
305 .irq_handler = radeon_driver_irq_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 .ioctls = radeon_ioctls,
307 .dma_ioctl = radeon_cp_buffers,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700308 .fops = &radeon_driver_old_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100309 .name = DRIVER_NAME,
310 .desc = DRIVER_DESC,
311 .date = DRIVER_DATE,
312 .major = DRIVER_MAJOR,
313 .minor = DRIVER_MINOR,
314 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315};
316
Christian König14adc892013-01-21 13:58:46 +0100317#endif
318
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319static struct drm_driver kms_driver;
320
Tommi Rantala30238152012-11-09 09:19:39 +0000321static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000322{
323 struct apertures_struct *ap;
324 bool primary = false;
325
326 ap = alloc_apertures(1);
Tommi Rantala30238152012-11-09 09:19:39 +0000327 if (!ap)
328 return -ENOMEM;
329
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000330 ap->ranges[0].base = pci_resource_start(pdev, 0);
331 ap->ranges[0].size = pci_resource_len(pdev, 0);
332
333#ifdef CONFIG_X86
334 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
335#endif
336 remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
337 kfree(ap);
Tommi Rantala30238152012-11-09 09:19:39 +0000338
339 return 0;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000340}
341
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800342static int radeon_pci_probe(struct pci_dev *pdev,
343 const struct pci_device_id *ent)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344{
Tommi Rantala30238152012-11-09 09:19:39 +0000345 int ret;
346
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000347 /* Get rid of things like offb */
Tommi Rantala30238152012-11-09 09:19:39 +0000348 ret = radeon_kick_out_firmware_fb(pdev);
349 if (ret)
350 return ret;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000351
Jordan Crousedcdb1672010-05-27 13:40:25 -0600352 return drm_get_pci_dev(pdev, ent, &kms_driver);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353}
354
355static void
356radeon_pci_remove(struct pci_dev *pdev)
357{
358 struct drm_device *dev = pci_get_drvdata(pdev);
359
360 drm_put_dev(dev);
361}
362
Dave Airlie7473e832012-09-13 12:02:30 +1000363static int radeon_pmops_suspend(struct device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364{
Dave Airlie7473e832012-09-13 12:02:30 +1000365 struct pci_dev *pdev = to_pci_dev(dev);
366 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000367 return radeon_suspend_kms(drm_dev, true, true);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368}
369
Dave Airlie7473e832012-09-13 12:02:30 +1000370static int radeon_pmops_resume(struct device *dev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371{
Dave Airlie7473e832012-09-13 12:02:30 +1000372 struct pci_dev *pdev = to_pci_dev(dev);
373 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000374 return radeon_resume_kms(drm_dev, true, true);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375}
376
Dave Airlie7473e832012-09-13 12:02:30 +1000377static int radeon_pmops_freeze(struct device *dev)
378{
379 struct pci_dev *pdev = to_pci_dev(dev);
380 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000381 return radeon_suspend_kms(drm_dev, false, true);
Dave Airlie7473e832012-09-13 12:02:30 +1000382}
383
384static int radeon_pmops_thaw(struct device *dev)
385{
386 struct pci_dev *pdev = to_pci_dev(dev);
387 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000388 return radeon_resume_kms(drm_dev, false, true);
389}
390
391static int radeon_pmops_runtime_suspend(struct device *dev)
392{
393 struct pci_dev *pdev = to_pci_dev(dev);
394 struct drm_device *drm_dev = pci_get_drvdata(pdev);
395 int ret;
396
397 if (radeon_runtime_pm == 0)
398 return -EINVAL;
399
400 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
401 drm_kms_helper_poll_disable(drm_dev);
402 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
403
404 ret = radeon_suspend_kms(drm_dev, false, false);
405 pci_save_state(pdev);
406 pci_disable_device(pdev);
407 pci_set_power_state(pdev, PCI_D3cold);
408 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
409
410 return 0;
411}
412
413static int radeon_pmops_runtime_resume(struct device *dev)
414{
415 struct pci_dev *pdev = to_pci_dev(dev);
416 struct drm_device *drm_dev = pci_get_drvdata(pdev);
417 int ret;
418
419 if (radeon_runtime_pm == 0)
420 return -EINVAL;
421
422 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
423
424 pci_set_power_state(pdev, PCI_D0);
425 pci_restore_state(pdev);
426 ret = pci_enable_device(pdev);
427 if (ret)
428 return ret;
429 pci_set_master(pdev);
430
431 ret = radeon_resume_kms(drm_dev, false, false);
432 drm_kms_helper_poll_enable(drm_dev);
433 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
434 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
435 return 0;
436}
437
438static int radeon_pmops_runtime_idle(struct device *dev)
439{
440 struct pci_dev *pdev = to_pci_dev(dev);
441 struct drm_device *drm_dev = pci_get_drvdata(pdev);
442 struct drm_crtc *crtc;
443
444 if (radeon_runtime_pm == 0)
445 return -EBUSY;
446
447 /* are we PX enabled? */
448 if (radeon_runtime_pm == -1 && !radeon_is_px()) {
449 DRM_DEBUG_DRIVER("failing to power off - not px\n");
450 return -EBUSY;
451 }
452
453 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
454 if (crtc->enabled) {
455 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
456 return -EBUSY;
457 }
458 }
459
460 pm_runtime_mark_last_busy(dev);
461 pm_runtime_autosuspend(dev);
462 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
463 return 1;
464}
465
466long radeon_drm_ioctl(struct file *filp,
467 unsigned int cmd, unsigned long arg)
468{
469 struct drm_file *file_priv = filp->private_data;
470 struct drm_device *dev;
471 long ret;
472 dev = file_priv->minor->dev;
473 ret = pm_runtime_get_sync(dev->dev);
474 if (ret < 0)
475 return ret;
476
477 ret = drm_ioctl(filp, cmd, arg);
478
479 pm_runtime_mark_last_busy(dev->dev);
480 pm_runtime_put_autosuspend(dev->dev);
481 return ret;
Dave Airlie7473e832012-09-13 12:02:30 +1000482}
483
484static const struct dev_pm_ops radeon_pm_ops = {
485 .suspend = radeon_pmops_suspend,
486 .resume = radeon_pmops_resume,
487 .freeze = radeon_pmops_freeze,
488 .thaw = radeon_pmops_thaw,
489 .poweroff = radeon_pmops_freeze,
490 .restore = radeon_pmops_resume,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000491 .runtime_suspend = radeon_pmops_runtime_suspend,
492 .runtime_resume = radeon_pmops_runtime_resume,
493 .runtime_idle = radeon_pmops_runtime_idle,
Dave Airlie7473e832012-09-13 12:02:30 +1000494};
495
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700496static const struct file_operations radeon_driver_kms_fops = {
497 .owner = THIS_MODULE,
498 .open = drm_open,
499 .release = drm_release,
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000500 .unlocked_ioctl = radeon_drm_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700501 .mmap = radeon_mmap,
502 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700503 .read = drm_read,
504#ifdef CONFIG_COMPAT
505 .compat_ioctl = radeon_kms_compat_ioctl,
506#endif
507};
508
Markus Trippelsdorf846ae412013-10-23 17:07:30 -0400509
510static void
511radeon_pci_shutdown(struct pci_dev *pdev)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514
515 radeon_driver_unload_kms(dev);
516}
517
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200518static struct drm_driver kms_driver = {
519 .driver_features =
Daniel Vetter28185642013-08-08 15:41:27 +0200520 DRIVER_USE_AGP |
Daniel Vetter81e95692013-07-10 14:11:49 +0200521 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Christian Königf33bcab2013-08-25 18:29:03 +0200522 DRIVER_PRIME | DRIVER_RENDER,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523 .dev_priv_size = 0,
524 .load = radeon_driver_load_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525 .open = radeon_driver_open_kms,
526 .preclose = radeon_driver_preclose_kms,
527 .postclose = radeon_driver_postclose_kms,
528 .lastclose = radeon_driver_lastclose_kms,
529 .unload = radeon_driver_unload_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530 .get_vblank_counter = radeon_get_vblank_counter_kms,
531 .enable_vblank = radeon_enable_vblank_kms,
532 .disable_vblank = radeon_disable_vblank_kms,
Mario Kleinerf5a80202010-10-23 04:42:17 +0200533 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
534 .get_scanout_position = radeon_get_crtc_scanoutpos,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535#if defined(CONFIG_DEBUG_FS)
536 .debugfs_init = radeon_debugfs_init,
537 .debugfs_cleanup = radeon_debugfs_cleanup,
538#endif
539 .irq_preinstall = radeon_driver_irq_preinstall_kms,
540 .irq_postinstall = radeon_driver_irq_postinstall_kms,
541 .irq_uninstall = radeon_driver_irq_uninstall_kms,
542 .irq_handler = radeon_driver_irq_handler_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543 .ioctls = radeon_ioctls_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 .gem_free_object = radeon_gem_object_free,
Jerome Glisse721604a2012-01-05 22:11:05 -0500545 .gem_open_object = radeon_gem_object_open,
546 .gem_close_object = radeon_gem_object_close,
Dave Airlieff72145b2011-02-07 12:16:14 +1000547 .dumb_create = radeon_mode_dumb_create,
548 .dumb_map_offset = radeon_mode_dumb_mmap,
Daniel Vetter43387b32013-07-16 09:12:04 +0200549 .dumb_destroy = drm_gem_dumb_destroy,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700550 .fops = &radeon_driver_kms_fops,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400551
552 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
553 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000554 .gem_prime_export = drm_gem_prime_export,
555 .gem_prime_import = drm_gem_prime_import,
556 .gem_prime_pin = radeon_gem_prime_pin,
Maarten Lankhorst280cf212013-06-27 13:38:18 +0200557 .gem_prime_unpin = radeon_gem_prime_unpin,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000558 .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
559 .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
560 .gem_prime_vmap = radeon_gem_prime_vmap,
561 .gem_prime_vunmap = radeon_gem_prime_vunmap,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400562
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200563 .name = DRIVER_NAME,
564 .desc = DRIVER_DESC,
565 .date = DRIVER_DATE,
566 .major = KMS_DRIVER_MAJOR,
567 .minor = KMS_DRIVER_MINOR,
568 .patchlevel = KMS_DRIVER_PATCHLEVEL,
569};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200570
571static struct drm_driver *driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000572static struct pci_driver *pdriver;
573
Christian König14adc892013-01-21 13:58:46 +0100574#ifdef CONFIG_DRM_RADEON_UMS
Dave Airlie8410ea32010-12-15 03:16:38 +1000575static struct pci_driver radeon_pci_driver = {
576 .name = DRIVER_NAME,
577 .id_table = pciidlist,
578};
Christian König14adc892013-01-21 13:58:46 +0100579#endif
Dave Airlie8410ea32010-12-15 03:16:38 +1000580
581static struct pci_driver radeon_kms_pci_driver = {
582 .name = DRIVER_NAME,
583 .id_table = pciidlist,
584 .probe = radeon_pci_probe,
585 .remove = radeon_pci_remove,
Dave Airlie7473e832012-09-13 12:02:30 +1000586 .driver.pm = &radeon_pm_ops,
Markus Trippelsdorf846ae412013-10-23 17:07:30 -0400587 .shutdown = radeon_pci_shutdown,
Dave Airlie8410ea32010-12-15 03:16:38 +1000588};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200589
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590static int __init radeon_init(void)
591{
Dave Airliee9ced8e2013-05-15 01:23:36 +0000592#ifdef CONFIG_VGA_CONSOLE
593 if (vgacon_text_force() && radeon_modeset == -1) {
594 DRM_INFO("VGACON disable radeon kernel modesetting.\n");
595 radeon_modeset = 0;
596 }
597#endif
598 /* set to modesetting by default if not nomodeset */
599 if (radeon_modeset == -1)
600 radeon_modeset = 1;
601
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602 if (radeon_modeset == 1) {
603 DRM_INFO("radeon kernel modesetting enabled.\n");
604 driver = &kms_driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000605 pdriver = &radeon_kms_pci_driver;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200606 driver->driver_features |= DRIVER_MODESET;
607 driver->num_ioctls = radeon_max_kms_ioctl;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000608 radeon_register_atpx_handler();
Christian König14adc892013-01-21 13:58:46 +0100609
610 } else {
611#ifdef CONFIG_DRM_RADEON_UMS
612 DRM_INFO("radeon userspace modesetting enabled.\n");
613 driver = &driver_old;
614 pdriver = &radeon_pci_driver;
615 driver->driver_features &= ~DRIVER_MODESET;
616 driver->num_ioctls = radeon_max_ioctl;
617#else
618 DRM_ERROR("No UMS support in radeon module!\n");
619 return -EINVAL;
620#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200621 }
Christian König14adc892013-01-21 13:58:46 +0100622
623 /* let modprobe override vga console setting */
Dave Airlie8410ea32010-12-15 03:16:38 +1000624 return drm_pci_init(driver, pdriver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625}
626
627static void __exit radeon_exit(void)
628{
Dave Airlie8410ea32010-12-15 03:16:38 +1000629 drm_pci_exit(driver, pdriver);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000630 radeon_unregister_atpx_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631}
632
Jerome Glisse176f6132009-06-22 18:16:13 +0200633module_init(radeon_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634module_exit(radeon_exit);
635
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000636MODULE_AUTHOR(DRIVER_AUTHOR);
637MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638MODULE_LICENSE("GPL and additional rights");