blob: 9270089eb282c2763bb91071bd31eb1248de00b2 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
31#include <linux/types.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080034#include <linux/aer.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035
36#include "ixgbe_type.h"
37#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080038#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000039#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
40#define IXGBE_FCOE
41#include "ixgbe_fcoe.h"
42#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040043#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080044#include <linux/dca.h>
45#endif
Auke Kok9a799d72007-09-15 14:07:45 -070046
Emil Tantilov849c4542010-06-03 16:53:41 +000047/* common prefix used by pr_<> macros */
48#undef pr_fmt
49#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070050
51/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000052#define IXGBE_DEFAULT_TXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070053#define IXGBE_MAX_TXD 4096
54#define IXGBE_MIN_TXD 64
55
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000056#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070057#define IXGBE_MAX_RXD 4096
58#define IXGBE_MIN_RXD 64
59
Auke Kok9a799d72007-09-15 14:07:45 -070060/* flow control */
61#define IXGBE_DEFAULT_FCRTL 0x10000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070062#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070063#define IXGBE_MAX_FCRTL 0x7FF80
64#define IXGBE_DEFAULT_FCRTH 0x20000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070067#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070068#define IXGBE_MIN_FCPAUSE 0
69#define IXGBE_MAX_FCPAUSE 0xFFFF
70
71/* Supported Rx Buffer Sizes */
72#define IXGBE_RXBUFFER_64 64 /* Used for packet split */
73#define IXGBE_RXBUFFER_128 128 /* Used for packet split */
74#define IXGBE_RXBUFFER_256 256 /* Used for packet split */
75#define IXGBE_RXBUFFER_2048 2048
Alexander Duycke76678d2009-05-17 20:57:47 +000076#define IXGBE_RXBUFFER_4096 4096
77#define IXGBE_RXBUFFER_8192 8192
Jesse Brandeburg32344a32009-02-24 16:37:31 -080078#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070079
80#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
81
82#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
83
Auke Kok9a799d72007-09-15 14:07:45 -070084/* How many Rx Buffers do we bundle into one write to the hardware ? */
85#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
86
87#define IXGBE_TX_FLAGS_CSUM (u32)(1)
88#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
89#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
90#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
Yi Zoueacd73f2009-05-13 13:11:06 +000091#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4)
92#define IXGBE_TX_FLAGS_FSO (u32)(1 << 5)
Auke Kok9a799d72007-09-15 14:07:45 -070093#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2f90b862008-11-20 20:52:10 -080094#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
Auke Kok9a799d72007-09-15 14:07:45 -070095#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
96
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +000097#define IXGBE_MAX_RSC_INT_RATE 162760
98
Greg Rose7f870472010-01-09 02:25:29 +000099#define IXGBE_MAX_VF_MC_ENTRIES 30
100#define IXGBE_MAX_VF_FUNCTIONS 64
101#define IXGBE_MAX_VFTA_ENTRIES 128
102#define MAX_EMULATION_MAC_ADDRS 16
103#define VMDQ_P(p) ((p) + adapter->num_vfs)
104
105struct vf_data_storage {
106 unsigned char vf_mac_addresses[ETH_ALEN];
107 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
108 u16 num_vf_mc_hashes;
109 u16 default_vf_vlan_id;
110 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000111 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000112 bool pf_set_mac;
Greg Rose7f870472010-01-09 02:25:29 +0000113 int rar;
Greg Rose7f016482010-05-04 22:12:06 +0000114 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
115 u16 pf_qos;
Greg Rose7f870472010-01-09 02:25:29 +0000116};
117
Auke Kok9a799d72007-09-15 14:07:45 -0700118/* wrapper around a pointer to a socket buffer,
119 * so a DMA handle can be stored along with the buffer */
120struct ixgbe_tx_buffer {
121 struct sk_buff *skb;
122 dma_addr_t dma;
123 unsigned long time_stamp;
124 u16 length;
125 u16 next_to_watch;
Alexander Duycke5a43542009-12-02 16:46:56 +0000126 u16 mapped_as_page;
Auke Kok9a799d72007-09-15 14:07:45 -0700127};
128
129struct ixgbe_rx_buffer {
130 struct sk_buff *skb;
131 dma_addr_t dma;
132 struct page *page;
133 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700134 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700135};
136
137struct ixgbe_queue_stats {
138 u64 packets;
139 u64 bytes;
140};
141
142struct ixgbe_ring {
Auke Kok9a799d72007-09-15 14:07:45 -0700143 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700144 union {
145 struct ixgbe_tx_buffer *tx_buffer_info;
146 struct ixgbe_rx_buffer *rx_buffer_info;
147 };
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000148 u8 atr_sample_rate;
149 u8 atr_count;
150 u16 count; /* amount of descriptors */
151 u16 rx_buf_len;
152 u16 next_to_use;
153 u16 next_to_clean;
154
155 u8 queue_index; /* needed for multiqueue queue management */
Auke Kok9a799d72007-09-15 14:07:45 -0700156
Yi Zou6e455b892009-08-06 13:05:44 +0000157#define IXGBE_RING_RX_PS_ENABLED (u8)(1)
158 u8 flags; /* per ring feature flags */
Auke Kok9a799d72007-09-15 14:07:45 -0700159 u16 head;
160 u16 tail;
161
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800162 unsigned int total_bytes;
163 unsigned int total_packets;
Auke Kok9a799d72007-09-15 14:07:45 -0700164
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400165#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800166 /* cpu for tx queue */
167 int cpu;
168#endif
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000169
170 u16 work_limit; /* max work per interrupt */
171 u16 reg_idx; /* holds the special value that gets
172 * the hardware register offset
173 * associated with this ring, which is
174 * different for DCB and RSS modes
175 */
176
Auke Kok9a799d72007-09-15 14:07:45 -0700177 struct ixgbe_queue_stats stats;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000178 unsigned long reinit_state;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000179 int numa_node;
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000180 u64 rsc_count; /* stat for coalesced packets */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000181 u64 rsc_flush; /* stats for flushed packets */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000182 u32 restart_queue; /* track tx queue restarts */
183 u32 non_eop_descs; /* track hardware descriptor chaining */
Auke Kok9a799d72007-09-15 14:07:45 -0700184
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000185 unsigned int size; /* length in bytes */
186 dma_addr_t dma; /* phys. address of descriptor ring */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000187} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700188
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800189enum ixgbe_ring_f_enum {
190 RING_F_NONE = 0,
191 RING_F_DCB,
Greg Rose7f870472010-01-09 02:25:29 +0000192 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800193 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000194 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000195#ifdef IXGBE_FCOE
196 RING_F_FCOE,
197#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800198
199 RING_F_ARRAY_SIZE /* must be last in enum set */
200};
201
Alexander Duyck2f90b862008-11-20 20:52:10 -0800202#define IXGBE_MAX_DCB_INDICES 8
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800203#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000204#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000205#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000206#ifdef IXGBE_FCOE
207#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000208#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
209#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
210#else
211#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
212#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000213#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800214struct ixgbe_ring_feature {
215 int indices;
216 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000217} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800218
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800219
Alexander Duyck2f90b862008-11-20 20:52:10 -0800220#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
221 ? 8 : 1)
222#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
223
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800224/* MAX_MSIX_Q_VECTORS of these are allocated,
225 * but we only use one per queue-specific vector.
226 */
227struct ixgbe_q_vector {
228 struct ixgbe_adapter *adapter;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000229 unsigned int v_idx; /* index of q_vector within array, also used for
230 * finding the bit in EICR and friends that
231 * represents the vector for this ring */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800232 struct napi_struct napi;
233 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
234 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
235 u8 rxr_count; /* Rx ring count assigned to this vector */
236 u8 txr_count; /* Tx ring count assigned to this vector */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700237 u8 tx_itr;
238 u8 rx_itr;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800239 u32 eitr;
240};
241
Auke Kok9a799d72007-09-15 14:07:45 -0700242/* Helper macros to switch between ints/sec and what the register uses.
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000243 * And yes, it's the same math going both ways. The lowest value
244 * supported by all of the ixgbe hardware is 8.
Auke Kok9a799d72007-09-15 14:07:45 -0700245 */
246#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000247 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700248#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
249
250#define IXGBE_DESC_UNUSED(R) \
251 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
252 (R)->next_to_clean - (R)->next_to_use - 1)
253
254#define IXGBE_RX_DESC_ADV(R, i) \
255 (&(((union ixgbe_adv_rx_desc *)((R).desc))[i]))
256#define IXGBE_TX_DESC_ADV(R, i) \
257 (&(((union ixgbe_adv_tx_desc *)((R).desc))[i]))
258#define IXGBE_TX_CTXTDESC_ADV(R, i) \
259 (&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i]))
260
261#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000262#ifdef IXGBE_FCOE
263/* Use 3K as the baby jumbo frame size for FCoE */
264#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
265#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700266
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800267#define OTHER_VECTOR 1
268#define NON_Q_VECTORS (OTHER_VECTOR)
269
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000270#define MAX_MSIX_VECTORS_82599 64
271#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800272#define MAX_MSIX_VECTORS_82598 18
273#define MAX_MSIX_Q_VECTORS_82598 16
274
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000275#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
276#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800277
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800278#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800279#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
280
Auke Kok9a799d72007-09-15 14:07:45 -0700281/* board specific private data structure */
282struct ixgbe_adapter {
283 struct timer_list watchdog_timer;
284 struct vlan_group *vlgrp;
285 u16 bd_number;
Auke Kok9a799d72007-09-15 14:07:45 -0700286 struct work_struct reset_task;
Alexander Duyck7a921c92009-05-06 10:43:28 +0000287 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000288 char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
Alexander Duyck2f90b862008-11-20 20:52:10 -0800289 struct ixgbe_dcb_config dcb_cfg;
290 struct ixgbe_dcb_config temp_dcb_cfg;
291 u8 dcb_set_bitmap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000292 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700293
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800294 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000295 u32 rx_itr_setting;
296 u32 tx_itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800297 u16 eitr_low;
298 u16 eitr_high;
299
Auke Kok9a799d72007-09-15 14:07:45 -0700300 /* TX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000301 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700302 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700303 u32 tx_timeout_count;
304 bool detect_tx_hung;
305
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000306 u64 restart_queue;
307 u64 lsc_int;
308
Auke Kok9a799d72007-09-15 14:07:45 -0700309 /* RX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000310 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700311 int num_rx_queues;
Greg Rose7f870472010-01-09 02:25:29 +0000312 int num_rx_pools; /* == num_rx_queues in 82598 */
313 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
Auke Kok9a799d72007-09-15 14:07:45 -0700314 u64 hw_csum_rx_error;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000315 u64 hw_rx_no_dma_resources;
Auke Kok9a799d72007-09-15 14:07:45 -0700316 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800317 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800318 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800319 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700320 struct msix_entry *msix_entries;
321
Auke Kok9a799d72007-09-15 14:07:45 -0700322 u32 alloc_rx_page_failed;
323 u32 alloc_rx_buff_failed;
324
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800325 /* Some features need tri-state capability,
326 * thus the additional *_CAPABLE flags.
327 */
Auke Kok9a799d72007-09-15 14:07:45 -0700328 u32 flags;
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700329#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
330#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
331#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
332#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
333#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
334#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
335#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
336#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
337#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
338#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
339#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
340#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
341#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000342#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700343#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
344#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
345#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
346#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700347#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700348#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
John Fastabend10eec952010-02-03 14:23:32 +0000349#define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 23)
350#define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 24)
351#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 25)
352#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 26)
353#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 27)
354#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 28)
355#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 29)
356#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 30)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700357
Peter P Waskiewicz Jrdf647b52009-06-04 16:00:47 +0000358 u32 flags2;
359#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
360#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700361#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700362/* default to trying for four seconds */
363#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700364
365 /* OS defined structs */
366 struct net_device *netdev;
367 struct pci_dev *pdev;
Auke Kok9a799d72007-09-15 14:07:45 -0700368
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000369 u32 test_icr;
370 struct ixgbe_ring test_tx_ring;
371 struct ixgbe_ring test_rx_ring;
372
Auke Kok9a799d72007-09-15 14:07:45 -0700373 /* structs defined in ixgbe_hw.h */
374 struct ixgbe_hw hw;
375 u16 msg_enable;
376 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800377
378 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000379 u32 rx_eitr_param;
380 u32 tx_eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700381
382 unsigned long state;
383 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700384 unsigned int tx_ring_count;
385 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700386
387 u32 link_speed;
388 bool link_up;
389 unsigned long link_check_timeout;
390
391 struct work_struct watchdog_task;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800392 struct work_struct sfp_task;
393 struct timer_list sfp_timer;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000394 struct work_struct multispeed_fiber_task;
395 struct work_struct sfp_config_module_task;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000396 u32 fdir_pballoc;
397 u32 atr_sample_rate;
398 spinlock_t fdir_perfect_lock;
399 struct work_struct fdir_reinit_task;
Yi Zoud0ed8932009-05-13 13:11:29 +0000400#ifdef IXGBE_FCOE
401 struct ixgbe_fcoe fcoe;
402#endif /* IXGBE_FCOE */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000403 u64 rsc_total_count;
404 u64 rsc_total_flush;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000405 u32 wol;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800406 u16 eeprom_version;
Greg Rose7f870472010-01-09 02:25:29 +0000407
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000408 int node;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700409 struct work_struct check_overtemp_task;
410 u32 interrupt_event;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000411
Greg Rose7f870472010-01-09 02:25:29 +0000412 /* SR-IOV */
413 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
414 unsigned int num_vfs;
415 struct vf_data_storage *vfinfo;
Auke Kok9a799d72007-09-15 14:07:45 -0700416};
417
418enum ixbge_state_t {
419 __IXGBE_TESTING,
420 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800421 __IXGBE_DOWN,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000422 __IXGBE_FDIR_INIT_DONE,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800423 __IXGBE_SFP_MODULE_NOT_FOUND
Auke Kok9a799d72007-09-15 14:07:45 -0700424};
425
426enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700427 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000428 board_82599,
Auke Kok9a799d72007-09-15 14:07:45 -0700429};
430
Auke Kok3957d632007-10-31 15:22:10 -0700431extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000432extern struct ixgbe_info ixgbe_82599_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800433#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000434extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800435extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
436 struct ixgbe_dcb_config *dst_dcb_cfg,
437 int tc_max);
438#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700439
440extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700441extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700442
443extern int ixgbe_up(struct ixgbe_adapter *adapter);
444extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800445extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700446extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700447extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700448extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
449extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
450extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
451extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
452extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800453extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000454extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000455extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
456extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000457extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
458extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
459extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
460extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
461 struct ixgbe_atr_input *input,
462 u8 queue);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +0000463extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
464 struct ixgbe_atr_input *input,
465 struct ixgbe_atr_input_masks *input_masks,
466 u16 soft_id, u8 queue);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000467extern s32 ixgbe_atr_set_vlan_id_82599(struct ixgbe_atr_input *input,
468 u16 vlan_id);
469extern s32 ixgbe_atr_set_src_ipv4_82599(struct ixgbe_atr_input *input,
470 u32 src_addr);
471extern s32 ixgbe_atr_set_dst_ipv4_82599(struct ixgbe_atr_input *input,
472 u32 dst_addr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000473extern s32 ixgbe_atr_set_src_port_82599(struct ixgbe_atr_input *input,
474 u16 src_port);
475extern s32 ixgbe_atr_set_dst_port_82599(struct ixgbe_atr_input *input,
476 u16 dst_port);
477extern s32 ixgbe_atr_set_flex_byte_82599(struct ixgbe_atr_input *input,
478 u16 flex_byte);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000479extern s32 ixgbe_atr_set_l4type_82599(struct ixgbe_atr_input *input,
480 u8 l4type);
Greg Rose7f870472010-01-09 02:25:29 +0000481extern void ixgbe_set_rx_mode(struct net_device *netdev);
Yi Zoueacd73f2009-05-13 13:11:06 +0000482#ifdef IXGBE_FCOE
483extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
484extern int ixgbe_fso(struct ixgbe_adapter *adapter,
485 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
486 u32 tx_flags, u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000487extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
488extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
489 union ixgbe_adv_rx_desc *rx_desc,
490 struct sk_buff *skb);
491extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
492 struct scatterlist *sgl, unsigned int sgc);
493extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000494extern int ixgbe_fcoe_enable(struct net_device *netdev);
495extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000496#ifdef CONFIG_IXGBE_DCB
497extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
498extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
499#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000500extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Yi Zoueacd73f2009-05-13 13:11:06 +0000501#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700502
503#endif /* _IXGBE_H_ */