blob: d5d3aae8524b0e661093bb6ad33629b022361725 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_COMMON_H_
29#define _IXGBE_COMMON_H_
30
31#include "ixgbe_type.h"
32
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000033u32 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070034s32 ixgbe_init_ops_generic(struct ixgbe_hw *hw);
35s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw);
36s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw);
37s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw);
38s32 ixgbe_read_pba_num_generic(struct ixgbe_hw *hw, u32 *pba_num);
39s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr);
40s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000041void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070042s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -070043
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070044s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index);
45s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index);
Auke Kok9a799d72007-09-15 14:07:45 -070046
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070047s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000048s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000049s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070050s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
51 u16 *data);
52s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw,
53 u16 *checksum_val);
54s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000055s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg);
Auke Kok9a799d72007-09-15 14:07:45 -070056
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070057s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
58 u32 enable_addr);
59s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index);
60s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw);
Jiri Pirko2853eb82010-03-23 22:58:01 +000061s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw,
62 struct net_device *netdev);
Jiri Pirkoccffad252009-05-22 23:22:17 +000063s32 ixgbe_update_uc_addr_list_generic(struct ixgbe_hw *hw,
Jiri Pirko32e7bfc2010-01-25 13:36:10 -080064 struct net_device *netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070065s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw);
66s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000067s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval);
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +000068s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw, s32 packtetbuf_num);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -080069s32 ixgbe_fc_autoneg(struct ixgbe_hw *hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -070070
Auke Kok9a799d72007-09-15 14:07:45 -070071s32 ixgbe_validate_mac_addr(u8 *mac_addr);
Auke Kok9a799d72007-09-15 14:07:45 -070072s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u16 mask);
73void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u16 mask);
74s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw);
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +000075s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr);
76s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
77s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
78s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw);
79s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan,
80 u32 vind, bool vlan_on);
81s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw);
82s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw,
83 ixgbe_link_speed *speed,
84 bool *link_up, bool link_up_wait_to_complete);
Auke Kok9a799d72007-09-15 14:07:45 -070085
PJ Waskiewicz87c12012009-04-08 13:20:31 +000086s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index);
87s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index);
88
Auke Kok9a799d72007-09-15 14:07:45 -070089#define IXGBE_WRITE_REG(a, reg, value) writel((value), ((a)->hw_addr + (reg)))
90
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000091#ifndef writeq
92#define writeq(val, addr) writel((u32) (val), addr); \
93 writel((u32) (val >> 32), (addr + 4));
94#endif
95
96#define IXGBE_WRITE_REG64(a, reg, value) writeq((value), ((a)->hw_addr + (reg)))
97
Auke Kok9a799d72007-09-15 14:07:45 -070098#define IXGBE_READ_REG(a, reg) readl((a)->hw_addr + (reg))
99
100#define IXGBE_WRITE_REG_ARRAY(a, reg, offset, value) (\
101 writel((value), ((a)->hw_addr + (reg) + ((offset) << 2))))
102
103#define IXGBE_READ_REG_ARRAY(a, reg, offset) (\
104 readl((a)->hw_addr + (reg) + ((offset) << 2)))
105
106#define IXGBE_WRITE_FLUSH(a) IXGBE_READ_REG(a, IXGBE_STATUS)
107
Emil Tantilov849c4542010-06-03 16:53:41 +0000108extern struct net_device *ixgbe_get_hw_dev(struct ixgbe_hw *hw);
Auke Kok9a799d72007-09-15 14:07:45 -0700109#define hw_dbg(hw, format, arg...) \
Emil Tantilov849c4542010-06-03 16:53:41 +0000110 netdev_dbg(ixgbe_get_hw_dev(hw), format, ##arg)
111#define e_err(format, arg...) \
112 netdev_err(adapter->netdev, format, ## arg)
113#define e_info(format, arg...) \
114 netdev_info(adapter->netdev, format, ## arg)
115#define e_warn(format, arg...) \
116 netdev_warn(adapter->netdev, format, ## arg)
117#define e_notice(format, arg...) \
118 netdev_notice(adapter->netdev, format, ## arg)
119#define e_crit(format, arg...) \
120 netdev_crit(adapter->netdev, format, ## arg)
121#define e_dev_info(format, arg...) \
122 dev_info(&adapter->pdev->dev, format, ## arg)
123#define e_dev_warn(format, arg...) \
124 dev_warn(&adapter->pdev->dev, format, ## arg)
125#define e_dev_err(format, arg...) \
126 dev_err(&adapter->pdev->dev, format, ## arg)
127#define e_dev_notice(format, arg...) \
128 dev_notice(&adapter->pdev->dev, format, ## arg)
Auke Kok9a799d72007-09-15 14:07:45 -0700129
130#endif /* IXGBE_COMMON */