blob: 7dd029034aec78e57338c54b10e42fae0550da42 [file] [log] [blame]
Andy Flemingc2882bb2007-02-09 17:28:31 -06001/*
2 * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
3 *
4 * Author: Andy Fleming <afleming@freescale.com>
5 *
6 * Based on 83xx/mpc8360e_pb.c by:
7 * Li Yang <LeoLi@freescale.com>
8 * Yin Olivia <Hong-hua.Yin@freescale.com>
9 *
10 * Description:
Kumar Gala23f510b2007-02-17 16:29:36 -060011 * MPC85xx MDS board specific routines.
Andy Flemingc2882bb2007-02-09 17:28:31 -060012 *
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
17 */
18
19#include <linux/stddef.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/reboot.h>
24#include <linux/pci.h>
25#include <linux/kdev_t.h>
26#include <linux/major.h>
27#include <linux/console.h>
28#include <linux/delay.h>
29#include <linux/seq_file.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060030#include <linux/initrd.h>
31#include <linux/module.h>
32#include <linux/fsl_devices.h>
Jon Loeliger882407b2007-11-06 12:11:13 -060033#include <linux/of_platform.h>
34#include <linux/of_device.h>
Andy Fleming94833a42008-05-02 18:56:41 -050035#include <linux/phy.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060036
Andy Flemingc2882bb2007-02-09 17:28:31 -060037#include <asm/system.h>
38#include <asm/atomic.h>
39#include <asm/time.h>
40#include <asm/io.h>
41#include <asm/machdep.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060042#include <asm/pci-bridge.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060043#include <asm/irq.h>
44#include <mm/mmu_decl.h>
45#include <asm/prom.h>
46#include <asm/udbg.h>
47#include <sysdev/fsl_soc.h>
Roy Zang3f6c5da2007-07-10 18:47:06 +080048#include <sysdev/fsl_pci.h>
Andy Flemingc2882bb2007-02-09 17:28:31 -060049#include <asm/qe.h>
50#include <asm/qe_ic.h>
51#include <asm/mpic.h>
52
Andy Flemingc2882bb2007-02-09 17:28:31 -060053#undef DEBUG
54#ifdef DEBUG
55#define DBG(fmt...) udbg_printf(fmt)
56#else
57#define DBG(fmt...)
58#endif
59
Andy Fleming94833a42008-05-02 18:56:41 -050060#define MV88E1111_SCR 0x10
61#define MV88E1111_SCR_125CLK 0x0010
62static int mpc8568_fixup_125_clock(struct phy_device *phydev)
63{
64 int scr;
65 int err;
66
67 /* Workaround for the 125 CLK Toggle */
68 scr = phy_read(phydev, MV88E1111_SCR);
69
70 if (scr < 0)
71 return scr;
72
73 err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
74
75 if (err)
76 return err;
77
78 err = phy_write(phydev, MII_BMCR, BMCR_RESET);
79
80 if (err)
81 return err;
82
83 scr = phy_read(phydev, MV88E1111_SCR);
84
85 if (scr < 0)
86 return err;
87
88 err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
89
90 return err;
91}
92
93static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
94{
95 int temp;
96 int err;
97
98 /* Errata */
99 err = phy_write(phydev,29, 0x0006);
100
101 if (err)
102 return err;
103
104 temp = phy_read(phydev, 30);
105
106 if (temp < 0)
107 return temp;
108
109 temp = (temp & (~0x8000)) | 0x4000;
110 err = phy_write(phydev,30, temp);
111
112 if (err)
113 return err;
114
115 err = phy_write(phydev,29, 0x000a);
116
117 if (err)
118 return err;
119
120 temp = phy_read(phydev, 30);
121
122 if (temp < 0)
123 return temp;
124
125 temp = phy_read(phydev, 30);
126
127 if (temp < 0)
128 return temp;
129
130 temp &= ~0x0020;
131
132 err = phy_write(phydev,30,temp);
133
134 if (err)
135 return err;
136
137 /* Disable automatic MDI/MDIX selection */
138 temp = phy_read(phydev, 16);
139
140 if (temp < 0)
141 return temp;
142
143 temp &= ~0x0060;
144 err = phy_write(phydev,16,temp);
145
146 return err;
147}
148
Andy Flemingc2882bb2007-02-09 17:28:31 -0600149/* ************************************************************************
150 *
151 * Setup the architecture
152 *
153 */
Kumar Gala23f510b2007-02-17 16:29:36 -0600154static void __init mpc85xx_mds_setup_arch(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600155{
156 struct device_node *np;
Andy Fleming73f5b8f2008-05-02 13:03:22 -0500157 static u8 __iomem *bcsr_regs = NULL;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600158
Andy Flemingc2882bb2007-02-09 17:28:31 -0600159 if (ppc_md.progress)
Kumar Gala23f510b2007-02-17 16:29:36 -0600160 ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600161
Andy Flemingc2882bb2007-02-09 17:28:31 -0600162 /* Map BCSR area */
163 np = of_find_node_by_name(NULL, "bcsr");
164 if (np != NULL) {
165 struct resource res;
166
167 of_address_to_resource(np, 0, &res);
168 bcsr_regs = ioremap(res.start, res.end - res.start +1);
169 of_node_put(np);
170 }
171
172#ifdef CONFIG_PCI
Kumar Galac9438af2007-10-04 00:28:43 -0500173 for_each_node_by_type(np, "pci") {
174 if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
175 of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
176 struct resource rsrc;
177 of_address_to_resource(np, 0, &rsrc);
178 if ((rsrc.start & 0xfffff) == 0x8000)
179 fsl_add_bridge(np, 1);
180 else
181 fsl_add_bridge(np, 0);
182 }
183 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600184#endif
185
186#ifdef CONFIG_QUICC_ENGINE
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300187 np = of_find_compatible_node(NULL, NULL, "fsl,qe");
188 if (!np) {
189 np = of_find_node_by_name(NULL, "qe");
190 if (!np)
191 return;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600192 }
193
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300194 qe_reset();
195 of_node_put(np);
196
197 np = of_find_node_by_name(NULL, "par_io");
198 if (np) {
199 struct device_node *ucc;
Andy Flemingc2882bb2007-02-09 17:28:31 -0600200
201 par_io_init(np);
202 of_node_put(np);
203
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300204 for_each_node_by_name(ucc, "ucc")
Andy Flemingc2882bb2007-02-09 17:28:31 -0600205 par_io_of_config(ucc);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600206 }
207
208 if (bcsr_regs) {
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400209#define BCSR_UCC1_GETH_EN (0x1 << 7)
210#define BCSR_UCC2_GETH_EN (0x1 << 7)
211#define BCSR_UCC1_MODE_MSK (0x3 << 4)
212#define BCSR_UCC2_MODE_MSK (0x3 << 0)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600213
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400214 /* Turn off UCC1 & UCC2 */
215 clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
216 clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600217
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400218 /* Mode is RGMII, all bits clear */
219 clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
220 BCSR_UCC2_MODE_MSK);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600221
Anton Vorontsov803dedb2007-10-05 21:46:47 +0400222 /* Turn UCC1 & UCC2 on */
223 setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
224 setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600225
226 iounmap(bcsr_regs);
227 }
Andy Flemingc2882bb2007-02-09 17:28:31 -0600228#endif /* CONFIG_QUICC_ENGINE */
229}
230
Andy Fleming94833a42008-05-02 18:56:41 -0500231
232static int __init board_fixups(void)
233{
Kay Sieversaab0d372008-12-04 10:02:56 -0800234 char phy_id[20];
Andy Fleming94833a42008-05-02 18:56:41 -0500235 char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
236 struct device_node *mdio;
237 struct resource res;
238 int i;
239
240 for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
241 mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
242
243 of_address_to_resource(mdio, 0, &res);
Kay Sieversaab0d372008-12-04 10:02:56 -0800244 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600245 (unsigned long long)res.start, 1);
Andy Fleming94833a42008-05-02 18:56:41 -0500246
247 phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
248 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
249
250 /* Register a workaround for errata */
Kay Sieversaab0d372008-12-04 10:02:56 -0800251 snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
Kumar Gala24a99592008-12-03 09:31:35 -0600252 (unsigned long long)res.start, 7);
Andy Fleming94833a42008-05-02 18:56:41 -0500253 phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
254
255 of_node_put(mdio);
256 }
257
258 return 0;
259}
260machine_arch_initcall(mpc85xx_mds, board_fixups);
261
Kumar Gala23f510b2007-02-17 16:29:36 -0600262static struct of_device_id mpc85xx_ids[] = {
Andy Flemingc2882bb2007-02-09 17:28:31 -0600263 { .type = "soc", },
264 { .compatible = "soc", },
Kim Phillipscf0d19f2008-07-29 15:29:24 -0500265 { .compatible = "simple-bus", },
Andy Flemingc2882bb2007-02-09 17:28:31 -0600266 { .type = "qe", },
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300267 { .compatible = "fsl,qe", },
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300268 { .compatible = "gianfar", },
Andy Flemingc2882bb2007-02-09 17:28:31 -0600269 {},
270};
271
Kumar Gala23f510b2007-02-17 16:29:36 -0600272static int __init mpc85xx_publish_devices(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600273{
Andy Flemingc2882bb2007-02-09 17:28:31 -0600274 /* Publish the QE devices */
Kumar Gala277982e2008-01-15 09:42:36 -0600275 of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600276
277 return 0;
278}
Kumar Gala277982e2008-01-15 09:42:36 -0600279machine_device_initcall(mpc85xx_mds, mpc85xx_publish_devices);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600280
Kumar Gala23f510b2007-02-17 16:29:36 -0600281static void __init mpc85xx_mds_pic_init(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600282{
283 struct mpic *mpic;
284 struct resource r;
285 struct device_node *np = NULL;
286
287 np = of_find_node_by_type(NULL, "open-pic");
288 if (!np)
289 return;
290
291 if (of_address_to_resource(np, 0, &r)) {
292 printk(KERN_ERR "Failed to map mpic register space\n");
293 of_node_put(np);
294 return;
295 }
296
297 mpic = mpic_alloc(np, r.start,
298 MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
Kumar Galab533f8a2007-07-03 02:35:35 -0500299 0, 256, " OpenPIC ");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600300 BUG_ON(mpic == NULL);
301 of_node_put(np);
302
Andy Flemingc2882bb2007-02-09 17:28:31 -0600303 mpic_init(mpic);
304
Andy Flemingc2882bb2007-02-09 17:28:31 -0600305#ifdef CONFIG_QUICC_ENGINE
Anton Vorontsova2dd70a2008-01-24 18:39:59 +0300306 np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
307 if (!np) {
308 np = of_find_node_by_type(NULL, "qeic");
309 if (!np)
310 return;
311 }
Anton Vorontsovcccd2102007-10-05 21:47:29 +0400312 qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
Andy Flemingc2882bb2007-02-09 17:28:31 -0600313 of_node_put(np);
314#endif /* CONFIG_QUICC_ENGINE */
315}
316
Kumar Gala23f510b2007-02-17 16:29:36 -0600317static int __init mpc85xx_mds_probe(void)
Andy Flemingc2882bb2007-02-09 17:28:31 -0600318{
Kumar Gala6936c622007-02-17 16:19:34 -0600319 unsigned long root = of_get_flat_dt_root();
Andy Flemingc2882bb2007-02-09 17:28:31 -0600320
Kumar Gala6936c622007-02-17 16:19:34 -0600321 return of_flat_dt_is_compatible(root, "MPC85xxMDS");
Andy Flemingc2882bb2007-02-09 17:28:31 -0600322}
323
Kumar Gala23f510b2007-02-17 16:29:36 -0600324define_machine(mpc85xx_mds) {
Kumar Gala6936c622007-02-17 16:19:34 -0600325 .name = "MPC85xx MDS",
Kumar Gala23f510b2007-02-17 16:29:36 -0600326 .probe = mpc85xx_mds_probe,
327 .setup_arch = mpc85xx_mds_setup_arch,
328 .init_IRQ = mpc85xx_mds_pic_init,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600329 .get_irq = mpic_get_irq,
Kumar Galae1c15752007-10-04 01:04:57 -0500330 .restart = fsl_rstcr_restart,
Andy Flemingc2882bb2007-02-09 17:28:31 -0600331 .calibrate_decr = generic_calibrate_decr,
332 .progress = udbg_progress,
Kumar Gala2af85692007-09-10 14:30:33 -0500333#ifdef CONFIG_PCI
Kumar Galaaa3c1122007-07-16 10:45:07 -0500334 .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
Kumar Gala2af85692007-09-10 14:30:33 -0500335#endif
Andy Flemingc2882bb2007-02-09 17:28:31 -0600336};