blob: fd1bc8f6bf979243760bc0a6da90d72026cd95c5 [file] [log] [blame]
Alan Cox5c49fd32011-11-03 18:22:04 +00001/**************************************************************************
2 * Copyright (c) 2007-2011, Intel Corporation.
3 * All Rights Reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
17 *
18 **************************************************************************/
19
20#ifndef _PSB_DRV_H_
21#define _PSB_DRV_H_
22
23#include <linux/kref.h>
24
25#include <drm/drmP.h>
26#include "drm_global.h"
27#include "gem_glue.h"
Alan Cox838fa582011-11-16 22:39:45 +000028#include "gma_drm.h"
Alan Cox5c49fd32011-11-03 18:22:04 +000029#include "psb_reg.h"
30#include "psb_intel_drv.h"
31#include "gtt.h"
32#include "power.h"
Alan Coxd839ede2012-05-03 15:06:18 +010033#include "opregion.h"
Alan Cox5c49fd32011-11-03 18:22:04 +000034#include "oaktrail.h"
35
36/* Append new drm mode definition here, align with libdrm definition */
37#define DRM_MODE_SCALE_NO_SCALE 2
38
39enum {
40 CHIP_PSB_8108 = 0, /* Poulsbo */
41 CHIP_PSB_8109 = 1, /* Poulsbo */
42 CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
43 CHIP_MFLD_0130 = 3, /* Medfield */
44};
45
Patrik Jakobssone036ba52011-11-29 22:20:07 +000046#define IS_PSB(dev) (((dev)->pci_device & 0xfffe) == 0x8108)
Alan Cox5c49fd32011-11-03 18:22:04 +000047#define IS_MRST(dev) (((dev)->pci_device & 0xfffc) == 0x4100)
48#define IS_MFLD(dev) (((dev)->pci_device & 0xfff8) == 0x0130)
49
50/*
51 * Driver definitions
52 */
53
54#define DRIVER_NAME "gma500"
55#define DRIVER_DESC "DRM driver for the Intel GMA500"
56
57#define PSB_DRM_DRIVER_DATE "2011-06-06"
58#define PSB_DRM_DRIVER_MAJOR 1
59#define PSB_DRM_DRIVER_MINOR 0
60#define PSB_DRM_DRIVER_PATCHLEVEL 0
61
62/*
63 * Hardware offsets
64 */
65#define PSB_VDC_OFFSET 0x00000000
66#define PSB_VDC_SIZE 0x000080000
67#define MRST_MMIO_SIZE 0x0000C0000
68#define MDFLD_MMIO_SIZE 0x000100000
69#define PSB_SGX_SIZE 0x8000
70#define PSB_SGX_OFFSET 0x00040000
71#define MRST_SGX_OFFSET 0x00080000
72/*
73 * PCI resource identifiers
74 */
75#define PSB_MMIO_RESOURCE 0
76#define PSB_GATT_RESOURCE 2
77#define PSB_GTT_RESOURCE 3
78/*
79 * PCI configuration
80 */
81#define PSB_GMCH_CTRL 0x52
82#define PSB_BSM 0x5C
83#define _PSB_GMCH_ENABLED 0x4
84#define PSB_PGETBL_CTL 0x2020
85#define _PSB_PGETBL_ENABLED 0x00000001
86#define PSB_SGX_2D_SLAVE_PORT 0x4000
87
88/* To get rid of */
89#define PSB_TT_PRIV0_LIMIT (256*1024*1024)
90#define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
91
92/*
93 * SGX side MMU definitions (these can probably go)
94 */
95
96/*
97 * Flags for external memory type field.
98 */
99#define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
100#define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
101#define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
102/*
103 * PTE's and PDE's
104 */
105#define PSB_PDE_MASK 0x003FFFFF
106#define PSB_PDE_SHIFT 22
107#define PSB_PTE_SHIFT 12
108/*
109 * Cache control
110 */
111#define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
112#define PSB_PTE_WO 0x0002 /* Write only */
113#define PSB_PTE_RO 0x0004 /* Read only */
114#define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
115
116/*
117 * VDC registers and bits
118 */
119#define PSB_MSVDX_CLOCKGATING 0x2064
120#define PSB_TOPAZ_CLOCKGATING 0x2068
121#define PSB_HWSTAM 0x2098
122#define PSB_INSTPM 0x20C0
123#define PSB_INT_IDENTITY_R 0x20A4
Alan Coxd839ede2012-05-03 15:06:18 +0100124#define _PSB_IRQ_ASLE (1<<0)
Alan Cox5c49fd32011-11-03 18:22:04 +0000125#define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
126#define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
127#define _PSB_DPST_PIPEB_FLAG (1<<4)
128#define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
129#define _PSB_VSYNC_PIPEB_FLAG (1<<5)
130#define _PSB_DPST_PIPEA_FLAG (1<<6)
131#define _PSB_PIPEA_EVENT_FLAG (1<<6)
132#define _PSB_VSYNC_PIPEA_FLAG (1<<7)
133#define _MDFLD_MIPIA_FLAG (1<<16)
134#define _MDFLD_MIPIC_FLAG (1<<17)
Alan Cox68cb6382012-04-25 14:38:20 +0100135#define _PSB_IRQ_DISP_HOTSYNC (1<<17)
Alan Cox5c49fd32011-11-03 18:22:04 +0000136#define _PSB_IRQ_SGX_FLAG (1<<18)
137#define _PSB_IRQ_MSVDX_FLAG (1<<19)
138#define _LNC_IRQ_TOPAZ_FLAG (1<<20)
139
Patrik Jakobsson700e59f2011-11-29 22:20:34 +0000140#define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
141 _PSB_VSYNC_PIPEB_FLAG)
142
Alan Cox5c49fd32011-11-03 18:22:04 +0000143/* This flag includes all the display IRQ bits excepts the vblank irqs. */
144#define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
145 _MDFLD_PIPEB_EVENT_FLAG | \
146 _PSB_PIPEA_EVENT_FLAG | \
147 _PSB_VSYNC_PIPEA_FLAG | \
148 _MDFLD_MIPIA_FLAG | \
149 _MDFLD_MIPIC_FLAG)
150#define PSB_INT_IDENTITY_R 0x20A4
151#define PSB_INT_MASK_R 0x20A8
152#define PSB_INT_ENABLE_R 0x20A0
153
154#define _PSB_MMU_ER_MASK 0x0001FF00
155#define _PSB_MMU_ER_HOST (1 << 16)
156#define GPIOA 0x5010
157#define GPIOB 0x5014
158#define GPIOC 0x5018
159#define GPIOD 0x501c
160#define GPIOE 0x5020
161#define GPIOF 0x5024
162#define GPIOG 0x5028
163#define GPIOH 0x502c
164#define GPIO_CLOCK_DIR_MASK (1 << 0)
165#define GPIO_CLOCK_DIR_IN (0 << 1)
166#define GPIO_CLOCK_DIR_OUT (1 << 1)
167#define GPIO_CLOCK_VAL_MASK (1 << 2)
168#define GPIO_CLOCK_VAL_OUT (1 << 3)
169#define GPIO_CLOCK_VAL_IN (1 << 4)
170#define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
171#define GPIO_DATA_DIR_MASK (1 << 8)
172#define GPIO_DATA_DIR_IN (0 << 9)
173#define GPIO_DATA_DIR_OUT (1 << 9)
174#define GPIO_DATA_VAL_MASK (1 << 10)
175#define GPIO_DATA_VAL_OUT (1 << 11)
176#define GPIO_DATA_VAL_IN (1 << 12)
177#define GPIO_DATA_PULLUP_DISABLE (1 << 13)
178
179#define VCLK_DIVISOR_VGA0 0x6000
180#define VCLK_DIVISOR_VGA1 0x6004
181#define VCLK_POST_DIV 0x6010
182
183#define PSB_COMM_2D (PSB_ENGINE_2D << 4)
184#define PSB_COMM_3D (PSB_ENGINE_3D << 4)
185#define PSB_COMM_TA (PSB_ENGINE_TA << 4)
186#define PSB_COMM_HP (PSB_ENGINE_HP << 4)
187#define PSB_COMM_USER_IRQ (1024 >> 2)
188#define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
189#define PSB_COMM_FW (2048 >> 2)
190
191#define PSB_UIRQ_VISTEST 1
192#define PSB_UIRQ_OOM_REPLY 2
193#define PSB_UIRQ_FIRE_TA_REPLY 3
194#define PSB_UIRQ_FIRE_RASTER_REPLY 4
195
196#define PSB_2D_SIZE (256*1024*1024)
197#define PSB_MAX_RELOC_PAGES 1024
198
199#define PSB_LOW_REG_OFFS 0x0204
200#define PSB_HIGH_REG_OFFS 0x0600
201
202#define PSB_NUM_VBLANKS 2
203
204
205#define PSB_2D_SIZE (256*1024*1024)
206#define PSB_MAX_RELOC_PAGES 1024
207
208#define PSB_LOW_REG_OFFS 0x0204
209#define PSB_HIGH_REG_OFFS 0x0600
210
211#define PSB_NUM_VBLANKS 2
212#define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
213#define PSB_LID_DELAY (DRM_HZ / 10)
214
215#define MDFLD_PNW_B0 0x04
216#define MDFLD_PNW_C0 0x08
217
218#define MDFLD_DSR_2D_3D_0 (1 << 0)
219#define MDFLD_DSR_2D_3D_2 (1 << 1)
220#define MDFLD_DSR_CURSOR_0 (1 << 2)
221#define MDFLD_DSR_CURSOR_2 (1 << 3)
222#define MDFLD_DSR_OVERLAY_0 (1 << 4)
223#define MDFLD_DSR_OVERLAY_2 (1 << 5)
224#define MDFLD_DSR_MIPI_CONTROL (1 << 6)
225#define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
226#define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
227#define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
228
229#define MDFLD_DSR_RR 45
230#define MDFLD_DPU_ENABLE (1 << 31)
231#define MDFLD_DSR_FULLSCREEN (1 << 30)
232#define MDFLD_DSR_DELAY (DRM_HZ / MDFLD_DSR_RR)
233
234#define PSB_PWR_STATE_ON 1
235#define PSB_PWR_STATE_OFF 2
236
237#define PSB_PMPOLICY_NOPM 0
238#define PSB_PMPOLICY_CLOCKGATING 1
239#define PSB_PMPOLICY_POWERDOWN 2
240
241#define PSB_PMSTATE_POWERUP 0
242#define PSB_PMSTATE_CLOCKGATED 1
243#define PSB_PMSTATE_POWERDOWN 2
244#define PSB_PCIx_MSI_ADDR_LOC 0x94
245#define PSB_PCIx_MSI_DATA_LOC 0x98
246
247/* Medfield crystal settings */
248#define KSEL_CRYSTAL_19 1
249#define KSEL_BYPASS_19 5
250#define KSEL_BYPASS_25 6
251#define KSEL_BYPASS_83_100 7
252
253struct opregion_header;
254struct opregion_acpi;
255struct opregion_swsci;
256struct opregion_asle;
257
258struct psb_intel_opregion {
259 struct opregion_header *header;
260 struct opregion_acpi *acpi;
261 struct opregion_swsci *swsci;
262 struct opregion_asle *asle;
Alan Cox1fb28e92012-04-25 14:37:14 +0100263 void *vbt;
Alan Coxd839ede2012-05-03 15:06:18 +0100264 u32 __iomem *lid_state;
Alan Cox5c49fd32011-11-03 18:22:04 +0000265};
266
Patrik Jakobsson57369952011-12-19 21:41:10 +0000267struct sdvo_device_mapping {
268 u8 initialized;
269 u8 dvo_port;
270 u8 slave_addr;
271 u8 dvo_wiring;
272 u8 i2c_pin;
273 u8 i2c_speed;
274 u8 ddc_pin;
275};
276
Patrik Jakobsson5c0c1d52011-12-19 21:40:58 +0000277struct intel_gmbus {
278 struct i2c_adapter adapter;
279 struct i2c_adapter *force_bit;
280 u32 reg0;
281};
282
Alan Cox648a8e32012-03-08 16:00:31 +0000283/*
Alan Cox8512e072012-05-11 11:30:53 +0100284 * Register offset maps
285 */
286
287struct psb_offset {
288 u32 fp0;
289 u32 fp1;
290 u32 cntr;
291 u32 conf;
292 u32 src;
293 u32 dpll;
294 u32 dpll_md;
295 u32 htotal;
296 u32 hblank;
297 u32 hsync;
298 u32 vtotal;
299 u32 vblank;
300 u32 vsync;
301 u32 stride;
302 u32 size;
303 u32 pos;
304 u32 surf;
305 u32 addr;
306 u32 base;
307 u32 status;
308 u32 linoff;
309 u32 tileoff;
310 u32 palette;
311};
312
313/*
Alan Cox648a8e32012-03-08 16:00:31 +0000314 * Register save state. This is used to hold the context when the
315 * device is powered off. In the case of Oaktrail this can (but does not
316 * yet) include screen blank. Operations occuring during the save
317 * update the register cache instead.
318 */
Alan Cox62563042012-05-11 11:30:16 +0100319
320/*
321 * Common status for pipes.
322 */
323struct psb_pipe {
324 u32 fp0;
325 u32 fp1;
326 u32 cntr;
327 u32 conf;
328 u32 src;
329 u32 dpll;
330 u32 dpll_md;
331 u32 htotal;
332 u32 hblank;
333 u32 hsync;
334 u32 vtotal;
335 u32 vblank;
336 u32 vsync;
337 u32 stride;
338 u32 size;
339 u32 pos;
340 u32 base;
341 u32 surf;
342 u32 addr;
343 u32 status;
344 u32 linoff;
345 u32 tileoff;
346 u32 palette[256];
347};
348
Alan Cox648a8e32012-03-08 16:00:31 +0000349struct psb_state {
Alan Cox648a8e32012-03-08 16:00:31 +0000350 uint32_t saveVCLK_DIVISOR_VGA0;
351 uint32_t saveVCLK_DIVISOR_VGA1;
352 uint32_t saveVCLK_POST_DIV;
353 uint32_t saveVGACNTRL;
354 uint32_t saveADPA;
355 uint32_t saveLVDS;
356 uint32_t saveDVOA;
357 uint32_t saveDVOB;
358 uint32_t saveDVOC;
359 uint32_t savePP_ON;
360 uint32_t savePP_OFF;
361 uint32_t savePP_CONTROL;
362 uint32_t savePP_CYCLE;
363 uint32_t savePFIT_CONTROL;
Alan Cox648a8e32012-03-08 16:00:31 +0000364 uint32_t saveCLOCKGATING;
365 uint32_t saveDSPARB;
Alan Cox648a8e32012-03-08 16:00:31 +0000366 uint32_t savePFIT_AUTO_RATIOS;
367 uint32_t savePFIT_PGM_RATIOS;
368 uint32_t savePP_ON_DELAYS;
369 uint32_t savePP_OFF_DELAYS;
370 uint32_t savePP_DIVISOR;
Alan Cox648a8e32012-03-08 16:00:31 +0000371 uint32_t saveBCLRPAT_A;
372 uint32_t saveBCLRPAT_B;
Alan Cox648a8e32012-03-08 16:00:31 +0000373 uint32_t savePERF_MODE;
374 uint32_t saveDSPFW1;
375 uint32_t saveDSPFW2;
376 uint32_t saveDSPFW3;
377 uint32_t saveDSPFW4;
378 uint32_t saveDSPFW5;
379 uint32_t saveDSPFW6;
380 uint32_t saveCHICKENBIT;
381 uint32_t saveDSPACURSOR_CTRL;
382 uint32_t saveDSPBCURSOR_CTRL;
383 uint32_t saveDSPACURSOR_BASE;
384 uint32_t saveDSPBCURSOR_BASE;
385 uint32_t saveDSPACURSOR_POS;
386 uint32_t saveDSPBCURSOR_POS;
Alan Cox648a8e32012-03-08 16:00:31 +0000387 uint32_t saveOV_OVADD;
388 uint32_t saveOV_OGAMC0;
389 uint32_t saveOV_OGAMC1;
390 uint32_t saveOV_OGAMC2;
391 uint32_t saveOV_OGAMC3;
392 uint32_t saveOV_OGAMC4;
393 uint32_t saveOV_OGAMC5;
394 uint32_t saveOVC_OVADD;
395 uint32_t saveOVC_OGAMC0;
396 uint32_t saveOVC_OGAMC1;
397 uint32_t saveOVC_OGAMC2;
398 uint32_t saveOVC_OGAMC3;
399 uint32_t saveOVC_OGAMC4;
400 uint32_t saveOVC_OGAMC5;
401
402 /* DPST register save */
403 uint32_t saveHISTOGRAM_INT_CONTROL_REG;
404 uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
405 uint32_t savePWM_CONTROL_LOGIC;
406};
407
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000408struct medfield_state {
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000409 uint32_t saveMIPI;
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000410 uint32_t saveMIPI_C;
411
412 uint32_t savePFIT_CONTROL;
413 uint32_t savePFIT_PGM_RATIOS;
414 uint32_t saveHDMIPHYMISCCTL;
415 uint32_t saveHDMIB_CONTROL;
416};
417
Alan Cox09016a12012-03-14 12:00:29 +0000418struct cdv_state {
419 uint32_t saveDSPCLK_GATE_D;
420 uint32_t saveRAMCLK_GATE_D;
421 uint32_t saveDSPARB;
422 uint32_t saveDSPFW[6];
423 uint32_t saveADPA;
424 uint32_t savePP_CONTROL;
425 uint32_t savePFIT_PGM_RATIOS;
426 uint32_t saveLVDS;
427 uint32_t savePFIT_CONTROL;
428 uint32_t savePP_ON_DELAYS;
429 uint32_t savePP_OFF_DELAYS;
430 uint32_t savePP_CYCLE;
431 uint32_t saveVGACNTRL;
432 uint32_t saveIER;
433 uint32_t saveIMR;
434 u8 saveLBB;
435};
436
Alan Coxc6265ff2012-03-08 16:02:05 +0000437struct psb_save_area {
Alan Cox62563042012-05-11 11:30:16 +0100438 struct psb_pipe pipe[3];
Alan Coxc6265ff2012-03-08 16:02:05 +0000439 uint32_t saveBSM;
440 uint32_t saveVBT;
441 union {
442 struct psb_state psb;
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000443 struct medfield_state mdfld;
Alan Cox09016a12012-03-14 12:00:29 +0000444 struct cdv_state cdv;
Alan Coxc6265ff2012-03-08 16:02:05 +0000445 };
446 uint32_t saveBLC_PWM_CTL2;
447 uint32_t saveBLC_PWM_CTL;
448};
449
Alan Cox5c49fd32011-11-03 18:22:04 +0000450struct psb_ops;
451
Alan Cox04bd5642011-11-16 22:39:32 +0000452#define PSB_NUM_PIPE 3
453
Alan Cox5c49fd32011-11-03 18:22:04 +0000454struct drm_psb_private {
455 struct drm_device *dev;
456 const struct psb_ops *ops;
Alan Cox8512e072012-05-11 11:30:53 +0100457 const struct psb_offset *regmap;
Alan Cox1fb28e92012-04-25 14:37:14 +0100458
459 struct child_device_config *child_dev;
460 int child_dev_num;
Alan Cox5c49fd32011-11-03 18:22:04 +0000461
462 struct psb_gtt gtt;
463
464 /* GTT Memory manager */
465 struct psb_gtt_mm *gtt_mm;
466 struct page *scratch_page;
Kirill A. Shutemoveab37602012-05-03 15:07:46 +0100467 u32 __iomem *gtt_map;
Alan Cox5c49fd32011-11-03 18:22:04 +0000468 uint32_t stolen_base;
Kirill A. Shutemov37214ca2012-05-03 15:08:26 +0100469 u8 __iomem *vram_addr;
Alan Cox5c49fd32011-11-03 18:22:04 +0000470 unsigned long vram_stolen_size;
471 int gtt_initialized;
472 u16 gmch_ctrl; /* Saved GTT setup */
473 u32 pge_ctl;
474
475 struct mutex gtt_mutex;
476 struct resource *gtt_mem; /* Our PCI resource */
477
478 struct psb_mmu_driver *mmu;
479 struct psb_mmu_pd *pf_pd;
480
481 /*
482 * Register base
483 */
484
Kirill A. Shutemov846a60382012-05-03 15:08:08 +0100485 uint8_t __iomem *sgx_reg;
486 uint8_t __iomem *vdc_reg;
Alan Cox5c49fd32011-11-03 18:22:04 +0000487 uint32_t gatt_free_offset;
488
489 /*
490 * Fencing / irq.
491 */
492
493 uint32_t vdc_irq_mask;
494 uint32_t pipestat[PSB_NUM_PIPE];
495
496 spinlock_t irqmask_lock;
497
498 /*
499 * Power
500 */
501
502 bool suspended;
503 bool display_power;
504 int display_count;
505
506 /*
507 * Modesetting
508 */
509 struct psb_intel_mode_device mode_dev;
510
511 struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
512 struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
513 uint32_t num_pipe;
514
515 /*
516 * OSPM info (Power management base) (can go ?)
517 */
518 uint32_t ospm_base;
519
520 /*
521 * Sizes info
522 */
523
Alan Cox5c49fd32011-11-03 18:22:04 +0000524 u32 fuse_reg_value;
525 u32 video_device_fuse;
526
527 /* PCI revision ID for B0:D2:F0 */
528 uint8_t platform_rev_id;
529
Patrik Jakobsson5c0c1d52011-12-19 21:40:58 +0000530 /* gmbus */
531 struct intel_gmbus *gmbus;
532
Patrik Jakobsson57369952011-12-19 21:41:10 +0000533 /* Used by SDVO */
534 int crt_ddc_pin;
535 /* FIXME: The mappings should be parsed from bios but for now we can
536 pretend there are no mappings available */
537 struct sdvo_device_mapping sdvo_mappings[2];
538 u32 hotplug_supported_mask;
539 struct drm_property *broadcast_rgb_property;
540 struct drm_property *force_audio_property;
541
Alan Cox5c49fd32011-11-03 18:22:04 +0000542 /*
543 * LVDS info
544 */
545 int backlight_duty_cycle; /* restore backlight to this value */
546 bool panel_wants_dither;
547 struct drm_display_mode *panel_fixed_mode;
548 struct drm_display_mode *lfp_lvds_vbt_mode;
549 struct drm_display_mode *sdvo_lvds_vbt_mode;
550
551 struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
Patrik Jakobssona12d6a02011-12-19 21:41:22 +0000552 struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
Alan Cox5c49fd32011-11-03 18:22:04 +0000553
554 /* Feature bits from the VBIOS */
555 unsigned int int_tv_support:1;
556 unsigned int lvds_dither:1;
557 unsigned int lvds_vbt:1;
558 unsigned int int_crt_support:1;
559 unsigned int lvds_use_ssc:1;
560 int lvds_ssc_freq;
561 bool is_lvds_on;
562 bool is_mipi_on;
563 u32 mipi_ctrl_display;
564
565 unsigned int core_freq;
566 uint32_t iLVDS_enable;
567
568 /* Runtime PM state */
569 int rpm_enabled;
570
571 /* MID specific */
Kirill A. Shutemov4086b1e2012-05-03 16:27:21 +0100572 bool has_gct;
Alan Cox5c49fd32011-11-03 18:22:04 +0000573 struct oaktrail_gct_data gct_data;
574
Alan Cox933315a2012-03-08 16:00:17 +0000575 /* Oaktrail HDMI state */
Alan Cox5c49fd32011-11-03 18:22:04 +0000576 struct oaktrail_hdmi_dev *hdmi_priv;
Alan Cox933315a2012-03-08 16:00:17 +0000577
Alan Cox5c49fd32011-11-03 18:22:04 +0000578 /*
579 * Register state
580 */
Alan Coxc6265ff2012-03-08 16:02:05 +0000581
582 struct psb_save_area regs;
583
Alan Cox5c49fd32011-11-03 18:22:04 +0000584 /* MSI reg save */
585 uint32_t msi_addr;
586 uint32_t msi_data;
587
Alan Coxae0a2462012-04-25 14:38:32 +0100588 /*
589 * Hotplug handling
590 */
591
592 struct work_struct hotplug_work;
Alan Cox5c49fd32011-11-03 18:22:04 +0000593
594 /*
Alan Cox5c49fd32011-11-03 18:22:04 +0000595 * LID-Switch
596 */
597 spinlock_t lid_lock;
598 struct timer_list lid_timer;
599 struct psb_intel_opregion opregion;
Alan Cox5c49fd32011-11-03 18:22:04 +0000600 u32 lid_last_state;
601
602 /*
603 * Watchdog
604 */
605
606 uint32_t apm_reg;
607 uint16_t apm_base;
608
609 /*
610 * Used for modifying backlight from
611 * xrandr -- consider removing and using HAL instead
612 */
613 struct backlight_device *backlight_device;
614 struct drm_property *backlight_property;
615 uint32_t blc_adj1;
616 uint32_t blc_adj2;
617
618 void *fbdev;
619
620 /* 2D acceleration */
Alan Cox9242fe22011-11-29 22:27:10 +0000621 spinlock_t lock_2d;
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000622
623 /*
624 * Panel brightness
625 */
626 int brightness;
627 int brightness_adjusted;
628
629 bool dsr_enable;
630 u32 dsr_fb_update;
631 bool dpi_panel_on[3];
632 void *dsi_configs[2];
633 u32 bpp;
634 u32 bpp2;
635
636 u32 pipeconf[3];
637 u32 dspcntr[3];
638
639 int mdfld_panel_id;
Alan Cox642c52f2012-04-25 14:36:34 +0100640
641 bool dplla_96mhz; /* DPLL data from the VBT */
Alan Cox5c49fd32011-11-03 18:22:04 +0000642};
643
644
645/*
646 * Operations for each board type
647 */
648
649struct psb_ops {
650 const char *name;
651 unsigned int accel_2d:1;
652 int pipes; /* Number of output pipes */
653 int crtcs; /* Number of CRTCs */
654 int sgx_offset; /* Base offset of SGX device */
Alan Coxd235e642012-04-25 14:38:07 +0100655 int hdmi_mask; /* Mask of HDMI CRTCs */
656 int lvds_mask; /* Mask of LVDS CRTCs */
Alan Cox5c49fd32011-11-03 18:22:04 +0000657
658 /* Sub functions */
659 struct drm_crtc_helper_funcs const *crtc_helper;
660 struct drm_crtc_funcs const *crtc_funcs;
661
662 /* Setup hooks */
663 int (*chip_setup)(struct drm_device *dev);
664 void (*chip_teardown)(struct drm_device *dev);
Alan Coxd235e642012-04-25 14:38:07 +0100665 /* Optional helper caller after modeset */
666 void (*errata)(struct drm_device *dev);
Alan Cox5c49fd32011-11-03 18:22:04 +0000667
668 /* Display management hooks */
669 int (*output_init)(struct drm_device *dev);
Alan Cox68cb6382012-04-25 14:38:20 +0100670 int (*hotplug)(struct drm_device *dev);
671 void (*hotplug_enable)(struct drm_device *dev, bool on);
Alan Cox5c49fd32011-11-03 18:22:04 +0000672 /* Power management hooks */
673 void (*init_pm)(struct drm_device *dev);
674 int (*save_regs)(struct drm_device *dev);
675 int (*restore_regs)(struct drm_device *dev);
676 int (*power_up)(struct drm_device *dev);
677 int (*power_down)(struct drm_device *dev);
678
679 void (*lvds_bl_power)(struct drm_device *dev, bool on);
680#ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
681 /* Backlight */
682 int (*backlight_init)(struct drm_device *dev);
683#endif
684 int i2c_bus; /* I2C bus identifier for Moorestown */
685};
686
687
688
689struct psb_mmu_driver;
690
691extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
692extern int drm_pick_crtcs(struct drm_device *dev);
693
694static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
695{
696 return (struct drm_psb_private *) dev->dev_private;
697}
698
699/*
700 * MMU stuff.
701 */
702
703extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
704 int trap_pagefaults,
705 int invalid_type,
706 struct drm_psb_private *dev_priv);
707extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
708extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
709 *driver);
710extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
711 uint32_t gtt_start, uint32_t gtt_pages);
712extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
713 int trap_pagefaults,
714 int invalid_type);
715extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
716extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
717extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
718 unsigned long address,
719 uint32_t num_pages);
720extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
721 uint32_t start_pfn,
722 unsigned long address,
723 uint32_t num_pages, int type);
724extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
725 unsigned long *pfn);
726
727/*
728 * Enable / disable MMU for different requestors.
729 */
730
731
732extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
733extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
734 unsigned long address, uint32_t num_pages,
735 uint32_t desired_tile_stride,
736 uint32_t hw_tile_stride, int type);
737extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
738 unsigned long address, uint32_t num_pages,
739 uint32_t desired_tile_stride,
740 uint32_t hw_tile_stride);
741/*
742 *psb_irq.c
743 */
744
745extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
746extern int psb_irq_enable_dpst(struct drm_device *dev);
747extern int psb_irq_disable_dpst(struct drm_device *dev);
748extern void psb_irq_preinstall(struct drm_device *dev);
749extern int psb_irq_postinstall(struct drm_device *dev);
750extern void psb_irq_uninstall(struct drm_device *dev);
751extern void psb_irq_turn_on_dpst(struct drm_device *dev);
752extern void psb_irq_turn_off_dpst(struct drm_device *dev);
753
754extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
755extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
756extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
757extern int psb_enable_vblank(struct drm_device *dev, int crtc);
758extern void psb_disable_vblank(struct drm_device *dev, int crtc);
759void
760psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
761
762void
763psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
764
765extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
766
767/*
Alan Cox5c49fd32011-11-03 18:22:04 +0000768 * framebuffer.c
769 */
770extern int psbfb_probed(struct drm_device *dev);
771extern int psbfb_remove(struct drm_device *dev,
772 struct drm_framebuffer *fb);
773/*
774 * accel_2d.c
775 */
776extern void psbfb_copyarea(struct fb_info *info,
777 const struct fb_copyarea *region);
778extern int psbfb_sync(struct fb_info *info);
779extern void psb_spank(struct drm_psb_private *dev_priv);
780
781/*
782 * psb_reset.c
783 */
784
785extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
786extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
787extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
788
789/* modesetting */
790extern void psb_modeset_init(struct drm_device *dev);
791extern void psb_modeset_cleanup(struct drm_device *dev);
792extern int psb_fbdev_init(struct drm_device *dev);
793
794/* backlight.c */
795int gma_backlight_init(struct drm_device *dev);
796void gma_backlight_exit(struct drm_device *dev);
797
798/* oaktrail_crtc.c */
799extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
800
801/* oaktrail_lvds.c */
802extern void oaktrail_lvds_init(struct drm_device *dev,
803 struct psb_intel_mode_device *mode_dev);
804
805/* psb_intel_display.c */
806extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
807extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
808
809/* psb_intel_lvds.c */
810extern const struct drm_connector_helper_funcs
811 psb_intel_lvds_connector_helper_funcs;
812extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
813
814/* gem.c */
815extern int psb_gem_init_object(struct drm_gem_object *obj);
816extern void psb_gem_free_object(struct drm_gem_object *obj);
817extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
818 struct drm_file *file);
819extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
820 struct drm_mode_create_dumb *args);
821extern int psb_gem_dumb_destroy(struct drm_file *file, struct drm_device *dev,
822 uint32_t handle);
823extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
824 uint32_t handle, uint64_t *offset);
825extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
826extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
827 struct drm_file *file);
828extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
829 struct drm_file *file);
830
831/* psb_device.c */
832extern const struct psb_ops psb_chip_ops;
833
834/* oaktrail_device.c */
835extern const struct psb_ops oaktrail_chip_ops;
836
Kirill A. Shutemov026abc32012-03-08 16:02:20 +0000837/* mdlfd_device.c */
838extern const struct psb_ops mdfld_chip_ops;
839
Alan Cox5c49fd32011-11-03 18:22:04 +0000840/* cdv_device.c */
841extern const struct psb_ops cdv_chip_ops;
842
843/*
844 * Debug print bits setting
845 */
846#define PSB_D_GENERAL (1 << 0)
847#define PSB_D_INIT (1 << 1)
848#define PSB_D_IRQ (1 << 2)
849#define PSB_D_ENTRY (1 << 3)
850/* debug the get H/V BP/FP count */
851#define PSB_D_HV (1 << 4)
852#define PSB_D_DBI_BF (1 << 5)
853#define PSB_D_PM (1 << 6)
854#define PSB_D_RENDER (1 << 7)
855#define PSB_D_REG (1 << 8)
856#define PSB_D_MSVDX (1 << 9)
857#define PSB_D_TOPAZ (1 << 10)
858
859extern int drm_psb_no_fb;
860extern int drm_idle_check_interval;
861
862/*
863 * Utilities
864 */
865
866static inline u32 MRST_MSG_READ32(uint port, uint offset)
867{
868 int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
869 uint32_t ret_val = 0;
870 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
871 pci_write_config_dword(pci_root, 0xD0, mcr);
872 pci_read_config_dword(pci_root, 0xD4, &ret_val);
873 pci_dev_put(pci_root);
874 return ret_val;
875}
876static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
877{
878 int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
879 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
880 pci_write_config_dword(pci_root, 0xD4, value);
881 pci_write_config_dword(pci_root, 0xD0, mcr);
882 pci_dev_put(pci_root);
883}
884static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
885{
886 int mcr = (0x10<<24) | (port << 16) | (offset << 8);
887 uint32_t ret_val = 0;
888 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
889 pci_write_config_dword(pci_root, 0xD0, mcr);
890 pci_read_config_dword(pci_root, 0xD4, &ret_val);
891 pci_dev_put(pci_root);
892 return ret_val;
893}
894static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
895{
896 int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
897 struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
898 pci_write_config_dword(pci_root, 0xD4, value);
899 pci_write_config_dword(pci_root, 0xD0, mcr);
900 pci_dev_put(pci_root);
901}
902
903static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
904{
905 struct drm_psb_private *dev_priv = dev->dev_private;
906 return ioread32(dev_priv->vdc_reg + reg);
907}
908
909#define REG_READ(reg) REGISTER_READ(dev, (reg))
910
911static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
912 uint32_t val)
913{
914 struct drm_psb_private *dev_priv = dev->dev_private;
915 iowrite32((val), dev_priv->vdc_reg + (reg));
916}
917
918#define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
919
920static inline void REGISTER_WRITE16(struct drm_device *dev,
921 uint32_t reg, uint32_t val)
922{
923 struct drm_psb_private *dev_priv = dev->dev_private;
924 iowrite16((val), dev_priv->vdc_reg + (reg));
925}
926
927#define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
928
929static inline void REGISTER_WRITE8(struct drm_device *dev,
930 uint32_t reg, uint32_t val)
931{
932 struct drm_psb_private *dev_priv = dev->dev_private;
933 iowrite8((val), dev_priv->vdc_reg + (reg));
934}
935
936#define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
937
938#define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
939#define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
940
941/* #define TRAP_SGX_PM_FAULT 1 */
942#ifdef TRAP_SGX_PM_FAULT
943#define PSB_RSGX32(_offs) \
944({ \
945 if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
946 printk(KERN_ERR \
947 "access sgx when it's off!! (READ) %s, %d\n", \
948 __FILE__, __LINE__); \
949 melay(1000); \
950 } \
951 ioread32(dev_priv->sgx_reg + (_offs)); \
952})
953#else
954#define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
955#endif
956#define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
957
958#define MSVDX_REG_DUMP 0
959
960#define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
961#define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
962
963#endif