blob: fdec5edbbfd587c1fccf73424903f30cef247123 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-sa1100/irq.c
3 *
Dmitry Eremin-Solenikov85e6f092015-05-19 16:16:14 +01004 * Copyright (C) 2015 Dmitry Eremin-Solenikov
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright (C) 1999-2001 Nicolas Pitre
6 *
Dmitry Eremin-Solenikov85e6f092015-05-19 16:16:14 +01007 * Generic IRQ handling for the SA11x0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/init.h>
14#include <linux/module.h>
Thomas Gleixner119c6412006-07-01 22:32:38 +010015#include <linux/interrupt.h>
Russell King31696632012-06-06 11:42:36 +010016#include <linux/io.h>
Thomas Gleixner119c6412006-07-01 22:32:38 +010017#include <linux/irq.h>
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +010018#include <linux/irqdomain.h>
Rafael J. Wysocki90533982011-04-22 22:03:03 +020019#include <linux/syscore_ops.h>
Dmitry Eremin-Solenikov85e6f092015-05-19 16:16:14 +010020#include <linux/irqchip/irq-sa11x0.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Dmitry Eremin-Solenikova657d7f2015-05-18 16:01:19 +010022#include <soc/sa1100/pwer.h>
23
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +010024#include <asm/exception.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +010026#define ICIP 0x00 /* IC IRQ Pending reg. */
27#define ICMR 0x04 /* IC Mask Reg. */
28#define ICLR 0x08 /* IC Level Reg. */
29#define ICCR 0x0C /* IC Control Reg. */
30#define ICFP 0x10 /* IC FIQ Pending reg. */
31#define ICPR 0x20 /* IC Pending Reg. */
32
33static void __iomem *iobase;
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Dmitry Eremin-Solenikovab71f992014-11-28 15:57:52 +010036 * We don't need to ACK IRQs on the SA1100 unless they're GPIOs
37 * this is for internal IRQs i.e. from IRQ LCD to RTCAlrm.
38 */
39static void sa1100_mask_irq(struct irq_data *d)
40{
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +010041 u32 reg;
42
43 reg = readl_relaxed(iobase + ICMR);
44 reg &= ~BIT(d->hwirq);
45 writel_relaxed(reg, iobase + ICMR);
Dmitry Eremin-Solenikovab71f992014-11-28 15:57:52 +010046}
47
48static void sa1100_unmask_irq(struct irq_data *d)
49{
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +010050 u32 reg;
51
52 reg = readl_relaxed(iobase + ICMR);
53 reg |= BIT(d->hwirq);
54 writel_relaxed(reg, iobase + ICMR);
Dmitry Eremin-Solenikovab71f992014-11-28 15:57:52 +010055}
56
Dmitry Eremin-Solenikovab71f992014-11-28 15:57:52 +010057static int sa1100_set_wake(struct irq_data *d, unsigned int on)
58{
Dmitry Eremin-Solenikova657d7f2015-05-18 16:01:19 +010059 return sa11x0_sc_set_wake(d->hwirq, on);
Dmitry Eremin-Solenikovab71f992014-11-28 15:57:52 +010060}
61
62static struct irq_chip sa1100_normal_chip = {
63 .name = "SC",
64 .irq_ack = sa1100_mask_irq,
65 .irq_mask = sa1100_mask_irq,
66 .irq_unmask = sa1100_unmask_irq,
67 .irq_set_wake = sa1100_set_wake,
68};
69
70static int sa1100_normal_irqdomain_map(struct irq_domain *d,
71 unsigned int irq, irq_hw_number_t hwirq)
72{
73 irq_set_chip_and_handler(irq, &sa1100_normal_chip,
74 handle_level_irq);
75 set_irq_flags(irq, IRQF_VALID);
76
77 return 0;
78}
79
80static struct irq_domain_ops sa1100_normal_irqdomain_ops = {
81 .map = sa1100_normal_irqdomain_map,
82 .xlate = irq_domain_xlate_onetwocell,
83};
84
85static struct irq_domain *sa1100_normal_irqdomain;
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087static struct sa1100irq_state {
88 unsigned int saved;
89 unsigned int icmr;
90 unsigned int iclr;
91 unsigned int iccr;
92} sa1100irq_state;
93
Rafael J. Wysocki90533982011-04-22 22:03:03 +020094static int sa1100irq_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070095{
96 struct sa1100irq_state *st = &sa1100irq_state;
97
98 st->saved = 1;
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +010099 st->icmr = readl_relaxed(iobase + ICMR);
100 st->iclr = readl_relaxed(iobase + ICLR);
101 st->iccr = readl_relaxed(iobase + ICCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 /*
104 * Disable all GPIO-based interrupts.
105 */
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100106 writel_relaxed(st->icmr & 0xfffff000, iobase + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 return 0;
109}
110
Rafael J. Wysocki90533982011-04-22 22:03:03 +0200111static void sa1100irq_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
113 struct sa1100irq_state *st = &sa1100irq_state;
114
115 if (st->saved) {
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100116 writel_relaxed(st->iccr, iobase + ICCR);
117 writel_relaxed(st->iclr, iobase + ICLR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100119 writel_relaxed(st->icmr, iobase + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121}
122
Rafael J. Wysocki90533982011-04-22 22:03:03 +0200123static struct syscore_ops sa1100irq_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 .suspend = sa1100irq_suspend,
125 .resume = sa1100irq_resume,
126};
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128static int __init sa1100irq_init_devicefs(void)
129{
Rafael J. Wysocki90533982011-04-22 22:03:03 +0200130 register_syscore_ops(&sa1100irq_syscore_ops);
131 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132}
133
134device_initcall(sa1100irq_init_devicefs);
135
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100136static asmlinkage void __exception_irq_entry
137sa1100_handle_irq(struct pt_regs *regs)
138{
139 uint32_t icip, icmr, mask;
140
141 do {
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100142 icip = readl_relaxed(iobase + ICIP);
143 icmr = readl_relaxed(iobase + ICMR);
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100144 mask = icip & icmr;
145
146 if (mask == 0)
147 break;
148
Dmitry Eremin-Solenikov364e3862015-01-15 02:33:23 +0100149 handle_domain_irq(sa1100_normal_irqdomain,
150 ffs(mask) - 1, regs);
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100151 } while (1);
152}
153
Dmitry Eremin-Solenikov85e6f092015-05-19 16:16:14 +0100154void __init sa11x0_init_irq_nodt(int irq_start, resource_size_t io_start)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
Dmitry Eremin-Solenikov85e6f092015-05-19 16:16:14 +0100156 iobase = ioremap(io_start, SZ_64K);
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100157 if (WARN_ON(!iobase))
158 return;
159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 /* disable all IRQs */
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100161 writel_relaxed(0, iobase + ICMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163 /* all IRQs are IRQ, not FIQ */
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100164 writel_relaxed(0, iobase + ICLR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 /*
167 * Whatever the doc says, this has to be set for the wait-on-irq
168 * instruction to work... on a SA1100 rev 9 at least.
169 */
Dmitry Eremin-Solenikov60c06c42015-05-18 16:02:47 +0100170 writel_relaxed(1, iobase + ICCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Dmitry Eremin-Solenikova82be3f2015-01-15 02:31:48 +0100172 sa1100_normal_irqdomain = irq_domain_add_simple(NULL,
Dmitry Eremin-Solenikov85e6f092015-05-19 16:16:14 +0100173 32, irq_start,
Dmitry Eremin-Solenikov83508092015-01-15 02:29:16 +0100174 &sa1100_normal_irqdomain_ops, NULL);
175
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100176 set_handle_irq(sa1100_handle_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177}