blob: f38f561a00589024a07f7fa45d5f63acf9015558 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2009 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
Ben Skeggsb01f0602010-07-23 11:39:03 +100026
Ben Skeggs6ee73862009-12-11 19:24:15 +100027#include "nouveau_drv.h"
28#include "nouveau_i2c.h"
Ben Skeggsb01f0602010-07-23 11:39:03 +100029#include "nouveau_connector.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100030#include "nouveau_encoder.h"
Ben Skeggs27a45982011-08-04 09:26:44 +100031#include "nouveau_crtc.h"
Ben Skeggsa0b25632011-11-21 16:41:48 +100032#include "nouveau_gpio.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100033
Ben Skeggs43720132011-07-20 15:50:14 +100034/******************************************************************************
35 * aux channel util functions
36 *****************************************************************************/
37#define AUX_DBG(fmt, args...) do { \
38 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_AUXCH) { \
39 NV_PRINTK(KERN_DEBUG, dev, "AUXCH(%d): " fmt, ch, ##args); \
40 } \
41} while (0)
42#define AUX_ERR(fmt, args...) NV_ERROR(dev, "AUXCH(%d): " fmt, ch, ##args)
43
44static void
45auxch_fini(struct drm_device *dev, int ch)
46{
47 nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00310000, 0x00000000);
48}
49
50static int
51auxch_init(struct drm_device *dev, int ch)
52{
53 const u32 unksel = 1; /* nfi which to use, or if it matters.. */
54 const u32 ureq = unksel ? 0x00100000 : 0x00200000;
55 const u32 urep = unksel ? 0x01000000 : 0x02000000;
56 u32 ctrl, timeout;
57
58 /* wait up to 1ms for any previous transaction to be done... */
59 timeout = 1000;
60 do {
61 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
62 udelay(1);
63 if (!timeout--) {
64 AUX_ERR("begin idle timeout 0x%08x", ctrl);
65 return -EBUSY;
66 }
67 } while (ctrl & 0x03010000);
68
69 /* set some magic, and wait up to 1ms for it to appear */
70 nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00300000, ureq);
71 timeout = 1000;
72 do {
73 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
74 udelay(1);
75 if (!timeout--) {
76 AUX_ERR("magic wait 0x%08x\n", ctrl);
77 auxch_fini(dev, ch);
78 return -EBUSY;
79 }
80 } while ((ctrl & 0x03000000) != urep);
81
82 return 0;
83}
84
85static int
86auxch_tx(struct drm_device *dev, int ch, u8 type, u32 addr, u8 *data, u8 size)
87{
88 u32 ctrl, stat, timeout, retries;
89 u32 xbuf[4] = {};
90 int ret, i;
91
92 AUX_DBG("%d: 0x%08x %d\n", type, addr, size);
93
94 ret = auxch_init(dev, ch);
95 if (ret)
96 goto out;
97
98 stat = nv_rd32(dev, 0x00e4e8 + (ch * 0x50));
99 if (!(stat & 0x10000000)) {
100 AUX_DBG("sink not detected\n");
101 ret = -ENXIO;
102 goto out;
103 }
104
105 if (!(type & 1)) {
106 memcpy(xbuf, data, size);
107 for (i = 0; i < 16; i += 4) {
108 AUX_DBG("wr 0x%08x\n", xbuf[i / 4]);
109 nv_wr32(dev, 0x00e4c0 + (ch * 0x50) + i, xbuf[i / 4]);
110 }
111 }
112
113 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
114 ctrl &= ~0x0001f0ff;
115 ctrl |= type << 12;
116 ctrl |= size - 1;
117 nv_wr32(dev, 0x00e4e0 + (ch * 0x50), addr);
118
119 /* retry transaction a number of times on failure... */
120 ret = -EREMOTEIO;
121 for (retries = 0; retries < 32; retries++) {
122 /* reset, and delay a while if this is a retry */
123 nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x80000000 | ctrl);
124 nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00000000 | ctrl);
125 if (retries)
126 udelay(400);
127
128 /* transaction request, wait up to 1ms for it to complete */
129 nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00010000 | ctrl);
130
131 timeout = 1000;
132 do {
133 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
134 udelay(1);
135 if (!timeout--) {
136 AUX_ERR("tx req timeout 0x%08x\n", ctrl);
137 goto out;
138 }
139 } while (ctrl & 0x00010000);
140
141 /* read status, and check if transaction completed ok */
142 stat = nv_mask(dev, 0x00e4e8 + (ch * 0x50), 0, 0);
143 if (!(stat & 0x000f0f00)) {
144 ret = 0;
145 break;
146 }
147
148 AUX_DBG("%02d 0x%08x 0x%08x\n", retries, ctrl, stat);
149 }
150
151 if (type & 1) {
152 for (i = 0; i < 16; i += 4) {
153 xbuf[i / 4] = nv_rd32(dev, 0x00e4d0 + (ch * 0x50) + i);
154 AUX_DBG("rd 0x%08x\n", xbuf[i / 4]);
155 }
156 memcpy(data, xbuf, size);
157 }
158
159out:
160 auxch_fini(dev, ch);
161 return ret;
162}
163
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000164u8 *
165nouveau_dp_bios_data(struct drm_device *dev, struct dcb_entry *dcb, u8 **entry)
166{
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000167 struct bit_entry d;
168 u8 *table;
169 int i;
170
171 if (bit_table(dev, 'd', &d)) {
172 NV_ERROR(dev, "BIT 'd' table not found\n");
173 return NULL;
174 }
175
176 if (d.version != 1) {
177 NV_ERROR(dev, "BIT 'd' table version %d unknown\n", d.version);
178 return NULL;
179 }
180
Ben Skeggsf9f9f532011-10-12 16:48:48 +1000181 table = ROMPTR(dev, d.data[0]);
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000182 if (!table) {
183 NV_ERROR(dev, "displayport table pointer invalid\n");
184 return NULL;
185 }
186
187 switch (table[0]) {
188 case 0x20:
189 case 0x21:
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000190 case 0x30:
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000191 break;
192 default:
193 NV_ERROR(dev, "displayport table 0x%02x unknown\n", table[0]);
194 return NULL;
195 }
196
197 for (i = 0; i < table[3]; i++) {
Ben Skeggsf9f9f532011-10-12 16:48:48 +1000198 *entry = ROMPTR(dev, table[table[1] + (i * table[2])]);
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000199 if (*entry && bios_encoder_match(dcb, ROM32((*entry)[0])))
200 return table;
201 }
202
203 NV_ERROR(dev, "displayport encoder table not found\n");
204 return NULL;
205}
206
Ben Skeggs27a45982011-08-04 09:26:44 +1000207/******************************************************************************
208 * link training
209 *****************************************************************************/
210struct dp_state {
Ben Skeggs8663bc72012-03-09 16:22:56 +1000211 struct dp_train_func *func;
Ben Skeggs27a45982011-08-04 09:26:44 +1000212 struct dcb_entry *dcb;
213 int auxch;
214 int crtc;
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000215 u8 *dpcd;
Ben Skeggs27a45982011-08-04 09:26:44 +1000216 int link_nr;
217 u32 link_bw;
218 u8 stat[6];
219 u8 conf[4];
220};
221
222static void
223dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224{
Ben Skeggs8663bc72012-03-09 16:22:56 +1000225 u8 sink[2];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000226
Ben Skeggs27a45982011-08-04 09:26:44 +1000227 NV_DEBUG_KMS(dev, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228
Ben Skeggs8663bc72012-03-09 16:22:56 +1000229 /* set desired link configuration on the source */
230 dp->func->link_set(dev, dp->dcb, dp->crtc, dp->link_nr, dp->link_bw,
231 dp->dpcd[2] & DP_ENHANCED_FRAME_CAP);
Ben Skeggs27a45982011-08-04 09:26:44 +1000232
Ben Skeggs28e2d122011-08-04 14:16:45 +1000233 /* inform the sink of the new configuration */
Ben Skeggs8663bc72012-03-09 16:22:56 +1000234 sink[0] = dp->link_bw / 27000;
235 sink[1] = dp->link_nr;
236 if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)
237 sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
238
Ben Skeggs27a45982011-08-04 09:26:44 +1000239 auxch_tx(dev, dp->auxch, 8, DP_LINK_BW_SET, sink, 2);
240}
241
242static void
Ben Skeggs8663bc72012-03-09 16:22:56 +1000243dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 pattern)
Ben Skeggs27a45982011-08-04 09:26:44 +1000244{
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000245 u8 sink_tp;
246
Ben Skeggs8663bc72012-03-09 16:22:56 +1000247 NV_DEBUG_KMS(dev, "training pattern %d\n", pattern);
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000248
Ben Skeggs8663bc72012-03-09 16:22:56 +1000249 dp->func->train_set(dev, dp->dcb, pattern);
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000250
251 auxch_tx(dev, dp->auxch, 9, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
252 sink_tp &= ~DP_TRAINING_PATTERN_MASK;
Ben Skeggs8663bc72012-03-09 16:22:56 +1000253 sink_tp |= pattern;
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000254 auxch_tx(dev, dp->auxch, 8, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000255}
256
257static int
Ben Skeggs27a45982011-08-04 09:26:44 +1000258dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000259{
Ben Skeggs27a45982011-08-04 09:26:44 +1000260 int i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261
Ben Skeggs27a45982011-08-04 09:26:44 +1000262 for (i = 0; i < dp->link_nr; i++) {
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000263 u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
264 u8 lpre = (lane & 0x0c) >> 2;
265 u8 lvsw = (lane & 0x03) >> 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000266
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000267 dp->conf[i] = (lpre << 3) | lvsw;
268 if (lvsw == DP_TRAIN_VOLTAGE_SWING_1200)
Ben Skeggs27a45982011-08-04 09:26:44 +1000269 dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
Xi Wang44ab8cc2012-02-03 11:13:55 -0500270 if ((lpre << 3) == DP_TRAIN_PRE_EMPHASIS_9_5)
Ben Skeggs27a45982011-08-04 09:26:44 +1000271 dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
272
273 NV_DEBUG_KMS(dev, "config lane %d %02x\n", i, dp->conf[i]);
Ben Skeggs8663bc72012-03-09 16:22:56 +1000274 dp->func->train_adj(dev, dp->dcb, i, lvsw, lpre);
Ben Skeggs27a45982011-08-04 09:26:44 +1000275 }
276
Ben Skeggs27a45982011-08-04 09:26:44 +1000277 return auxch_tx(dev, dp->auxch, 8, DP_TRAINING_LANE0_SET, dp->conf, 4);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000278}
279
280static int
Ben Skeggs27a45982011-08-04 09:26:44 +1000281dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000282{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000283 int ret;
284
Ben Skeggs27a45982011-08-04 09:26:44 +1000285 udelay(delay);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000286
Ben Skeggs27a45982011-08-04 09:26:44 +1000287 ret = auxch_tx(dev, dp->auxch, 9, DP_LANE0_1_STATUS, dp->stat, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000288 if (ret)
289 return ret;
Ben Skeggs27a45982011-08-04 09:26:44 +1000290
291 NV_DEBUG_KMS(dev, "status %02x %02x %02x %02x %02x %02x\n",
292 dp->stat[0], dp->stat[1], dp->stat[2], dp->stat[3],
293 dp->stat[4], dp->stat[5]);
294 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295}
296
297static int
Ben Skeggs27a45982011-08-04 09:26:44 +1000298dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299{
Ben Skeggs27a45982011-08-04 09:26:44 +1000300 bool cr_done = false, abort = false;
301 int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
302 int tries = 0, i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303
Ben Skeggs27a45982011-08-04 09:26:44 +1000304 dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305
Ben Skeggs27a45982011-08-04 09:26:44 +1000306 do {
307 if (dp_link_train_commit(dev, dp) ||
308 dp_link_train_update(dev, dp, 100))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000310
Ben Skeggs27a45982011-08-04 09:26:44 +1000311 cr_done = true;
312 for (i = 0; i < dp->link_nr; i++) {
313 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
314 if (!(lane & DP_LANE_CR_DONE)) {
315 cr_done = false;
316 if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
317 abort = true;
318 break;
319 }
320 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000321
Ben Skeggs27a45982011-08-04 09:26:44 +1000322 if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
323 voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
324 tries = 0;
325 }
326 } while (!cr_done && !abort && ++tries < 5);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327
Ben Skeggs27a45982011-08-04 09:26:44 +1000328 return cr_done ? 0 : -1;
329}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330
Ben Skeggs27a45982011-08-04 09:26:44 +1000331static int
332dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
333{
334 bool eq_done, cr_done = true;
335 int tries = 0, i;
336
337 dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
338
339 do {
340 if (dp_link_train_update(dev, dp, 400))
341 break;
342
343 eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
344 for (i = 0; i < dp->link_nr && eq_done; i++) {
345 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
346 if (!(lane & DP_LANE_CR_DONE))
347 cr_done = false;
348 if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
349 !(lane & DP_LANE_SYMBOL_LOCKED))
350 eq_done = false;
351 }
352
353 if (dp_link_train_commit(dev, dp))
354 break;
355 } while (!eq_done && cr_done && ++tries <= 5);
356
357 return eq_done ? 0 : -1;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358}
359
Ben Skeggs8c1dcb62012-03-09 15:22:19 +1000360static void
361dp_set_downspread(struct drm_device *dev, struct dp_state *dp, bool enable)
362{
363 u16 script = 0x0000;
364 u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
365 if (table) {
366 if (table[0] >= 0x20 && table[0] <= 0x30) {
367 if (enable)
368 script = ROM16(entry[12]);
369 else
370 script = ROM16(entry[14]);
371 }
372 }
373
374 nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
375}
376
377static void
378dp_link_train_init(struct drm_device *dev, struct dp_state *dp)
379{
380 u16 script = 0x0000;
381 u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
382 if (table) {
383 if (table[0] >= 0x20 && table[0] <= 0x30)
384 script = ROM16(entry[6]);
385 }
386
387 nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
388}
389
390static void
391dp_link_train_fini(struct drm_device *dev, struct dp_state *dp)
392{
393 u16 script = 0x0000;
394 u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
395 if (table) {
396 if (table[0] >= 0x20 && table[0] <= 0x30)
397 script = ROM16(entry[8]);
398 }
399
400 nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
401}
402
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403bool
Ben Skeggs8663bc72012-03-09 16:22:56 +1000404nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate,
405 struct dp_train_func *func)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000406{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs27a45982011-08-04 09:26:44 +1000408 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
409 struct nouveau_connector *nv_connector =
410 nouveau_encoder_connector_get(nv_encoder);
411 struct drm_device *dev = encoder->dev;
412 struct nouveau_i2c_chan *auxch;
413 const u32 bw_list[] = { 270000, 162000, 0 };
414 const u32 *link_bw = bw_list;
415 struct dp_state dp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000416
Ben Skeggs27a45982011-08-04 09:26:44 +1000417 auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
418 if (!auxch)
Ben Skeggsb01f0602010-07-23 11:39:03 +1000419 return false;
420
Ben Skeggs8663bc72012-03-09 16:22:56 +1000421 dp.func = func;
Ben Skeggs27a45982011-08-04 09:26:44 +1000422 dp.dcb = nv_encoder->dcb;
423 dp.crtc = nv_crtc->index;
Ben Skeggs2bdb06e2011-11-17 13:56:14 +1000424 dp.auxch = auxch->drive;
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000425 dp.dpcd = nv_encoder->dp.dpcd;
Ben Skeggs27a45982011-08-04 09:26:44 +1000426
427 /* some sinks toggle hotplug in response to some of the actions
428 * we take during link training (DP_SET_POWER is one), we need
429 * to ignore them for the moment to avoid races.
Ben Skeggsb01f0602010-07-23 11:39:03 +1000430 */
Ben Skeggsa0b25632011-11-21 16:41:48 +1000431 nouveau_gpio_irq(dev, 0, nv_connector->hpd, 0xff, false);
Ben Skeggsb01f0602010-07-23 11:39:03 +1000432
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000433 /* enable down-spreading, if possible */
Ben Skeggs8c1dcb62012-03-09 15:22:19 +1000434 dp_set_downspread(dev, &dp, nv_encoder->dp.dpcd[3] & 1);
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000435
Ben Skeggs27a45982011-08-04 09:26:44 +1000436 /* execute pre-train script from vbios */
Ben Skeggs8c1dcb62012-03-09 15:22:19 +1000437 dp_link_train_init(dev, &dp);
Ben Skeggs27a45982011-08-04 09:26:44 +1000438
439 /* start off at highest link rate supported by encoder and display */
Ben Skeggs75a1fcc2011-08-04 09:55:44 +1000440 while (*link_bw > nv_encoder->dp.link_bw)
Ben Skeggs27a45982011-08-04 09:26:44 +1000441 link_bw++;
442
443 while (link_bw[0]) {
444 /* find minimum required lane count at this link rate */
445 dp.link_nr = nv_encoder->dp.link_nr;
446 while ((dp.link_nr >> 1) * link_bw[0] > datarate)
447 dp.link_nr >>= 1;
448
449 /* drop link rate to minimum with this lane count */
450 while ((link_bw[1] * dp.link_nr) > datarate)
451 link_bw++;
452 dp.link_bw = link_bw[0];
453
454 /* program selected link configuration */
455 dp_set_link_config(dev, &dp);
456
457 /* attempt to train the link at this configuration */
458 memset(dp.stat, 0x00, sizeof(dp.stat));
459 if (!dp_link_train_cr(dev, &dp) &&
460 !dp_link_train_eq(dev, &dp))
461 break;
462
463 /* retry at lower rate */
464 link_bw++;
Ben Skeggsea4718d2010-07-06 11:00:42 +1000465 }
466
Ben Skeggs27a45982011-08-04 09:26:44 +1000467 /* finish link training */
468 dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000469
Ben Skeggs27a45982011-08-04 09:26:44 +1000470 /* execute post-train script from vbios */
Ben Skeggs8c1dcb62012-03-09 15:22:19 +1000471 dp_link_train_fini(dev, &dp);
Ben Skeggsea4718d2010-07-06 11:00:42 +1000472
Ben Skeggsb01f0602010-07-23 11:39:03 +1000473 /* re-enable hotplug detect */
Ben Skeggsa0b25632011-11-21 16:41:48 +1000474 nouveau_gpio_irq(dev, 0, nv_connector->hpd, 0xff, true);
Ben Skeggs27a45982011-08-04 09:26:44 +1000475 return true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000476}
477
478bool
479nouveau_dp_detect(struct drm_encoder *encoder)
480{
481 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
482 struct drm_device *dev = encoder->dev;
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000483 struct nouveau_i2c_chan *auxch;
484 u8 *dpcd = nv_encoder->dp.dpcd;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000485 int ret;
486
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000487 auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
488 if (!auxch)
489 return false;
490
Ben Skeggs2bdb06e2011-11-17 13:56:14 +1000491 ret = auxch_tx(dev, auxch->drive, 9, DP_DPCD_REV, dpcd, 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000492 if (ret)
493 return false;
494
Ben Skeggs75a1fcc2011-08-04 09:55:44 +1000495 nv_encoder->dp.link_bw = 27000 * dpcd[1];
Ben Skeggs85341f22010-09-28 10:03:57 +1000496 nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000497
Ben Skeggs75a1fcc2011-08-04 09:55:44 +1000498 NV_DEBUG_KMS(dev, "display: %dx%d dpcd 0x%02x\n",
499 nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
500 NV_DEBUG_KMS(dev, "encoder: %dx%d\n",
501 nv_encoder->dcb->dpconf.link_nr,
502 nv_encoder->dcb->dpconf.link_bw);
503
504 if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
505 nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
506 if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
507 nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
508
509 NV_DEBUG_KMS(dev, "maximum: %dx%d\n",
510 nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
Ben Skeggsfe224bb2010-09-27 08:29:33 +1000511
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512 return true;
513}
514
515int
516nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
517 uint8_t *data, int data_nr)
518{
Ben Skeggs2bdb06e2011-11-17 13:56:14 +1000519 return auxch_tx(auxch->dev, auxch->drive, cmd, addr, data, data_nr);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000520}
521
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000522static int
523nouveau_dp_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000524{
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000525 struct nouveau_i2c_chan *auxch = (struct nouveau_i2c_chan *)adap;
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000526 struct i2c_msg *msg = msgs;
527 int ret, mcnt = num;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000529 while (mcnt--) {
530 u8 remaining = msg->len;
531 u8 *ptr = msg->buf;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000533 while (remaining) {
534 u8 cnt = (remaining > 16) ? 16 : remaining;
535 u8 cmd;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000536
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000537 if (msg->flags & I2C_M_RD)
538 cmd = AUX_I2C_READ;
539 else
540 cmd = AUX_I2C_WRITE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000541
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000542 if (mcnt || remaining > 16)
543 cmd |= AUX_I2C_MOT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000544
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000545 ret = nouveau_dp_auxch(auxch, cmd, msg->addr, ptr, cnt);
546 if (ret < 0)
547 return ret;
548
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000549 ptr += cnt;
550 remaining -= cnt;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000551 }
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000552
553 msg++;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000554 }
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000555
556 return num;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557}
558
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000559static u32
560nouveau_dp_i2c_func(struct i2c_adapter *adap)
561{
562 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
563}
564
565const struct i2c_algorithm nouveau_dp_i2c_algo = {
566 .master_xfer = nouveau_dp_i2c_xfer,
567 .functionality = nouveau_dp_i2c_func
568};