blob: 9166e0b95a0a6f6886cc11fdc2411bb29b488fa4 [file] [log] [blame]
Alex Deucher3f03ced2011-10-30 17:20:22 -04001/*
2 * Copyright 2007-11 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/drm_crtc_helper.h>
28#include <drm/radeon_drm.h>
Alex Deucher3f03ced2011-10-30 17:20:22 -040029#include "radeon.h"
30#include "atom.h"
Alex Deucherf3728732012-07-26 11:32:03 -040031#include <linux/backlight.h>
Alex Deucher3f03ced2011-10-30 17:20:22 -040032
33extern int atom_debug;
34
Alex Deucherf3728732012-07-26 11:32:03 -040035static u8
36radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
37{
38 u8 backlight_level;
39 u32 bios_2_scratch;
40
41 if (rdev->family >= CHIP_R600)
42 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
43 else
44 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
45
46 backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
47 ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
48
49 return backlight_level;
50}
51
52static void
53radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
54 u8 backlight_level)
55{
56 u32 bios_2_scratch;
57
58 if (rdev->family >= CHIP_R600)
59 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
60 else
61 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
62
63 bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
64 bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
65 ATOM_S2_CURRENT_BL_LEVEL_MASK);
66
67 if (rdev->family >= CHIP_R600)
68 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
69 else
70 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
71}
72
Alex Deucher6d92f812012-09-14 09:59:26 -040073u8
74atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
75{
76 struct drm_device *dev = radeon_encoder->base.dev;
77 struct radeon_device *rdev = dev->dev_private;
78
79 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
80 return 0;
81
82 return radeon_atom_get_backlight_level_from_reg(rdev);
83}
84
Luca Tettamantifda4b252012-07-30 21:20:35 +020085void
Alex Deucher37e9b6a2012-08-03 11:39:43 -040086atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
Alex Deucherf3728732012-07-26 11:32:03 -040087{
88 struct drm_encoder *encoder = &radeon_encoder->base;
89 struct drm_device *dev = radeon_encoder->base.dev;
90 struct radeon_device *rdev = dev->dev_private;
91 struct radeon_encoder_atom_dig *dig;
92 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
93 int index;
94
Alex Deucher37e9b6a2012-08-03 11:39:43 -040095 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
96 return;
97
98 if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
99 radeon_encoder->enc_priv) {
Alex Deucherf3728732012-07-26 11:32:03 -0400100 dig = radeon_encoder->enc_priv;
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400101 dig->backlight_level = level;
Alex Deucherf3728732012-07-26 11:32:03 -0400102 radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
103
104 switch (radeon_encoder->encoder_id) {
105 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
106 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
107 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
108 if (dig->backlight_level == 0) {
109 args.ucAction = ATOM_LCD_BLOFF;
110 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
111 } else {
112 args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
113 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
114 args.ucAction = ATOM_LCD_BLON;
115 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
116 }
117 break;
118 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
119 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
120 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
121 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
122 if (dig->backlight_level == 0)
123 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
124 else {
125 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
126 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
127 }
128 break;
129 default:
130 break;
131 }
132 }
133}
134
Alex Deucherbced76f2012-09-14 09:45:50 -0400135#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
136
Alex Deucherf3728732012-07-26 11:32:03 -0400137static u8 radeon_atom_bl_level(struct backlight_device *bd)
138{
139 u8 level;
140
141 /* Convert brightness to hardware level */
142 if (bd->props.brightness < 0)
143 level = 0;
144 else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
145 level = RADEON_MAX_BL_LEVEL;
146 else
147 level = bd->props.brightness;
148
149 return level;
150}
151
152static int radeon_atom_backlight_update_status(struct backlight_device *bd)
153{
154 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
155 struct radeon_encoder *radeon_encoder = pdata->encoder;
156
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400157 atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
Alex Deucherf3728732012-07-26 11:32:03 -0400158
159 return 0;
160}
161
162static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
163{
164 struct radeon_backlight_privdata *pdata = bl_get_data(bd);
165 struct radeon_encoder *radeon_encoder = pdata->encoder;
166 struct drm_device *dev = radeon_encoder->base.dev;
167 struct radeon_device *rdev = dev->dev_private;
168
169 return radeon_atom_get_backlight_level_from_reg(rdev);
170}
171
172static const struct backlight_ops radeon_atom_backlight_ops = {
173 .get_brightness = radeon_atom_backlight_get_brightness,
174 .update_status = radeon_atom_backlight_update_status,
175};
176
177void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
178 struct drm_connector *drm_connector)
179{
180 struct drm_device *dev = radeon_encoder->base.dev;
181 struct radeon_device *rdev = dev->dev_private;
182 struct backlight_device *bd;
183 struct backlight_properties props;
184 struct radeon_backlight_privdata *pdata;
185 struct radeon_encoder_atom_dig *dig;
186 u8 backlight_level;
Alex Deucher614499b2012-10-17 17:20:24 -0400187 char bl_name[16];
Alex Deucherf3728732012-07-26 11:32:03 -0400188
Alex Deucher80101792013-06-10 09:57:07 -0400189 /* Mac laptops with multiple GPUs use the gmux driver for backlight
190 * so don't register a backlight device
191 */
192 if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
193 (rdev->pdev->device == 0x6741))
194 return;
195
Alex Deucherf3728732012-07-26 11:32:03 -0400196 if (!radeon_encoder->enc_priv)
197 return;
198
199 if (!rdev->is_atom_bios)
200 return;
201
202 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
203 return;
204
205 pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
206 if (!pdata) {
207 DRM_ERROR("Memory allocation failed\n");
208 goto error;
209 }
210
211 memset(&props, 0, sizeof(props));
212 props.max_brightness = RADEON_MAX_BL_LEVEL;
213 props.type = BACKLIGHT_RAW;
Alex Deucher614499b2012-10-17 17:20:24 -0400214 snprintf(bl_name, sizeof(bl_name),
215 "radeon_bl%d", dev->primary->index);
216 bd = backlight_device_register(bl_name, &drm_connector->kdev,
Alex Deucherf3728732012-07-26 11:32:03 -0400217 pdata, &radeon_atom_backlight_ops, &props);
218 if (IS_ERR(bd)) {
219 DRM_ERROR("Backlight registration failed\n");
220 goto error;
221 }
222
223 pdata->encoder = radeon_encoder;
224
225 backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
226
227 dig = radeon_encoder->enc_priv;
228 dig->bl_dev = bd;
229
230 bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
231 bd->props.power = FB_BLANK_UNBLANK;
232 backlight_update_status(bd);
233
234 DRM_INFO("radeon atom DIG backlight initialized\n");
235
236 return;
237
238error:
239 kfree(pdata);
240 return;
241}
242
243static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
244{
245 struct drm_device *dev = radeon_encoder->base.dev;
246 struct radeon_device *rdev = dev->dev_private;
247 struct backlight_device *bd = NULL;
248 struct radeon_encoder_atom_dig *dig;
249
250 if (!radeon_encoder->enc_priv)
251 return;
252
253 if (!rdev->is_atom_bios)
254 return;
255
256 if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
257 return;
258
259 dig = radeon_encoder->enc_priv;
260 bd = dig->bl_dev;
261 dig->bl_dev = NULL;
262
263 if (bd) {
264 struct radeon_legacy_backlight_privdata *pdata;
265
266 pdata = bl_get_data(bd);
267 backlight_device_unregister(bd);
268 kfree(pdata);
269
270 DRM_INFO("radeon atom LVDS backlight unloaded\n");
271 }
272}
273
274#else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
275
276void radeon_atom_backlight_init(struct radeon_encoder *encoder)
277{
278}
279
280static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
281{
282}
283
284#endif
285
Alex Deucher3f03ced2011-10-30 17:20:22 -0400286/* evil but including atombios.h is much worse */
287bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
288 struct drm_display_mode *mode);
289
290
291static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
292{
293 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
294 switch (radeon_encoder->encoder_id) {
295 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
296 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
297 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
298 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
299 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
300 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
301 case ENCODER_OBJECT_ID_INTERNAL_DDI:
302 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
303 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
304 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
305 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -0400306 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -0400307 return true;
308 default:
309 return false;
310 }
311}
312
Alex Deucher3f03ced2011-10-30 17:20:22 -0400313static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200314 const struct drm_display_mode *mode,
Alex Deucher3f03ced2011-10-30 17:20:22 -0400315 struct drm_display_mode *adjusted_mode)
316{
317 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
318 struct drm_device *dev = encoder->dev;
319 struct radeon_device *rdev = dev->dev_private;
320
321 /* set the active encoder to connector routing */
322 radeon_encoder_set_active_device(encoder);
323 drm_mode_set_crtcinfo(adjusted_mode, 0);
324
325 /* hw bug */
326 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
327 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
328 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
329
330 /* get the native mode for LVDS */
331 if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
332 radeon_panel_mode_fixup(encoder, adjusted_mode);
333
334 /* get the native mode for TV */
335 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
336 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
337 if (tv_dac) {
338 if (tv_dac->tv_std == TV_STD_NTSC ||
339 tv_dac->tv_std == TV_STD_NTSC_J ||
340 tv_dac->tv_std == TV_STD_PAL_M)
341 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
342 else
343 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
344 }
345 }
346
347 if (ASIC_IS_DCE3(rdev) &&
348 ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
349 (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
350 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher93927f92012-12-04 16:50:28 -0500351 radeon_dp_set_link_config(connector, adjusted_mode);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400352 }
353
354 return true;
355}
356
357static void
358atombios_dac_setup(struct drm_encoder *encoder, int action)
359{
360 struct drm_device *dev = encoder->dev;
361 struct radeon_device *rdev = dev->dev_private;
362 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
363 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
364 int index = 0;
365 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
366
367 memset(&args, 0, sizeof(args));
368
369 switch (radeon_encoder->encoder_id) {
370 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
371 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
372 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
373 break;
374 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
375 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
376 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
377 break;
378 }
379
380 args.ucAction = action;
381
382 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
383 args.ucDacStandard = ATOM_DAC1_PS2;
384 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
385 args.ucDacStandard = ATOM_DAC1_CV;
386 else {
387 switch (dac_info->tv_std) {
388 case TV_STD_PAL:
389 case TV_STD_PAL_M:
390 case TV_STD_SCART_PAL:
391 case TV_STD_SECAM:
392 case TV_STD_PAL_CN:
393 args.ucDacStandard = ATOM_DAC1_PAL;
394 break;
395 case TV_STD_NTSC:
396 case TV_STD_NTSC_J:
397 case TV_STD_PAL_60:
398 default:
399 args.ucDacStandard = ATOM_DAC1_NTSC;
400 break;
401 }
402 }
403 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
404
405 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
406
407}
408
409static void
410atombios_tv_setup(struct drm_encoder *encoder, int action)
411{
412 struct drm_device *dev = encoder->dev;
413 struct radeon_device *rdev = dev->dev_private;
414 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
415 TV_ENCODER_CONTROL_PS_ALLOCATION args;
416 int index = 0;
417 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
418
419 memset(&args, 0, sizeof(args));
420
421 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
422
423 args.sTVEncoder.ucAction = action;
424
425 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
426 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
427 else {
428 switch (dac_info->tv_std) {
429 case TV_STD_NTSC:
430 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
431 break;
432 case TV_STD_PAL:
433 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
434 break;
435 case TV_STD_PAL_M:
436 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
437 break;
438 case TV_STD_PAL_60:
439 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
440 break;
441 case TV_STD_NTSC_J:
442 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
443 break;
444 case TV_STD_SCART_PAL:
445 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
446 break;
447 case TV_STD_SECAM:
448 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
449 break;
450 case TV_STD_PAL_CN:
451 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
452 break;
453 default:
454 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
455 break;
456 }
457 }
458
459 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
460
461 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
462
463}
464
Alex Deucher1f0e2942012-08-17 10:31:34 -0400465static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
466{
467 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
468 int bpc = 8;
469
470 if (connector)
471 bpc = radeon_get_monitor_bpc(connector);
472
473 switch (bpc) {
474 case 0:
475 return PANEL_BPC_UNDEFINE;
476 case 6:
477 return PANEL_6BIT_PER_COLOR;
478 case 8:
479 default:
480 return PANEL_8BIT_PER_COLOR;
481 case 10:
482 return PANEL_10BIT_PER_COLOR;
483 case 12:
484 return PANEL_12BIT_PER_COLOR;
485 case 16:
486 return PANEL_16BIT_PER_COLOR;
487 }
488}
489
Alex Deucher3f03ced2011-10-30 17:20:22 -0400490union dvo_encoder_control {
491 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
492 DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
493 DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
Alex Deucheraea65642012-07-24 19:03:24 -0400494 DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400495};
496
497void
498atombios_dvo_setup(struct drm_encoder *encoder, int action)
499{
500 struct drm_device *dev = encoder->dev;
501 struct radeon_device *rdev = dev->dev_private;
502 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
503 union dvo_encoder_control args;
504 int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
Alex Deucher24153dd2011-10-28 18:18:50 -0400505 uint8_t frev, crev;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400506
507 memset(&args, 0, sizeof(args));
508
Alex Deucher24153dd2011-10-28 18:18:50 -0400509 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
510 return;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400511
Alex Deucherafceb932012-04-03 17:05:41 -0400512 /* some R4xx chips have the wrong frev */
513 if (rdev->family <= CHIP_RV410)
514 frev = 1;
515
Alex Deucher24153dd2011-10-28 18:18:50 -0400516 switch (frev) {
517 case 1:
518 switch (crev) {
519 case 1:
520 /* R4xx, R5xx */
521 args.ext_tmds.sXTmdsEncoder.ucEnable = action;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400522
Alex Deucher9aa59992012-01-20 15:03:30 -0500523 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher24153dd2011-10-28 18:18:50 -0400524 args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400525
Alex Deucher24153dd2011-10-28 18:18:50 -0400526 args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
527 break;
528 case 2:
529 /* RS600/690/740 */
530 args.dvo.sDVOEncoder.ucAction = action;
531 args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
532 /* DFP1, CRT1, TV1 depending on the type of port */
533 args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
534
Alex Deucher9aa59992012-01-20 15:03:30 -0500535 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher24153dd2011-10-28 18:18:50 -0400536 args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
537 break;
538 case 3:
539 /* R6xx */
540 args.dvo_v3.ucAction = action;
541 args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
542 args.dvo_v3.ucDVOConfig = 0; /* XXX */
543 break;
Alex Deucheraea65642012-07-24 19:03:24 -0400544 case 4:
545 /* DCE8 */
546 args.dvo_v4.ucAction = action;
547 args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
548 args.dvo_v4.ucDVOConfig = 0; /* XXX */
549 args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
550 break;
Alex Deucher24153dd2011-10-28 18:18:50 -0400551 default:
552 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
553 break;
554 }
555 break;
556 default:
557 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
558 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400559 }
560
561 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
562}
563
564union lvds_encoder_control {
565 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
566 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
567};
568
569void
570atombios_digital_setup(struct drm_encoder *encoder, int action)
571{
572 struct drm_device *dev = encoder->dev;
573 struct radeon_device *rdev = dev->dev_private;
574 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
575 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
576 union lvds_encoder_control args;
577 int index = 0;
578 int hdmi_detected = 0;
579 uint8_t frev, crev;
580
581 if (!dig)
582 return;
583
584 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
585 hdmi_detected = 1;
586
587 memset(&args, 0, sizeof(args));
588
589 switch (radeon_encoder->encoder_id) {
590 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
591 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
592 break;
593 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
594 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
595 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
596 break;
597 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
598 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
599 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
600 else
601 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
602 break;
603 }
604
605 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
606 return;
607
608 switch (frev) {
609 case 1:
610 case 2:
611 switch (crev) {
612 case 1:
613 args.v1.ucMisc = 0;
614 args.v1.ucAction = action;
615 if (hdmi_detected)
616 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
617 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
618 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
619 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
620 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
621 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
622 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
623 } else {
624 if (dig->linkb)
625 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
Alex Deucher9aa59992012-01-20 15:03:30 -0500626 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher3f03ced2011-10-30 17:20:22 -0400627 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
628 /*if (pScrn->rgbBits == 8) */
629 args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
630 }
631 break;
632 case 2:
633 case 3:
634 args.v2.ucMisc = 0;
635 args.v2.ucAction = action;
636 if (crev == 3) {
637 if (dig->coherent_mode)
638 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
639 }
640 if (hdmi_detected)
641 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
642 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
643 args.v2.ucTruncate = 0;
644 args.v2.ucSpatial = 0;
645 args.v2.ucTemporal = 0;
646 args.v2.ucFRC = 0;
647 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
648 if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
649 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
650 if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
651 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
652 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
653 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
654 }
655 if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
656 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
657 if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
658 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
659 if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
660 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
661 }
662 } else {
663 if (dig->linkb)
664 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
Alex Deucher9aa59992012-01-20 15:03:30 -0500665 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher3f03ced2011-10-30 17:20:22 -0400666 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
667 }
668 break;
669 default:
670 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
671 break;
672 }
673 break;
674 default:
675 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
676 break;
677 }
678
679 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
680}
681
682int
683atombios_get_encoder_mode(struct drm_encoder *encoder)
684{
685 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400686 struct drm_connector *connector;
687 struct radeon_connector *radeon_connector;
688 struct radeon_connector_atom_dig *dig_connector;
689
690 /* dp bridges are always DP */
691 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
692 return ATOM_ENCODER_MODE_DP;
693
694 /* DVO is always DVO */
Alex Deuchera59fbb82012-09-13 12:01:48 -0400695 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
696 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
Alex Deucher3f03ced2011-10-30 17:20:22 -0400697 return ATOM_ENCODER_MODE_DVO;
698
699 connector = radeon_get_connector_for_encoder(encoder);
700 /* if we don't have an active device yet, just use one of
701 * the connectors tied to the encoder.
702 */
703 if (!connector)
704 connector = radeon_get_connector_for_encoder_init(encoder);
705 radeon_connector = to_radeon_connector(connector);
706
707 switch (connector->connector_type) {
708 case DRM_MODE_CONNECTOR_DVII:
709 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Alex Deucher8666c072013-09-03 14:58:44 -0400710 if ((radeon_connector->audio == RADEON_AUDIO_ENABLE) ||
711 (drm_detect_hdmi_monitor(radeon_connector->edid) &&
712 (radeon_connector->audio == RADEON_AUDIO_AUTO)))
Rafał Miłeckif92e70c2011-12-08 00:02:34 +0100713 return ATOM_ENCODER_MODE_HDMI;
714 else if (radeon_connector->use_digital)
Alex Deucher3f03ced2011-10-30 17:20:22 -0400715 return ATOM_ENCODER_MODE_DVI;
716 else
717 return ATOM_ENCODER_MODE_CRT;
718 break;
719 case DRM_MODE_CONNECTOR_DVID:
720 case DRM_MODE_CONNECTOR_HDMIA:
721 default:
Alex Deucher8666c072013-09-03 14:58:44 -0400722 if ((radeon_connector->audio == RADEON_AUDIO_ENABLE) ||
723 (drm_detect_hdmi_monitor(radeon_connector->edid) &&
724 (radeon_connector->audio == RADEON_AUDIO_AUTO)))
Rafał Miłeckif92e70c2011-12-08 00:02:34 +0100725 return ATOM_ENCODER_MODE_HDMI;
726 else
Alex Deucher3f03ced2011-10-30 17:20:22 -0400727 return ATOM_ENCODER_MODE_DVI;
728 break;
729 case DRM_MODE_CONNECTOR_LVDS:
730 return ATOM_ENCODER_MODE_LVDS;
731 break;
732 case DRM_MODE_CONNECTOR_DisplayPort:
733 dig_connector = radeon_connector->con_priv;
734 if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
735 (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
736 return ATOM_ENCODER_MODE_DP;
Alex Deucher8666c072013-09-03 14:58:44 -0400737 else if ((radeon_connector->audio == RADEON_AUDIO_ENABLE) ||
738 (drm_detect_hdmi_monitor(radeon_connector->edid) &&
739 (radeon_connector->audio == RADEON_AUDIO_AUTO)))
Rafał Miłeckif92e70c2011-12-08 00:02:34 +0100740 return ATOM_ENCODER_MODE_HDMI;
741 else
Alex Deucher3f03ced2011-10-30 17:20:22 -0400742 return ATOM_ENCODER_MODE_DVI;
743 break;
744 case DRM_MODE_CONNECTOR_eDP:
745 return ATOM_ENCODER_MODE_DP;
746 case DRM_MODE_CONNECTOR_DVIA:
747 case DRM_MODE_CONNECTOR_VGA:
748 return ATOM_ENCODER_MODE_CRT;
749 break;
750 case DRM_MODE_CONNECTOR_Composite:
751 case DRM_MODE_CONNECTOR_SVIDEO:
752 case DRM_MODE_CONNECTOR_9PinDIN:
753 /* fix me */
754 return ATOM_ENCODER_MODE_TV;
755 /*return ATOM_ENCODER_MODE_CV;*/
756 break;
757 }
758}
759
760/*
761 * DIG Encoder/Transmitter Setup
762 *
763 * DCE 3.0/3.1
764 * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
765 * Supports up to 3 digital outputs
766 * - 2 DIG encoder blocks.
767 * DIG1 can drive UNIPHY link A or link B
768 * DIG2 can drive UNIPHY link B or LVTMA
769 *
770 * DCE 3.2
771 * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
772 * Supports up to 5 digital outputs
773 * - 2 DIG encoder blocks.
774 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
775 *
Alex Deucher2d415862012-03-20 17:18:07 -0400776 * DCE 4.0/5.0/6.0
Alex Deucher3f03ced2011-10-30 17:20:22 -0400777 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
778 * Supports up to 6 digital outputs
779 * - 6 DIG encoder blocks.
780 * - DIG to PHY mapping is hardcoded
781 * DIG1 drives UNIPHY0 link A, A+B
782 * DIG2 drives UNIPHY0 link B
783 * DIG3 drives UNIPHY1 link A, A+B
784 * DIG4 drives UNIPHY1 link B
785 * DIG5 drives UNIPHY2 link A, A+B
786 * DIG6 drives UNIPHY2 link B
787 *
788 * DCE 4.1
789 * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
790 * Supports up to 6 digital outputs
791 * - 2 DIG encoder blocks.
Alex Deucher2d415862012-03-20 17:18:07 -0400792 * llano
Alex Deucher3f03ced2011-10-30 17:20:22 -0400793 * DIG1/2 can drive UNIPHY0/1/2 link A or link B
Alex Deucher2d415862012-03-20 17:18:07 -0400794 * ontario
795 * DIG1 drives UNIPHY0/1/2 link A
796 * DIG2 drives UNIPHY0/1/2 link B
Alex Deucher3f03ced2011-10-30 17:20:22 -0400797 *
798 * Routing
799 * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
800 * Examples:
801 * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
802 * crtc1 -> dig1 -> UNIPHY0 link B -> DP
803 * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
804 * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
805 */
806
807union dig_encoder_control {
808 DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
809 DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
810 DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
811 DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
812};
813
814void
815atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
816{
817 struct drm_device *dev = encoder->dev;
818 struct radeon_device *rdev = dev->dev_private;
819 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
820 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
821 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
822 union dig_encoder_control args;
823 int index = 0;
824 uint8_t frev, crev;
825 int dp_clock = 0;
826 int dp_lane_count = 0;
827 int hpd_id = RADEON_HPD_NONE;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400828
829 if (connector) {
830 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
831 struct radeon_connector_atom_dig *dig_connector =
832 radeon_connector->con_priv;
833
834 dp_clock = dig_connector->dp_clock;
835 dp_lane_count = dig_connector->dp_lane_count;
836 hpd_id = radeon_connector->hpd.hpd;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400837 }
838
839 /* no dig encoder assigned */
840 if (dig->dig_encoder == -1)
841 return;
842
843 memset(&args, 0, sizeof(args));
844
845 if (ASIC_IS_DCE4(rdev))
846 index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
847 else {
848 if (dig->dig_encoder)
849 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
850 else
851 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
852 }
853
854 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
855 return;
856
Alex Deucher58cdcb82011-10-28 18:34:20 -0400857 switch (frev) {
858 case 1:
859 switch (crev) {
860 case 1:
861 args.v1.ucAction = action;
862 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
863 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
864 args.v3.ucPanelMode = panel_mode;
865 else
866 args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400867
Alex Deucher58cdcb82011-10-28 18:34:20 -0400868 if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
869 args.v1.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -0500870 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher58cdcb82011-10-28 18:34:20 -0400871 args.v1.ucLaneNum = 8;
872 else
873 args.v1.ucLaneNum = 4;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400874
Alex Deucher58cdcb82011-10-28 18:34:20 -0400875 if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
876 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
877 switch (radeon_encoder->encoder_id) {
878 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
879 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
880 break;
881 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
882 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
883 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
884 break;
885 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
886 args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
887 break;
888 }
889 if (dig->linkb)
890 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
891 else
892 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400893 break;
Alex Deucher58cdcb82011-10-28 18:34:20 -0400894 case 2:
895 case 3:
896 args.v3.ucAction = action;
897 args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
898 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
899 args.v3.ucPanelMode = panel_mode;
900 else
901 args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
902
Alex Deucher2f6fa792012-09-06 12:26:09 -0400903 if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
Alex Deucher58cdcb82011-10-28 18:34:20 -0400904 args.v3.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -0500905 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher58cdcb82011-10-28 18:34:20 -0400906 args.v3.ucLaneNum = 8;
907 else
908 args.v3.ucLaneNum = 4;
909
Alex Deucher2f6fa792012-09-06 12:26:09 -0400910 if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
Alex Deucher58cdcb82011-10-28 18:34:20 -0400911 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
912 args.v3.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucher1f0e2942012-08-17 10:31:34 -0400913 args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400914 break;
Alex Deucher58cdcb82011-10-28 18:34:20 -0400915 case 4:
916 args.v4.ucAction = action;
917 args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
918 if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
919 args.v4.ucPanelMode = panel_mode;
920 else
921 args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
922
Alex Deucher2f6fa792012-09-06 12:26:09 -0400923 if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
Alex Deucher58cdcb82011-10-28 18:34:20 -0400924 args.v4.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -0500925 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher58cdcb82011-10-28 18:34:20 -0400926 args.v4.ucLaneNum = 8;
927 else
928 args.v4.ucLaneNum = 4;
929
Alex Deucher2f6fa792012-09-06 12:26:09 -0400930 if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
Alex Deuchere68adef2012-09-06 14:32:06 -0400931 if (dp_clock == 540000)
Alex Deucher58cdcb82011-10-28 18:34:20 -0400932 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
Alex Deuchere68adef2012-09-06 14:32:06 -0400933 else if (dp_clock == 324000)
934 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
935 else if (dp_clock == 270000)
936 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
937 else
938 args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
Alex Deucher58cdcb82011-10-28 18:34:20 -0400939 }
940 args.v4.acConfig.ucDigSel = dig->dig_encoder;
Alex Deucher1f0e2942012-08-17 10:31:34 -0400941 args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
Alex Deucher58cdcb82011-10-28 18:34:20 -0400942 if (hpd_id == RADEON_HPD_NONE)
943 args.v4.ucHPD_ID = 0;
944 else
945 args.v4.ucHPD_ID = hpd_id + 1;
946 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400947 default:
Alex Deucher58cdcb82011-10-28 18:34:20 -0400948 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
Alex Deucher3f03ced2011-10-30 17:20:22 -0400949 break;
950 }
Alex Deucher58cdcb82011-10-28 18:34:20 -0400951 break;
952 default:
953 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
954 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400955 }
956
957 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
958
959}
960
961union dig_transmitter_control {
962 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
963 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
964 DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
965 DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
Alex Deucher47aef7a2012-03-20 17:18:05 -0400966 DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400967};
968
969void
970atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
971{
972 struct drm_device *dev = encoder->dev;
973 struct radeon_device *rdev = dev->dev_private;
974 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
975 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
976 struct drm_connector *connector;
977 union dig_transmitter_control args;
978 int index = 0;
979 uint8_t frev, crev;
980 bool is_dp = false;
981 int pll_id = 0;
982 int dp_clock = 0;
983 int dp_lane_count = 0;
984 int connector_object_id = 0;
985 int igp_lane_info = 0;
986 int dig_encoder = dig->dig_encoder;
Alex Deucher47aef7a2012-03-20 17:18:05 -0400987 int hpd_id = RADEON_HPD_NONE;
Alex Deucher3f03ced2011-10-30 17:20:22 -0400988
989 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
990 connector = radeon_get_connector_for_encoder_init(encoder);
991 /* just needed to avoid bailing in the encoder check. the encoder
992 * isn't used for init
993 */
994 dig_encoder = 0;
995 } else
996 connector = radeon_get_connector_for_encoder(encoder);
997
998 if (connector) {
999 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1000 struct radeon_connector_atom_dig *dig_connector =
1001 radeon_connector->con_priv;
1002
Alex Deucher47aef7a2012-03-20 17:18:05 -04001003 hpd_id = radeon_connector->hpd.hpd;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001004 dp_clock = dig_connector->dp_clock;
1005 dp_lane_count = dig_connector->dp_lane_count;
1006 connector_object_id =
1007 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1008 igp_lane_info = dig_connector->igp_lane_info;
1009 }
1010
Alex Deuchera3b08292011-10-28 18:46:37 -04001011 if (encoder->crtc) {
1012 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1013 pll_id = radeon_crtc->pll_id;
1014 }
1015
Alex Deucher3f03ced2011-10-30 17:20:22 -04001016 /* no dig encoder assigned */
1017 if (dig_encoder == -1)
1018 return;
1019
1020 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
1021 is_dp = true;
1022
1023 memset(&args, 0, sizeof(args));
1024
1025 switch (radeon_encoder->encoder_id) {
1026 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1027 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1028 break;
1029 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1030 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1031 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04001032 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04001033 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1034 break;
1035 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1036 index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
1037 break;
1038 }
1039
1040 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1041 return;
1042
Alex Deuchera3b08292011-10-28 18:46:37 -04001043 switch (frev) {
1044 case 1:
1045 switch (crev) {
1046 case 1:
1047 args.v1.ucAction = action;
1048 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1049 args.v1.usInitInfo = cpu_to_le16(connector_object_id);
1050 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1051 args.v1.asMode.ucLaneSel = lane_num;
1052 args.v1.asMode.ucLaneSet = lane_set;
1053 } else {
1054 if (is_dp)
Alex Deucher6e76a2d2012-09-06 12:30:37 -04001055 args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
Alex Deucher9aa59992012-01-20 15:03:30 -05001056 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001057 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1058 else
1059 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1060 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04001061
Alex Deuchera3b08292011-10-28 18:46:37 -04001062 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001063
Alex Deuchera3b08292011-10-28 18:46:37 -04001064 if (dig_encoder)
1065 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1066 else
1067 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001068
Alex Deuchera3b08292011-10-28 18:46:37 -04001069 if ((rdev->flags & RADEON_IS_IGP) &&
1070 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
Alex Deucher9aa59992012-01-20 15:03:30 -05001071 if (is_dp ||
1072 !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
Alex Deuchera3b08292011-10-28 18:46:37 -04001073 if (igp_lane_info & 0x1)
1074 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
1075 else if (igp_lane_info & 0x2)
1076 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
1077 else if (igp_lane_info & 0x4)
1078 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
1079 else if (igp_lane_info & 0x8)
1080 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1081 } else {
1082 if (igp_lane_info & 0x3)
1083 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
1084 else if (igp_lane_info & 0xc)
1085 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
1086 }
1087 }
1088
1089 if (dig->linkb)
1090 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1091 else
1092 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1093
1094 if (is_dp)
1095 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1096 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1097 if (dig->coherent_mode)
1098 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
Alex Deucher9aa59992012-01-20 15:03:30 -05001099 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001100 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
1101 }
1102 break;
1103 case 2:
1104 args.v2.ucAction = action;
1105 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1106 args.v2.usInitInfo = cpu_to_le16(connector_object_id);
1107 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1108 args.v2.asMode.ucLaneSel = lane_num;
1109 args.v2.asMode.ucLaneSet = lane_set;
1110 } else {
1111 if (is_dp)
Alex Deucher6e76a2d2012-09-06 12:30:37 -04001112 args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
Alex Deucher9aa59992012-01-20 15:03:30 -05001113 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001114 args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1115 else
1116 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1117 }
1118
1119 args.v2.acConfig.ucEncoderSel = dig_encoder;
1120 if (dig->linkb)
1121 args.v2.acConfig.ucLinkSel = 1;
1122
1123 switch (radeon_encoder->encoder_id) {
1124 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1125 args.v2.acConfig.ucTransmitterSel = 0;
1126 break;
1127 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1128 args.v2.acConfig.ucTransmitterSel = 1;
1129 break;
1130 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1131 args.v2.acConfig.ucTransmitterSel = 2;
1132 break;
1133 }
1134
1135 if (is_dp) {
1136 args.v2.acConfig.fCoherentMode = 1;
1137 args.v2.acConfig.fDPConnector = 1;
1138 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1139 if (dig->coherent_mode)
1140 args.v2.acConfig.fCoherentMode = 1;
Alex Deucher9aa59992012-01-20 15:03:30 -05001141 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001142 args.v2.acConfig.fDualLinkConnector = 1;
1143 }
1144 break;
1145 case 3:
1146 args.v3.ucAction = action;
1147 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1148 args.v3.usInitInfo = cpu_to_le16(connector_object_id);
1149 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1150 args.v3.asMode.ucLaneSel = lane_num;
1151 args.v3.asMode.ucLaneSet = lane_set;
1152 } else {
1153 if (is_dp)
Alex Deucher6e76a2d2012-09-06 12:30:37 -04001154 args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
Alex Deucher9aa59992012-01-20 15:03:30 -05001155 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001156 args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1157 else
1158 args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1159 }
1160
1161 if (is_dp)
1162 args.v3.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -05001163 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001164 args.v3.ucLaneNum = 8;
1165 else
1166 args.v3.ucLaneNum = 4;
1167
1168 if (dig->linkb)
1169 args.v3.acConfig.ucLinkSel = 1;
1170 if (dig_encoder & 1)
1171 args.v3.acConfig.ucEncoderSel = 1;
1172
1173 /* Select the PLL for the PHY
1174 * DP PHY should be clocked from external src if there is
1175 * one.
1176 */
1177 /* On DCE4, if there is an external clock, it generates the DP ref clock */
1178 if (is_dp && rdev->clock.dp_extclk)
1179 args.v3.acConfig.ucRefClkSource = 2; /* external src */
1180 else
1181 args.v3.acConfig.ucRefClkSource = pll_id;
1182
1183 switch (radeon_encoder->encoder_id) {
1184 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1185 args.v3.acConfig.ucTransmitterSel = 0;
1186 break;
1187 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1188 args.v3.acConfig.ucTransmitterSel = 1;
1189 break;
1190 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1191 args.v3.acConfig.ucTransmitterSel = 2;
1192 break;
1193 }
1194
1195 if (is_dp)
1196 args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1197 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1198 if (dig->coherent_mode)
1199 args.v3.acConfig.fCoherentMode = 1;
Alex Deucher9aa59992012-01-20 15:03:30 -05001200 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001201 args.v3.acConfig.fDualLinkConnector = 1;
1202 }
1203 break;
1204 case 4:
1205 args.v4.ucAction = action;
1206 if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1207 args.v4.usInitInfo = cpu_to_le16(connector_object_id);
1208 } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1209 args.v4.asMode.ucLaneSel = lane_num;
1210 args.v4.asMode.ucLaneSet = lane_set;
1211 } else {
1212 if (is_dp)
Alex Deucher6e76a2d2012-09-06 12:30:37 -04001213 args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
Alex Deucher9aa59992012-01-20 15:03:30 -05001214 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001215 args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1216 else
1217 args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1218 }
1219
1220 if (is_dp)
1221 args.v4.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -05001222 else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001223 args.v4.ucLaneNum = 8;
1224 else
1225 args.v4.ucLaneNum = 4;
1226
1227 if (dig->linkb)
1228 args.v4.acConfig.ucLinkSel = 1;
1229 if (dig_encoder & 1)
1230 args.v4.acConfig.ucEncoderSel = 1;
1231
1232 /* Select the PLL for the PHY
1233 * DP PHY should be clocked from external src if there is
1234 * one.
1235 */
Alex Deucher3f03ced2011-10-30 17:20:22 -04001236 /* On DCE5 DCPLL usually generates the DP ref clock */
1237 if (is_dp) {
1238 if (rdev->clock.dp_extclk)
1239 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1240 else
1241 args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1242 } else
1243 args.v4.acConfig.ucRefClkSource = pll_id;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001244
Alex Deuchera3b08292011-10-28 18:46:37 -04001245 switch (radeon_encoder->encoder_id) {
1246 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1247 args.v4.acConfig.ucTransmitterSel = 0;
1248 break;
1249 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1250 args.v4.acConfig.ucTransmitterSel = 1;
1251 break;
1252 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1253 args.v4.acConfig.ucTransmitterSel = 2;
1254 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001255 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04001256
Alex Deuchera3b08292011-10-28 18:46:37 -04001257 if (is_dp)
1258 args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
1259 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1260 if (dig->coherent_mode)
1261 args.v4.acConfig.fCoherentMode = 1;
Alex Deucher9aa59992012-01-20 15:03:30 -05001262 if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deuchera3b08292011-10-28 18:46:37 -04001263 args.v4.acConfig.fDualLinkConnector = 1;
1264 }
1265 break;
Alex Deucher47aef7a2012-03-20 17:18:05 -04001266 case 5:
1267 args.v5.ucAction = action;
1268 if (is_dp)
1269 args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
1270 else
1271 args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1272
1273 switch (radeon_encoder->encoder_id) {
1274 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1275 if (dig->linkb)
1276 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
1277 else
1278 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
1279 break;
1280 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1281 if (dig->linkb)
1282 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
1283 else
1284 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
1285 break;
1286 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1287 if (dig->linkb)
1288 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
1289 else
1290 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
1291 break;
Alex Deuchere68adef2012-09-06 14:32:06 -04001292 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1293 args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
1294 break;
Alex Deucher47aef7a2012-03-20 17:18:05 -04001295 }
1296 if (is_dp)
1297 args.v5.ucLaneNum = dp_lane_count;
1298 else if (radeon_encoder->pixel_clock > 165000)
1299 args.v5.ucLaneNum = 8;
1300 else
1301 args.v5.ucLaneNum = 4;
1302 args.v5.ucConnObjId = connector_object_id;
1303 args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
1304
1305 if (is_dp && rdev->clock.dp_extclk)
1306 args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
1307 else
1308 args.v5.asConfig.ucPhyClkSrcId = pll_id;
1309
1310 if (is_dp)
1311 args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
1312 else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1313 if (dig->coherent_mode)
1314 args.v5.asConfig.ucCoherentMode = 1;
1315 }
1316 if (hpd_id == RADEON_HPD_NONE)
1317 args.v5.asConfig.ucHPDSel = 0;
1318 else
1319 args.v5.asConfig.ucHPDSel = hpd_id + 1;
1320 args.v5.ucDigEncoderSel = 1 << dig_encoder;
1321 args.v5.ucDPLaneSet = lane_set;
1322 break;
Alex Deuchera3b08292011-10-28 18:46:37 -04001323 default:
1324 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1325 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001326 }
Alex Deuchera3b08292011-10-28 18:46:37 -04001327 break;
1328 default:
1329 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1330 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001331 }
1332
1333 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1334}
1335
1336bool
1337atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1338{
1339 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1340 struct drm_device *dev = radeon_connector->base.dev;
1341 struct radeon_device *rdev = dev->dev_private;
1342 union dig_transmitter_control args;
1343 int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1344 uint8_t frev, crev;
1345
1346 if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1347 goto done;
1348
1349 if (!ASIC_IS_DCE4(rdev))
1350 goto done;
1351
1352 if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
1353 (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1354 goto done;
1355
1356 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1357 goto done;
1358
1359 memset(&args, 0, sizeof(args));
1360
1361 args.v1.ucAction = action;
1362
1363 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1364
1365 /* wait for the panel to power up */
1366 if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1367 int i;
1368
1369 for (i = 0; i < 300; i++) {
1370 if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1371 return true;
1372 mdelay(1);
1373 }
1374 return false;
1375 }
1376done:
1377 return true;
1378}
1379
1380union external_encoder_control {
1381 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1382 EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
1383};
1384
1385static void
1386atombios_external_encoder_setup(struct drm_encoder *encoder,
1387 struct drm_encoder *ext_encoder,
1388 int action)
1389{
1390 struct drm_device *dev = encoder->dev;
1391 struct radeon_device *rdev = dev->dev_private;
1392 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1393 struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
1394 union external_encoder_control args;
1395 struct drm_connector *connector;
1396 int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1397 u8 frev, crev;
1398 int dp_clock = 0;
1399 int dp_lane_count = 0;
1400 int connector_object_id = 0;
1401 u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001402
1403 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1404 connector = radeon_get_connector_for_encoder_init(encoder);
1405 else
1406 connector = radeon_get_connector_for_encoder(encoder);
1407
1408 if (connector) {
1409 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1410 struct radeon_connector_atom_dig *dig_connector =
1411 radeon_connector->con_priv;
1412
1413 dp_clock = dig_connector->dp_clock;
1414 dp_lane_count = dig_connector->dp_lane_count;
1415 connector_object_id =
1416 (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001417 }
1418
1419 memset(&args, 0, sizeof(args));
1420
1421 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1422 return;
1423
1424 switch (frev) {
1425 case 1:
1426 /* no params on frev 1 */
1427 break;
1428 case 2:
1429 switch (crev) {
1430 case 1:
1431 case 2:
1432 args.v1.sDigEncoder.ucAction = action;
1433 args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1434 args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1435
1436 if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
1437 if (dp_clock == 270000)
1438 args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1439 args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -05001440 } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher3f03ced2011-10-30 17:20:22 -04001441 args.v1.sDigEncoder.ucLaneNum = 8;
1442 else
1443 args.v1.sDigEncoder.ucLaneNum = 4;
1444 break;
1445 case 3:
1446 args.v3.sExtEncoder.ucAction = action;
1447 if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1448 args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
1449 else
1450 args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1451 args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1452
1453 if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
1454 if (dp_clock == 270000)
1455 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1456 else if (dp_clock == 540000)
1457 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1458 args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
Alex Deucher9aa59992012-01-20 15:03:30 -05001459 } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
Alex Deucher3f03ced2011-10-30 17:20:22 -04001460 args.v3.sExtEncoder.ucLaneNum = 8;
1461 else
1462 args.v3.sExtEncoder.ucLaneNum = 4;
1463 switch (ext_enum) {
1464 case GRAPH_OBJECT_ENUM_ID1:
1465 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1466 break;
1467 case GRAPH_OBJECT_ENUM_ID2:
1468 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1469 break;
1470 case GRAPH_OBJECT_ENUM_ID3:
1471 args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1472 break;
1473 }
Alex Deucher1f0e2942012-08-17 10:31:34 -04001474 args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -04001475 break;
1476 default:
1477 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1478 return;
1479 }
1480 break;
1481 default:
1482 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1483 return;
1484 }
1485 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1486}
1487
1488static void
1489atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1490{
1491 struct drm_device *dev = encoder->dev;
1492 struct radeon_device *rdev = dev->dev_private;
1493 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1494 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1495 ENABLE_YUV_PS_ALLOCATION args;
1496 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1497 uint32_t temp, reg;
1498
1499 memset(&args, 0, sizeof(args));
1500
1501 if (rdev->family >= CHIP_R600)
1502 reg = R600_BIOS_3_SCRATCH;
1503 else
1504 reg = RADEON_BIOS_3_SCRATCH;
1505
1506 /* XXX: fix up scratch reg handling */
1507 temp = RREG32(reg);
1508 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1509 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1510 (radeon_crtc->crtc_id << 18)));
1511 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1512 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1513 else
1514 WREG32(reg, 0);
1515
1516 if (enable)
1517 args.ucEnable = ATOM_ENABLE;
1518 args.ucCRTC = radeon_crtc->crtc_id;
1519
1520 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1521
1522 WREG32(reg, temp);
1523}
1524
1525static void
1526radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
1527{
1528 struct drm_device *dev = encoder->dev;
1529 struct radeon_device *rdev = dev->dev_private;
1530 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1531 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1532 int index = 0;
1533
1534 memset(&args, 0, sizeof(args));
1535
1536 switch (radeon_encoder->encoder_id) {
1537 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1538 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1539 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1540 break;
1541 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1542 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1543 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1544 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1545 break;
1546 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1547 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1548 break;
1549 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1550 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1551 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1552 else
1553 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1554 break;
1555 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1556 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1557 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1558 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1559 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1560 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1561 else
1562 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1563 break;
1564 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1565 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1566 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1567 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1568 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1569 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1570 else
1571 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1572 break;
1573 default:
1574 return;
1575 }
1576
1577 switch (mode) {
1578 case DRM_MODE_DPMS_ON:
1579 args.ucAction = ATOM_ENABLE;
1580 /* workaround for DVOOutputControl on some RS690 systems */
1581 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
1582 u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
1583 WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
1584 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1585 WREG32(RADEON_BIOS_3_SCRATCH, reg);
1586 } else
1587 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1588 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1589 args.ucAction = ATOM_LCD_BLON;
1590 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1591 }
1592 break;
1593 case DRM_MODE_DPMS_STANDBY:
1594 case DRM_MODE_DPMS_SUSPEND:
1595 case DRM_MODE_DPMS_OFF:
1596 args.ucAction = ATOM_DISABLE;
1597 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1598 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1599 args.ucAction = ATOM_LCD_BLOFF;
1600 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1601 }
1602 break;
1603 }
1604}
1605
1606static void
1607radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
1608{
1609 struct drm_device *dev = encoder->dev;
1610 struct radeon_device *rdev = dev->dev_private;
1611 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher8d1af572012-08-22 09:54:56 -04001612 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1613 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001614 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1615 struct radeon_connector *radeon_connector = NULL;
1616 struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
1617
1618 if (connector) {
1619 radeon_connector = to_radeon_connector(connector);
1620 radeon_dig_connector = radeon_connector->con_priv;
1621 }
1622
1623 switch (mode) {
1624 case DRM_MODE_DPMS_ON:
Alex Deucher8d1af572012-08-22 09:54:56 -04001625 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1626 if (!connector)
1627 dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
1628 else
1629 dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
1630
1631 /* setup and enable the encoder */
1632 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1633 atombios_dig_encoder_setup(encoder,
1634 ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
1635 dig->panel_mode);
1636 if (ext_encoder) {
1637 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
1638 atombios_external_encoder_setup(encoder, ext_encoder,
1639 EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
Jerome Glissefcedac62012-07-24 17:06:11 -04001640 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04001641 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
Alex Deucher8d1af572012-08-22 09:54:56 -04001642 } else if (ASIC_IS_DCE4(rdev)) {
1643 /* setup and enable the encoder */
1644 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1645 /* enable the transmitter */
1646 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
Alex Deucher3f03ced2011-10-30 17:20:22 -04001647 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Alex Deucher8d1af572012-08-22 09:54:56 -04001648 } else {
1649 /* setup and enable the encoder and transmitter */
1650 atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
1651 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1652 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1653 /* some early dce3.2 boards have a bug in their transmitter control table */
Alex Deucherb9196392012-11-14 09:10:39 -05001654 if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730))
Alex Deucher8d1af572012-08-22 09:54:56 -04001655 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
Jerome Glissefcedac62012-07-24 17:06:11 -04001656 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04001657 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1658 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1659 atombios_set_edp_panel_power(connector,
1660 ATOM_TRANSMITTER_ACTION_POWER_ON);
1661 radeon_dig_connector->edp_on = true;
1662 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04001663 radeon_dp_link_train(encoder, connector);
1664 if (ASIC_IS_DCE4(rdev))
1665 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
1666 }
1667 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1668 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
1669 break;
1670 case DRM_MODE_DPMS_STANDBY:
1671 case DRM_MODE_DPMS_SUSPEND:
1672 case DRM_MODE_DPMS_OFF:
Alex Deucher8d1af572012-08-22 09:54:56 -04001673 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1674 /* disable the transmitter */
Alex Deucher3a478242012-01-20 15:01:30 -05001675 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
Alex Deucher8d1af572012-08-22 09:54:56 -04001676 } else if (ASIC_IS_DCE4(rdev)) {
1677 /* disable the transmitter */
Alex Deucher3a478242012-01-20 15:01:30 -05001678 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
Alex Deucher8d1af572012-08-22 09:54:56 -04001679 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1680 } else {
1681 /* disable the encoder and transmitter */
1682 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
1683 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1684 atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
1685 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04001686 if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1687 if (ASIC_IS_DCE4(rdev))
1688 atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1689 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1690 atombios_set_edp_panel_power(connector,
1691 ATOM_TRANSMITTER_ACTION_POWER_OFF);
1692 radeon_dig_connector->edp_on = false;
1693 }
1694 }
1695 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1696 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
1697 break;
1698 }
1699}
1700
1701static void
1702radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
1703 struct drm_encoder *ext_encoder,
1704 int mode)
1705{
1706 struct drm_device *dev = encoder->dev;
1707 struct radeon_device *rdev = dev->dev_private;
1708
1709 switch (mode) {
1710 case DRM_MODE_DPMS_ON:
1711 default:
Alex Deucher1d3949c2012-03-20 17:18:35 -04001712 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
Alex Deucher3f03ced2011-10-30 17:20:22 -04001713 atombios_external_encoder_setup(encoder, ext_encoder,
1714 EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
1715 atombios_external_encoder_setup(encoder, ext_encoder,
1716 EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
1717 } else
1718 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1719 break;
1720 case DRM_MODE_DPMS_STANDBY:
1721 case DRM_MODE_DPMS_SUSPEND:
1722 case DRM_MODE_DPMS_OFF:
Alex Deucher1d3949c2012-03-20 17:18:35 -04001723 if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
Alex Deucher3f03ced2011-10-30 17:20:22 -04001724 atombios_external_encoder_setup(encoder, ext_encoder,
1725 EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
1726 atombios_external_encoder_setup(encoder, ext_encoder,
1727 EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
1728 } else
1729 atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
1730 break;
1731 }
1732}
1733
1734static void
1735radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1736{
1737 struct drm_device *dev = encoder->dev;
1738 struct radeon_device *rdev = dev->dev_private;
1739 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1740 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1741
1742 DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
1743 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1744 radeon_encoder->active_device);
1745 switch (radeon_encoder->encoder_id) {
1746 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1747 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1748 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1749 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1750 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1751 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1752 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1753 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1754 radeon_atom_encoder_dpms_avivo(encoder, mode);
1755 break;
1756 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1757 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1758 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04001759 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04001760 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1761 radeon_atom_encoder_dpms_dig(encoder, mode);
1762 break;
1763 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1764 if (ASIC_IS_DCE5(rdev)) {
1765 switch (mode) {
1766 case DRM_MODE_DPMS_ON:
1767 atombios_dvo_setup(encoder, ATOM_ENABLE);
1768 break;
1769 case DRM_MODE_DPMS_STANDBY:
1770 case DRM_MODE_DPMS_SUSPEND:
1771 case DRM_MODE_DPMS_OFF:
1772 atombios_dvo_setup(encoder, ATOM_DISABLE);
1773 break;
1774 }
1775 } else if (ASIC_IS_DCE3(rdev))
1776 radeon_atom_encoder_dpms_dig(encoder, mode);
1777 else
1778 radeon_atom_encoder_dpms_avivo(encoder, mode);
1779 break;
1780 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1781 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1782 if (ASIC_IS_DCE5(rdev)) {
1783 switch (mode) {
1784 case DRM_MODE_DPMS_ON:
1785 atombios_dac_setup(encoder, ATOM_ENABLE);
1786 break;
1787 case DRM_MODE_DPMS_STANDBY:
1788 case DRM_MODE_DPMS_SUSPEND:
1789 case DRM_MODE_DPMS_OFF:
1790 atombios_dac_setup(encoder, ATOM_DISABLE);
1791 break;
1792 }
1793 } else
1794 radeon_atom_encoder_dpms_avivo(encoder, mode);
1795 break;
1796 default:
1797 return;
1798 }
1799
1800 if (ext_encoder)
1801 radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
1802
1803 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1804
1805}
1806
1807union crtc_source_param {
1808 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1809 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1810};
1811
1812static void
1813atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1814{
1815 struct drm_device *dev = encoder->dev;
1816 struct radeon_device *rdev = dev->dev_private;
1817 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1818 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1819 union crtc_source_param args;
1820 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1821 uint8_t frev, crev;
1822 struct radeon_encoder_atom_dig *dig;
1823
1824 memset(&args, 0, sizeof(args));
1825
1826 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1827 return;
1828
1829 switch (frev) {
1830 case 1:
1831 switch (crev) {
1832 case 1:
1833 default:
1834 if (ASIC_IS_AVIVO(rdev))
1835 args.v1.ucCRTC = radeon_crtc->crtc_id;
1836 else {
1837 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
1838 args.v1.ucCRTC = radeon_crtc->crtc_id;
1839 } else {
1840 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1841 }
1842 }
1843 switch (radeon_encoder->encoder_id) {
1844 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1845 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1846 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1847 break;
1848 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1849 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1850 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1851 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1852 else
1853 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1854 break;
1855 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1856 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1857 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1858 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1859 break;
1860 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1861 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1862 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1863 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1864 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1865 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1866 else
1867 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1868 break;
1869 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1870 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1871 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1872 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1873 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1874 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1875 else
1876 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1877 break;
1878 }
1879 break;
1880 case 2:
1881 args.v2.ucCRTC = radeon_crtc->crtc_id;
1882 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
1883 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1884
1885 if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
1886 args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1887 else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
1888 args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
1889 else
1890 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1891 } else
1892 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1893 switch (radeon_encoder->encoder_id) {
1894 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1895 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1896 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04001897 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04001898 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1899 dig = radeon_encoder->enc_priv;
1900 switch (dig->dig_encoder) {
1901 case 0:
1902 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1903 break;
1904 case 1:
1905 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1906 break;
1907 case 2:
1908 args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1909 break;
1910 case 3:
1911 args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1912 break;
1913 case 4:
1914 args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1915 break;
1916 case 5:
1917 args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1918 break;
Alex Deuchere68adef2012-09-06 14:32:06 -04001919 case 6:
1920 args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
1921 break;
Alex Deucher3f03ced2011-10-30 17:20:22 -04001922 }
1923 break;
1924 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1925 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1926 break;
1927 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1928 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1929 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1930 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1931 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1932 else
1933 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1934 break;
1935 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1936 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1937 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1938 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1939 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1940 else
1941 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1942 break;
1943 }
1944 break;
1945 }
1946 break;
1947 default:
1948 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1949 return;
1950 }
1951
1952 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1953
1954 /* update scratch regs with new routing */
1955 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1956}
1957
1958static void
1959atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1960 struct drm_display_mode *mode)
1961{
1962 struct drm_device *dev = encoder->dev;
1963 struct radeon_device *rdev = dev->dev_private;
1964 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1965 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1966
1967 /* Funky macbooks */
1968 if ((dev->pdev->device == 0x71C5) &&
1969 (dev->pdev->subsystem_vendor == 0x106b) &&
1970 (dev->pdev->subsystem_device == 0x0080)) {
1971 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1972 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1973
1974 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1975 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1976
1977 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1978 }
1979 }
1980
1981 /* set scaler clears this on some chips */
1982 if (ASIC_IS_AVIVO(rdev) &&
1983 (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
Alex Deucherd798f2f2012-07-11 18:02:10 -04001984 if (ASIC_IS_DCE8(rdev)) {
1985 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1986 WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
1987 CIK_INTERLEAVE_EN);
1988 else
1989 WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1990 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucher3f03ced2011-10-30 17:20:22 -04001991 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1992 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
1993 EVERGREEN_INTERLEAVE_EN);
1994 else
1995 WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
1996 } else {
1997 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1998 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
1999 AVIVO_D1MODE_INTERLEAVE_EN);
2000 else
2001 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2002 }
2003 }
2004}
2005
2006static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
2007{
2008 struct drm_device *dev = encoder->dev;
2009 struct radeon_device *rdev = dev->dev_private;
2010 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2011 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2012 struct drm_encoder *test_encoder;
Alex Deucher41fa5432012-08-29 19:48:26 -04002013 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Alex Deucher3f03ced2011-10-30 17:20:22 -04002014 uint32_t dig_enc_in_use = 0;
2015
Alex Deucher41fa5432012-08-29 19:48:26 -04002016 if (ASIC_IS_DCE6(rdev)) {
2017 /* DCE6 */
2018 switch (radeon_encoder->encoder_id) {
2019 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2020 if (dig->linkb)
2021 return 1;
2022 else
2023 return 0;
2024 break;
2025 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2026 if (dig->linkb)
2027 return 3;
2028 else
2029 return 2;
2030 break;
2031 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2032 if (dig->linkb)
2033 return 5;
2034 else
2035 return 4;
2036 break;
Alex Deuchere68adef2012-09-06 14:32:06 -04002037 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2038 return 6;
2039 break;
Alex Deucher41fa5432012-08-29 19:48:26 -04002040 }
2041 } else if (ASIC_IS_DCE4(rdev)) {
2042 /* DCE4/5 */
2043 if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
Alex Deucher3f03ced2011-10-30 17:20:22 -04002044 /* ontario follows DCE4 */
2045 if (rdev->family == CHIP_PALM) {
2046 if (dig->linkb)
2047 return 1;
2048 else
2049 return 0;
2050 } else
2051 /* llano follows DCE3.2 */
2052 return radeon_crtc->crtc_id;
2053 } else {
2054 switch (radeon_encoder->encoder_id) {
2055 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2056 if (dig->linkb)
2057 return 1;
2058 else
2059 return 0;
2060 break;
2061 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2062 if (dig->linkb)
2063 return 3;
2064 else
2065 return 2;
2066 break;
2067 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2068 if (dig->linkb)
2069 return 5;
2070 else
2071 return 4;
2072 break;
2073 }
2074 }
2075 }
2076
2077 /* on DCE32 and encoder can driver any block so just crtc id */
2078 if (ASIC_IS_DCE32(rdev)) {
2079 return radeon_crtc->crtc_id;
2080 }
2081
2082 /* on DCE3 - LVTMA can only be driven by DIGB */
2083 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
2084 struct radeon_encoder *radeon_test_encoder;
2085
2086 if (encoder == test_encoder)
2087 continue;
2088
2089 if (!radeon_encoder_is_digital(test_encoder))
2090 continue;
2091
2092 radeon_test_encoder = to_radeon_encoder(test_encoder);
2093 dig = radeon_test_encoder->enc_priv;
2094
2095 if (dig->dig_encoder >= 0)
2096 dig_enc_in_use |= (1 << dig->dig_encoder);
2097 }
2098
2099 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
2100 if (dig_enc_in_use & 0x2)
2101 DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
2102 return 1;
2103 }
2104 if (!(dig_enc_in_use & 1))
2105 return 0;
2106 return 1;
2107}
2108
2109/* This only needs to be called once at startup */
2110void
2111radeon_atom_encoder_init(struct radeon_device *rdev)
2112{
2113 struct drm_device *dev = rdev->ddev;
2114 struct drm_encoder *encoder;
2115
2116 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2117 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2118 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2119
2120 switch (radeon_encoder->encoder_id) {
2121 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2122 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2123 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04002124 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04002125 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2126 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
2127 break;
2128 default:
2129 break;
2130 }
2131
Alex Deucher1d3949c2012-03-20 17:18:35 -04002132 if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
Alex Deucher3f03ced2011-10-30 17:20:22 -04002133 atombios_external_encoder_setup(encoder, ext_encoder,
2134 EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
2135 }
2136}
2137
2138static void
2139radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
2140 struct drm_display_mode *mode,
2141 struct drm_display_mode *adjusted_mode)
2142{
2143 struct drm_device *dev = encoder->dev;
2144 struct radeon_device *rdev = dev->dev_private;
2145 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -04002146
2147 radeon_encoder->pixel_clock = adjusted_mode->clock;
2148
Alex Deucher8d1af572012-08-22 09:54:56 -04002149 /* need to call this here rather than in prepare() since we need some crtc info */
2150 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2151
Alex Deucher3f03ced2011-10-30 17:20:22 -04002152 if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
2153 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
2154 atombios_yuv_setup(encoder, true);
2155 else
2156 atombios_yuv_setup(encoder, false);
2157 }
2158
2159 switch (radeon_encoder->encoder_id) {
2160 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2161 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2162 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2163 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2164 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
2165 break;
2166 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2167 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2168 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04002169 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04002170 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucher8d1af572012-08-22 09:54:56 -04002171 /* handled in dpms */
Alex Deucher3f03ced2011-10-30 17:20:22 -04002172 break;
2173 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2174 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2175 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2176 atombios_dvo_setup(encoder, ATOM_ENABLE);
2177 break;
2178 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2179 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2180 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2181 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2182 atombios_dac_setup(encoder, ATOM_ENABLE);
2183 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
2184 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2185 atombios_tv_setup(encoder, ATOM_ENABLE);
2186 else
2187 atombios_tv_setup(encoder, ATOM_DISABLE);
2188 }
2189 break;
2190 }
2191
Alex Deucher3f03ced2011-10-30 17:20:22 -04002192 atombios_apply_encoder_quirks(encoder, adjusted_mode);
2193
2194 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
Alex Deuchera973bea2013-04-18 11:32:16 -04002195 if (rdev->asic->display.hdmi_enable)
2196 radeon_hdmi_enable(rdev, encoder, true);
2197 if (rdev->asic->display.hdmi_setmode)
2198 radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
Alex Deucher3f03ced2011-10-30 17:20:22 -04002199 }
2200}
2201
2202static bool
2203atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2204{
2205 struct drm_device *dev = encoder->dev;
2206 struct radeon_device *rdev = dev->dev_private;
2207 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2208 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2209
2210 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
2211 ATOM_DEVICE_CV_SUPPORT |
2212 ATOM_DEVICE_CRT_SUPPORT)) {
2213 DAC_LOAD_DETECTION_PS_ALLOCATION args;
2214 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
2215 uint8_t frev, crev;
2216
2217 memset(&args, 0, sizeof(args));
2218
2219 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2220 return false;
2221
2222 args.sDacload.ucMisc = 0;
2223
2224 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
2225 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
2226 args.sDacload.ucDacType = ATOM_DAC_A;
2227 else
2228 args.sDacload.ucDacType = ATOM_DAC_B;
2229
2230 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
2231 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
2232 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
2233 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
2234 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2235 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
2236 if (crev >= 3)
2237 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2238 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2239 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
2240 if (crev >= 3)
2241 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2242 }
2243
2244 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2245
2246 return true;
2247 } else
2248 return false;
2249}
2250
2251static enum drm_connector_status
2252radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2253{
2254 struct drm_device *dev = encoder->dev;
2255 struct radeon_device *rdev = dev->dev_private;
2256 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2257 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2258 uint32_t bios_0_scratch;
2259
2260 if (!atombios_dac_load_detect(encoder, connector)) {
2261 DRM_DEBUG_KMS("detect returned false \n");
2262 return connector_status_unknown;
2263 }
2264
2265 if (rdev->family >= CHIP_R600)
2266 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2267 else
2268 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2269
2270 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2271 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2272 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2273 return connector_status_connected;
2274 }
2275 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2276 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2277 return connector_status_connected;
2278 }
2279 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2280 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2281 return connector_status_connected;
2282 }
2283 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2284 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2285 return connector_status_connected; /* CTV */
2286 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2287 return connector_status_connected; /* STV */
2288 }
2289 return connector_status_disconnected;
2290}
2291
2292static enum drm_connector_status
2293radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2294{
2295 struct drm_device *dev = encoder->dev;
2296 struct radeon_device *rdev = dev->dev_private;
2297 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2298 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2299 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2300 u32 bios_0_scratch;
2301
2302 if (!ASIC_IS_DCE4(rdev))
2303 return connector_status_unknown;
2304
2305 if (!ext_encoder)
2306 return connector_status_unknown;
2307
2308 if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2309 return connector_status_unknown;
2310
2311 /* load detect on the dp bridge */
2312 atombios_external_encoder_setup(encoder, ext_encoder,
2313 EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2314
2315 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2316
2317 DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2318 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2319 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2320 return connector_status_connected;
2321 }
2322 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2323 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2324 return connector_status_connected;
2325 }
2326 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2327 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2328 return connector_status_connected;
2329 }
2330 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2331 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2332 return connector_status_connected; /* CTV */
2333 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2334 return connector_status_connected; /* STV */
2335 }
2336 return connector_status_disconnected;
2337}
2338
2339void
2340radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2341{
2342 struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2343
2344 if (ext_encoder)
2345 /* ddc_setup on the dp bridge */
2346 atombios_external_encoder_setup(encoder, ext_encoder,
2347 EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2348
2349}
2350
2351static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2352{
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +02002353 struct radeon_device *rdev = encoder->dev->dev_private;
Alex Deucher3f03ced2011-10-30 17:20:22 -04002354 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2355 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2356
2357 if ((radeon_encoder->active_device &
2358 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2359 (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
2360 ENCODER_OBJECT_ID_NONE)) {
2361 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +02002362 if (dig) {
Alex Deucher3f03ced2011-10-30 17:20:22 -04002363 dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
Rafał Miłeckicfcbd6d2012-05-14 16:52:30 +02002364 if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
2365 if (rdev->family >= CHIP_R600)
2366 dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
2367 else
2368 /* RS600/690/740 have only 1 afmt block */
2369 dig->afmt = rdev->mode_info.afmt[0];
2370 }
2371 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04002372 }
2373
2374 radeon_atom_output_lock(encoder, true);
Alex Deucher3f03ced2011-10-30 17:20:22 -04002375
2376 if (connector) {
2377 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2378
2379 /* select the clock/data port if it uses a router */
2380 if (radeon_connector->router.cd_valid)
2381 radeon_router_select_cd_port(radeon_connector);
2382
2383 /* turn eDP panel on for mode set */
2384 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2385 atombios_set_edp_panel_power(connector,
2386 ATOM_TRANSMITTER_ACTION_POWER_ON);
2387 }
2388
2389 /* this is needed for the pll/ss setup to work correctly in some cases */
2390 atombios_set_encoder_crtc_source(encoder);
2391}
2392
2393static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2394{
Alex Deucher8d1af572012-08-22 09:54:56 -04002395 /* need to call this here as we need the crtc set up */
Alex Deucher3f03ced2011-10-30 17:20:22 -04002396 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2397 radeon_atom_output_lock(encoder, false);
2398}
2399
2400static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2401{
2402 struct drm_device *dev = encoder->dev;
2403 struct radeon_device *rdev = dev->dev_private;
2404 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2405 struct radeon_encoder_atom_dig *dig;
2406
2407 /* check for pre-DCE3 cards with shared encoders;
2408 * can't really use the links individually, so don't disable
2409 * the encoder if it's in use by another connector
2410 */
2411 if (!ASIC_IS_DCE3(rdev)) {
2412 struct drm_encoder *other_encoder;
2413 struct radeon_encoder *other_radeon_encoder;
2414
2415 list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2416 other_radeon_encoder = to_radeon_encoder(other_encoder);
2417 if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2418 drm_helper_encoder_in_use(other_encoder))
2419 goto disable_done;
2420 }
2421 }
2422
2423 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2424
2425 switch (radeon_encoder->encoder_id) {
2426 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2427 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2428 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2429 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2430 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2431 break;
2432 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2433 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2434 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04002435 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04002436 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
Alex Deucher8d1af572012-08-22 09:54:56 -04002437 /* handled in dpms */
Alex Deucher3f03ced2011-10-30 17:20:22 -04002438 break;
2439 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2440 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2441 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2442 atombios_dvo_setup(encoder, ATOM_DISABLE);
2443 break;
2444 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2445 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2446 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2447 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2448 atombios_dac_setup(encoder, ATOM_DISABLE);
2449 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2450 atombios_tv_setup(encoder, ATOM_DISABLE);
2451 break;
2452 }
2453
2454disable_done:
2455 if (radeon_encoder_is_digital(encoder)) {
Alex Deuchera973bea2013-04-18 11:32:16 -04002456 if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2457 if (rdev->asic->display.hdmi_enable)
2458 radeon_hdmi_enable(rdev, encoder, false);
2459 }
Alex Deucher3f03ced2011-10-30 17:20:22 -04002460 dig = radeon_encoder->enc_priv;
2461 dig->dig_encoder = -1;
2462 }
2463 radeon_encoder->active_device = 0;
2464}
2465
2466/* these are handled by the primary encoders */
2467static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2468{
2469
2470}
2471
2472static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2473{
2474
2475}
2476
2477static void
2478radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2479 struct drm_display_mode *mode,
2480 struct drm_display_mode *adjusted_mode)
2481{
2482
2483}
2484
2485static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2486{
2487
2488}
2489
2490static void
2491radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2492{
2493
2494}
2495
2496static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02002497 const struct drm_display_mode *mode,
Alex Deucher3f03ced2011-10-30 17:20:22 -04002498 struct drm_display_mode *adjusted_mode)
2499{
2500 return true;
2501}
2502
2503static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2504 .dpms = radeon_atom_ext_dpms,
2505 .mode_fixup = radeon_atom_ext_mode_fixup,
2506 .prepare = radeon_atom_ext_prepare,
2507 .mode_set = radeon_atom_ext_mode_set,
2508 .commit = radeon_atom_ext_commit,
2509 .disable = radeon_atom_ext_disable,
2510 /* no detect for TMDS/LVDS yet */
2511};
2512
2513static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2514 .dpms = radeon_atom_encoder_dpms,
2515 .mode_fixup = radeon_atom_mode_fixup,
2516 .prepare = radeon_atom_encoder_prepare,
2517 .mode_set = radeon_atom_encoder_mode_set,
2518 .commit = radeon_atom_encoder_commit,
2519 .disable = radeon_atom_encoder_disable,
2520 .detect = radeon_atom_dig_detect,
2521};
2522
2523static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2524 .dpms = radeon_atom_encoder_dpms,
2525 .mode_fixup = radeon_atom_mode_fixup,
2526 .prepare = radeon_atom_encoder_prepare,
2527 .mode_set = radeon_atom_encoder_mode_set,
2528 .commit = radeon_atom_encoder_commit,
2529 .detect = radeon_atom_dac_detect,
2530};
2531
2532void radeon_enc_destroy(struct drm_encoder *encoder)
2533{
2534 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucherf3728732012-07-26 11:32:03 -04002535 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2536 radeon_atom_backlight_exit(radeon_encoder);
Alex Deucher3f03ced2011-10-30 17:20:22 -04002537 kfree(radeon_encoder->enc_priv);
2538 drm_encoder_cleanup(encoder);
2539 kfree(radeon_encoder);
2540}
2541
2542static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2543 .destroy = radeon_enc_destroy,
2544};
2545
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002546static struct radeon_encoder_atom_dac *
Alex Deucher3f03ced2011-10-30 17:20:22 -04002547radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2548{
2549 struct drm_device *dev = radeon_encoder->base.dev;
2550 struct radeon_device *rdev = dev->dev_private;
2551 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2552
2553 if (!dac)
2554 return NULL;
2555
2556 dac->tv_std = radeon_atombios_get_tv_info(rdev);
2557 return dac;
2558}
2559
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002560static struct radeon_encoder_atom_dig *
Alex Deucher3f03ced2011-10-30 17:20:22 -04002561radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2562{
2563 int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
2564 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2565
2566 if (!dig)
2567 return NULL;
2568
2569 /* coherent mode by default */
2570 dig->coherent_mode = true;
2571 dig->dig_encoder = -1;
2572
2573 if (encoder_enum == 2)
2574 dig->linkb = true;
2575 else
2576 dig->linkb = false;
2577
2578 return dig;
2579}
2580
2581void
2582radeon_add_atom_encoder(struct drm_device *dev,
2583 uint32_t encoder_enum,
2584 uint32_t supported_device,
2585 u16 caps)
2586{
2587 struct radeon_device *rdev = dev->dev_private;
2588 struct drm_encoder *encoder;
2589 struct radeon_encoder *radeon_encoder;
2590
2591 /* see if we already added it */
2592 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2593 radeon_encoder = to_radeon_encoder(encoder);
2594 if (radeon_encoder->encoder_enum == encoder_enum) {
2595 radeon_encoder->devices |= supported_device;
2596 return;
2597 }
2598
2599 }
2600
2601 /* add a new one */
2602 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2603 if (!radeon_encoder)
2604 return;
2605
2606 encoder = &radeon_encoder->base;
2607 switch (rdev->num_crtc) {
2608 case 1:
2609 encoder->possible_crtcs = 0x1;
2610 break;
2611 case 2:
2612 default:
2613 encoder->possible_crtcs = 0x3;
2614 break;
2615 case 4:
2616 encoder->possible_crtcs = 0xf;
2617 break;
2618 case 6:
2619 encoder->possible_crtcs = 0x3f;
2620 break;
2621 }
2622
2623 radeon_encoder->enc_priv = NULL;
2624
2625 radeon_encoder->encoder_enum = encoder_enum;
2626 radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
2627 radeon_encoder->devices = supported_device;
2628 radeon_encoder->rmx_type = RMX_OFF;
2629 radeon_encoder->underscan_type = UNDERSCAN_OFF;
2630 radeon_encoder->is_ext_encoder = false;
2631 radeon_encoder->caps = caps;
2632
2633 switch (radeon_encoder->encoder_id) {
2634 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2635 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2636 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2637 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2638 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2639 radeon_encoder->rmx_type = RMX_FULL;
2640 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2641 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2642 } else {
2643 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2644 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2645 }
2646 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2647 break;
2648 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2649 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2650 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2651 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2652 break;
2653 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2654 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2655 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2656 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
2657 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2658 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2659 break;
2660 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2661 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2662 case ENCODER_OBJECT_ID_INTERNAL_DDI:
2663 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2664 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2665 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2666 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deuchere68adef2012-09-06 14:32:06 -04002667 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
Alex Deucher3f03ced2011-10-30 17:20:22 -04002668 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2669 radeon_encoder->rmx_type = RMX_FULL;
2670 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2671 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2672 } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2673 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2674 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2675 } else {
2676 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2677 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2678 }
2679 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2680 break;
2681 case ENCODER_OBJECT_ID_SI170B:
2682 case ENCODER_OBJECT_ID_CH7303:
2683 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2684 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2685 case ENCODER_OBJECT_ID_TITFP513:
2686 case ENCODER_OBJECT_ID_VT1623:
2687 case ENCODER_OBJECT_ID_HDMI_SI1930:
2688 case ENCODER_OBJECT_ID_TRAVIS:
2689 case ENCODER_OBJECT_ID_NUTMEG:
2690 /* these are handled by the primary encoders */
2691 radeon_encoder->is_ext_encoder = true;
2692 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2693 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
2694 else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2695 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
2696 else
2697 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
2698 drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2699 break;
2700 }
2701}