blob: cb7f1a8c5a4a61adbb41cedfac601628de9a5aa2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/**
2 * \file radeon_drv.c
3 * ATI Radeon driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "radeon_drv.h"
35
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drm_pciids.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041/*
42 * KMS wrapper.
Dave Airlie0de1a572010-03-01 16:32:15 +100043 * - 2.0.0 - initial interface
44 * - 2.1.0 - add square tiling interface
Alex Deucherfdb43522010-03-26 15:24:14 -040045 * - 2.2.0 - add r6xx/r7xx const buffer support
Marek Olšákcae94b02010-02-21 21:24:15 +010046 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
Jerome Glissebc35afd2010-05-12 18:01:13 +020047 * - 2.4.0 - add crtc id query
Alex Deucher148a03b2010-06-03 19:00:03 -040048 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
Dave Airlieab9e1f52010-07-13 11:11:11 +100049 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
Alex Deucher71901cc2010-10-21 13:45:30 -040050 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
Alex Deucher58bbf012011-01-24 17:14:26 -050051 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
Dave Airlie486af182011-03-01 14:32:27 +100052 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
Alex Deucherb8709892011-07-27 04:17:25 +000053 * 2.10.0 - fusion 2D tiling
54 * 2.11.0 - backend map, initial compute support for the CS checker
Marek Olšáke70f2242011-10-25 01:38:45 +020055 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
Marek Olšákdd220a02012-01-27 12:17:59 -050056 * 2.13.0 - virtual memory support, streamout
Jerome Glisse285484e2011-12-16 17:03:42 -050057 * 2.14.0 - add evergreen tiling informations
Tom Stellard609c1e12012-03-20 17:17:55 -040058 * 2.15.0 - add max_pipes query
Jerome Glissed2609872012-06-09 10:57:41 -040059 * 2.16.0 - fix evergreen 2D tiled surface calculation
Alex Deucher7c77bf22012-06-14 22:06:37 +020060 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
Marek Olšák0f457e42012-07-29 16:24:57 +020061 * 2.18.0 - r600-eg: allow "invalid" DB formats
Marek Olšákb51ad122012-08-09 16:34:16 +020062 * 2.19.0 - r600-eg: MSAA textures
Marek Olšák6759a0a2012-08-09 16:34:17 +020063 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
Marek Olšákc116cc92012-08-19 02:22:09 +020064 * 2.21.0 - r600-r700: FMASK and CMASK
Marek Olšák523885d2012-08-24 14:27:36 +020065 * 2.22.0 - r600 only: RESOLVE_BOX allowed
Marek Olšák46fc8782012-09-25 01:45:33 +020066 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
Marek Olšák61051af2012-09-25 03:34:01 +020067 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
Alex Deucher71bfe912012-12-07 20:00:30 -050068 * 2.25.0 - eg+: new info request for num SE and num SH
Jerome Glisse4ac05332012-12-13 12:08:11 -050069 * 2.26.0 - r600-eg: fix htile size computation
Alex Deucher8696e332012-12-13 18:57:07 -050070 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA
Jerome Glisse4613ca12012-12-19 12:26:45 -050071 * 2.28.0 - r600-eg: Add MEM_WRITE packet support
Marek Olšákc18b1172013-01-12 04:19:37 +010072 * 2.29.0 - R500 FP16 color clear registers
Marek Olšák774c3892013-03-01 13:40:31 +010073 * 2.30.0 - fix for FMASK texturing
Samuel Lia0a53aa2013-04-08 17:25:47 -040074 * 2.31.0 - Add fastfb support for rs690
Christian König902aaef2013-04-09 10:35:42 -040075 * 2.32.0 - new info request for rings working
Jerome Glisse64d7b8b2013-04-09 11:17:08 -040076 * 2.33.0 - Add SI tiling mode array query
Alex Deucher39aee492013-04-10 13:41:25 -040077 * 2.34.0 - Add CIK tiling mode array query
Jerome Glisse771fe6b2009-06-05 14:42:42 +020078 */
79#define KMS_DRIVER_MAJOR 2
Alex Deucher39aee492013-04-10 13:41:25 -040080#define KMS_DRIVER_MINOR 34
Jerome Glisse771fe6b2009-06-05 14:42:42 +020081#define KMS_DRIVER_PATCHLEVEL 0
82int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
83int radeon_driver_unload_kms(struct drm_device *dev);
84int radeon_driver_firstopen_kms(struct drm_device *dev);
85void radeon_driver_lastclose_kms(struct drm_device *dev);
86int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
87void radeon_driver_postclose_kms(struct drm_device *dev,
88 struct drm_file *file_priv);
89void radeon_driver_preclose_kms(struct drm_device *dev,
90 struct drm_file *file_priv);
91int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
92int radeon_resume_kms(struct drm_device *dev);
93u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc);
94int radeon_enable_vblank_kms(struct drm_device *dev, int crtc);
95void radeon_disable_vblank_kms(struct drm_device *dev, int crtc);
Mario Kleinerf5a80202010-10-23 04:42:17 +020096int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
97 int *max_error,
98 struct timeval *vblank_time,
99 unsigned flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
101int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
102void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
103irqreturn_t radeon_driver_irq_handler_kms(DRM_IRQ_ARGS);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104int radeon_gem_object_init(struct drm_gem_object *obj);
105void radeon_gem_object_free(struct drm_gem_object *obj);
Jerome Glisse721604a2012-01-05 22:11:05 -0500106int radeon_gem_object_open(struct drm_gem_object *obj,
107 struct drm_file *file_priv);
108void radeon_gem_object_close(struct drm_gem_object *obj,
109 struct drm_file *file_priv);
Mario Kleinerf5a80202010-10-23 04:42:17 +0200110extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
111 int *vpos, int *hpos);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200112extern struct drm_ioctl_desc radeon_ioctls_kms[];
113extern int radeon_max_kms_ioctl;
114int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
Dave Airlieff72145b2011-02-07 12:16:14 +1000115int radeon_mode_dumb_mmap(struct drm_file *filp,
116 struct drm_device *dev,
117 uint32_t handle, uint64_t *offset_p);
118int radeon_mode_dumb_create(struct drm_file *file_priv,
119 struct drm_device *dev,
120 struct drm_mode_create_dumb *args);
121int radeon_mode_dumb_destroy(struct drm_file *file_priv,
122 struct drm_device *dev,
123 uint32_t handle);
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000124struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
125struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
126 size_t size,
127 struct sg_table *sg);
128int radeon_gem_prime_pin(struct drm_gem_object *obj);
Maarten Lankhorst280cf212013-06-27 13:38:18 +0200129void radeon_gem_prime_unpin(struct drm_gem_object *obj);
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000130void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
131void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Christian König14adc892013-01-21 13:58:46 +0100132extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd,
133 unsigned long arg);
Dave Airlieff72145b2011-02-07 12:16:14 +1000134
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135#if defined(CONFIG_DEBUG_FS)
136int radeon_debugfs_init(struct drm_minor *minor);
137void radeon_debugfs_cleanup(struct drm_minor *minor);
138#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139
Christian König14adc892013-01-21 13:58:46 +0100140/* atpx handler */
141#if defined(CONFIG_VGA_SWITCHEROO)
142void radeon_register_atpx_handler(void);
143void radeon_unregister_atpx_handler(void);
144#else
145static inline void radeon_register_atpx_handler(void) {}
146static inline void radeon_unregister_atpx_handler(void) {}
147#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Dave Airlie689b9d72005-09-30 17:09:07 +1000149int radeon_no_wb;
Dave Airliee9ced8e2013-05-15 01:23:36 +0000150int radeon_modeset = -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151int radeon_dynclks = -1;
152int radeon_r4xx_atom = 0;
153int radeon_agpmode = 0;
154int radeon_vram_limit = 0;
155int radeon_gart_size = 512; /* default gart size */
156int radeon_benchmarking = 0;
Michel Dänzerecc0b322009-07-21 11:23:57 +0200157int radeon_testing = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158int radeon_connector_table = 0;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000159int radeon_tv = 1;
Alex Deucher805c2212011-06-06 17:39:16 -0400160int radeon_audio = 0;
Alex Deucherf46c0122010-03-31 00:33:27 -0400161int radeon_disp_priority = 0;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400162int radeon_hw_i2c = 0;
Dave Airlie197bbb32012-06-27 08:35:54 +0100163int radeon_pcie_gen2 = -1;
Alex Deuchera18cee12011-11-01 14:20:30 -0400164int radeon_msi = -1;
Christian König3368ff02012-05-02 15:11:21 +0200165int radeon_lockup_timeout = 10000;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400166int radeon_fastfb = 0;
Alex Deucherda321c82013-04-12 13:55:22 -0400167int radeon_dpm = -1;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400168int radeon_aspm = -1;
Dave Airlie689b9d72005-09-30 17:09:07 +1000169
Niels de Vos61a2d072008-07-31 00:07:23 -0700170MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
Dave Airlie689b9d72005-09-30 17:09:07 +1000171module_param_named(no_wb, radeon_no_wb, int, 0444);
172
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
174module_param_named(modeset, radeon_modeset, int, 0400);
175
176MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
177module_param_named(dynclks, radeon_dynclks, int, 0444);
178
179MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
180module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
181
182MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing");
183module_param_named(vramlimit, radeon_vram_limit, int, 0600);
184
185MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
186module_param_named(agpmode, radeon_agpmode, int, 0444);
187
Jean Delvare27d4d052011-11-30 17:22:55 +0100188MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc)");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189module_param_named(gartsize, radeon_gart_size, int, 0600);
190
191MODULE_PARM_DESC(benchmark, "Run benchmark");
192module_param_named(benchmark, radeon_benchmarking, int, 0444);
193
Michel Dänzerecc0b322009-07-21 11:23:57 +0200194MODULE_PARM_DESC(test, "Run tests");
195module_param_named(test, radeon_testing, int, 0444);
196
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197MODULE_PARM_DESC(connector_table, "Force connector table");
198module_param_named(connector_table, radeon_connector_table, int, 0444);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000199
200MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
201module_param_named(tv, radeon_tv, int, 0444);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202
Alex Deucher805c2212011-06-06 17:39:16 -0400203MODULE_PARM_DESC(audio, "Audio enable (1 = enable)");
Christian Koenigdafc3bd2009-10-11 23:49:13 +0200204module_param_named(audio, radeon_audio, int, 0444);
205
Alex Deucherf46c0122010-03-31 00:33:27 -0400206MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
207module_param_named(disp_priority, radeon_disp_priority, int, 0444);
208
Alex Deuchere2b0a8e2010-03-17 02:07:37 -0400209MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
210module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
211
Dave Airlie197bbb32012-06-27 08:35:54 +0100212MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
Alex Deucherd42dd572011-01-12 20:05:11 -0500213module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
214
Alex Deuchera18cee12011-11-01 14:20:30 -0400215MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
216module_param_named(msi, radeon_msi, int, 0444);
217
Christian König3368ff02012-05-02 15:11:21 +0200218MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)");
219module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
220
Samuel Lia0a53aa2013-04-08 17:25:47 -0400221MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
222module_param_named(fastfb, radeon_fastfb, int, 0444);
223
Alex Deucherda321c82013-04-12 13:55:22 -0400224MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
225module_param_named(dpm, radeon_dpm, int, 0444);
226
Alex Deucher1294d4a2013-07-16 15:58:50 -0400227MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
228module_param_named(aspm, radeon_aspm, int, 0444);
229
Christian König14adc892013-01-21 13:58:46 +0100230static struct pci_device_id pciidlist[] = {
231 radeon_PCI_IDS
232};
233
234MODULE_DEVICE_TABLE(pci, pciidlist);
235
236#ifdef CONFIG_DRM_RADEON_UMS
237
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700238static int radeon_suspend(struct drm_device *dev, pm_message_t state)
239{
240 drm_radeon_private_t *dev_priv = dev->dev_private;
241
Dave Airlie03efb882009-03-10 18:36:38 +1000242 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
243 return 0;
244
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700245 /* Disable *all* interrupts */
Alex Deucher800b6992009-03-06 11:47:54 -0500246 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700247 RADEON_WRITE(R500_DxMODE_INT_MASK, 0);
248 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
249 return 0;
250}
251
252static int radeon_resume(struct drm_device *dev)
253{
254 drm_radeon_private_t *dev_priv = dev->dev_private;
255
Dave Airlie03efb882009-03-10 18:36:38 +1000256 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
257 return 0;
258
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700259 /* Restore interrupt registers */
Alex Deucher800b6992009-03-06 11:47:54 -0500260 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700261 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg);
262 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
263 return 0;
264}
265
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700266static const struct file_operations radeon_driver_old_fops = {
267 .owner = THIS_MODULE,
268 .open = drm_open,
269 .release = drm_release,
270 .unlocked_ioctl = drm_ioctl,
271 .mmap = drm_mmap,
272 .poll = drm_poll,
273 .fasync = drm_fasync,
274 .read = drm_read,
275#ifdef CONFIG_COMPAT
276 .compat_ioctl = radeon_compat_ioctl,
277#endif
278 .llseek = noop_llseek,
279};
280
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200281static struct drm_driver driver_old = {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000282 .driver_features =
283 DRIVER_USE_AGP | DRIVER_USE_MTRR | DRIVER_PCI_DMA | DRIVER_SG |
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700284 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .dev_priv_size = sizeof(drm_radeon_buf_priv_t),
Dave Airlie22eae942005-11-10 22:16:34 +1100286 .load = radeon_driver_load,
287 .firstopen = radeon_driver_firstopen,
288 .open = radeon_driver_open,
289 .preclose = radeon_driver_preclose,
290 .postclose = radeon_driver_postclose,
291 .lastclose = radeon_driver_lastclose,
292 .unload = radeon_driver_unload,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700293 .suspend = radeon_suspend,
294 .resume = radeon_resume,
295 .get_vblank_counter = radeon_get_vblank_counter,
296 .enable_vblank = radeon_enable_vblank,
297 .disable_vblank = radeon_disable_vblank,
Dave Airlie60f2ee02008-12-19 10:22:02 +1100298 .master_create = radeon_master_create,
299 .master_destroy = radeon_master_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 .irq_preinstall = radeon_driver_irq_preinstall,
301 .irq_postinstall = radeon_driver_irq_postinstall,
302 .irq_uninstall = radeon_driver_irq_uninstall,
303 .irq_handler = radeon_driver_irq_handler,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .ioctls = radeon_ioctls,
305 .dma_ioctl = radeon_cp_buffers,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700306 .fops = &radeon_driver_old_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100307 .name = DRIVER_NAME,
308 .desc = DRIVER_DESC,
309 .date = DRIVER_DATE,
310 .major = DRIVER_MAJOR,
311 .minor = DRIVER_MINOR,
312 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313};
314
Christian König14adc892013-01-21 13:58:46 +0100315#endif
316
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317static struct drm_driver kms_driver;
318
Tommi Rantala30238152012-11-09 09:19:39 +0000319static int radeon_kick_out_firmware_fb(struct pci_dev *pdev)
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000320{
321 struct apertures_struct *ap;
322 bool primary = false;
323
324 ap = alloc_apertures(1);
Tommi Rantala30238152012-11-09 09:19:39 +0000325 if (!ap)
326 return -ENOMEM;
327
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000328 ap->ranges[0].base = pci_resource_start(pdev, 0);
329 ap->ranges[0].size = pci_resource_len(pdev, 0);
330
331#ifdef CONFIG_X86
332 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
333#endif
334 remove_conflicting_framebuffers(ap, "radeondrmfb", primary);
335 kfree(ap);
Tommi Rantala30238152012-11-09 09:19:39 +0000336
337 return 0;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000338}
339
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800340static int radeon_pci_probe(struct pci_dev *pdev,
341 const struct pci_device_id *ent)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200342{
Tommi Rantala30238152012-11-09 09:19:39 +0000343 int ret;
344
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000345 /* Get rid of things like offb */
Tommi Rantala30238152012-11-09 09:19:39 +0000346 ret = radeon_kick_out_firmware_fb(pdev);
347 if (ret)
348 return ret;
Benjamin Herrenschmidta56f7422010-10-06 16:39:07 +0000349
Jordan Crousedcdb1672010-05-27 13:40:25 -0600350 return drm_get_pci_dev(pdev, ent, &kms_driver);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351}
352
353static void
354radeon_pci_remove(struct pci_dev *pdev)
355{
356 struct drm_device *dev = pci_get_drvdata(pdev);
357
358 drm_put_dev(dev);
359}
360
361static int
362radeon_pci_suspend(struct pci_dev *pdev, pm_message_t state)
363{
364 struct drm_device *dev = pci_get_drvdata(pdev);
365 return radeon_suspend_kms(dev, state);
366}
367
368static int
369radeon_pci_resume(struct pci_dev *pdev)
370{
371 struct drm_device *dev = pci_get_drvdata(pdev);
372 return radeon_resume_kms(dev);
373}
374
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700375static const struct file_operations radeon_driver_kms_fops = {
376 .owner = THIS_MODULE,
377 .open = drm_open,
378 .release = drm_release,
379 .unlocked_ioctl = drm_ioctl,
380 .mmap = radeon_mmap,
381 .poll = drm_poll,
382 .fasync = drm_fasync,
383 .read = drm_read,
384#ifdef CONFIG_COMPAT
385 .compat_ioctl = radeon_kms_compat_ioctl,
386#endif
387};
388
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200389static struct drm_driver kms_driver = {
390 .driver_features =
Daniel Vetter81e95692013-07-10 14:11:49 +0200391 DRIVER_USE_AGP | DRIVER_USE_MTRR |
392 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Alex Deucher40f5cf92012-05-10 18:33:13 -0400393 DRIVER_PRIME,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200394 .dev_priv_size = 0,
395 .load = radeon_driver_load_kms,
396 .firstopen = radeon_driver_firstopen_kms,
397 .open = radeon_driver_open_kms,
398 .preclose = radeon_driver_preclose_kms,
399 .postclose = radeon_driver_postclose_kms,
400 .lastclose = radeon_driver_lastclose_kms,
401 .unload = radeon_driver_unload_kms,
402 .suspend = radeon_suspend_kms,
403 .resume = radeon_resume_kms,
404 .get_vblank_counter = radeon_get_vblank_counter_kms,
405 .enable_vblank = radeon_enable_vblank_kms,
406 .disable_vblank = radeon_disable_vblank_kms,
Mario Kleinerf5a80202010-10-23 04:42:17 +0200407 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms,
408 .get_scanout_position = radeon_get_crtc_scanoutpos,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409#if defined(CONFIG_DEBUG_FS)
410 .debugfs_init = radeon_debugfs_init,
411 .debugfs_cleanup = radeon_debugfs_cleanup,
412#endif
413 .irq_preinstall = radeon_driver_irq_preinstall_kms,
414 .irq_postinstall = radeon_driver_irq_postinstall_kms,
415 .irq_uninstall = radeon_driver_irq_uninstall_kms,
416 .irq_handler = radeon_driver_irq_handler_kms,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417 .ioctls = radeon_ioctls_kms,
418 .gem_init_object = radeon_gem_object_init,
419 .gem_free_object = radeon_gem_object_free,
Jerome Glisse721604a2012-01-05 22:11:05 -0500420 .gem_open_object = radeon_gem_object_open,
421 .gem_close_object = radeon_gem_object_close,
Dave Airlieff72145b2011-02-07 12:16:14 +1000422 .dumb_create = radeon_mode_dumb_create,
423 .dumb_map_offset = radeon_mode_dumb_mmap,
424 .dumb_destroy = radeon_mode_dumb_destroy,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700425 .fops = &radeon_driver_kms_fops,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400426
427 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
428 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000429 .gem_prime_export = drm_gem_prime_export,
430 .gem_prime_import = drm_gem_prime_import,
431 .gem_prime_pin = radeon_gem_prime_pin,
Maarten Lankhorst280cf212013-06-27 13:38:18 +0200432 .gem_prime_unpin = radeon_gem_prime_unpin,
Aaron Plattner1e6d17a2013-01-15 20:47:44 +0000433 .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
434 .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
435 .gem_prime_vmap = radeon_gem_prime_vmap,
436 .gem_prime_vunmap = radeon_gem_prime_vunmap,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400437
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200438 .name = DRIVER_NAME,
439 .desc = DRIVER_DESC,
440 .date = DRIVER_DATE,
441 .major = KMS_DRIVER_MAJOR,
442 .minor = KMS_DRIVER_MINOR,
443 .patchlevel = KMS_DRIVER_PATCHLEVEL,
444};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200445
446static struct drm_driver *driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000447static struct pci_driver *pdriver;
448
Christian König14adc892013-01-21 13:58:46 +0100449#ifdef CONFIG_DRM_RADEON_UMS
Dave Airlie8410ea32010-12-15 03:16:38 +1000450static struct pci_driver radeon_pci_driver = {
451 .name = DRIVER_NAME,
452 .id_table = pciidlist,
453};
Christian König14adc892013-01-21 13:58:46 +0100454#endif
Dave Airlie8410ea32010-12-15 03:16:38 +1000455
456static struct pci_driver radeon_kms_pci_driver = {
457 .name = DRIVER_NAME,
458 .id_table = pciidlist,
459 .probe = radeon_pci_probe,
460 .remove = radeon_pci_remove,
461 .suspend = radeon_pci_suspend,
462 .resume = radeon_pci_resume,
463};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465static int __init radeon_init(void)
466{
Dave Airliee9ced8e2013-05-15 01:23:36 +0000467#ifdef CONFIG_VGA_CONSOLE
468 if (vgacon_text_force() && radeon_modeset == -1) {
469 DRM_INFO("VGACON disable radeon kernel modesetting.\n");
470 radeon_modeset = 0;
471 }
472#endif
473 /* set to modesetting by default if not nomodeset */
474 if (radeon_modeset == -1)
475 radeon_modeset = 1;
476
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477 if (radeon_modeset == 1) {
478 DRM_INFO("radeon kernel modesetting enabled.\n");
479 driver = &kms_driver;
Dave Airlie8410ea32010-12-15 03:16:38 +1000480 pdriver = &radeon_kms_pci_driver;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481 driver->driver_features |= DRIVER_MODESET;
482 driver->num_ioctls = radeon_max_kms_ioctl;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000483 radeon_register_atpx_handler();
Christian König14adc892013-01-21 13:58:46 +0100484
485 } else {
486#ifdef CONFIG_DRM_RADEON_UMS
487 DRM_INFO("radeon userspace modesetting enabled.\n");
488 driver = &driver_old;
489 pdriver = &radeon_pci_driver;
490 driver->driver_features &= ~DRIVER_MODESET;
491 driver->num_ioctls = radeon_max_ioctl;
492#else
493 DRM_ERROR("No UMS support in radeon module!\n");
494 return -EINVAL;
495#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496 }
Christian König14adc892013-01-21 13:58:46 +0100497
498 /* let modprobe override vga console setting */
Dave Airlie8410ea32010-12-15 03:16:38 +1000499 return drm_pci_init(driver, pdriver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500}
501
502static void __exit radeon_exit(void)
503{
Dave Airlie8410ea32010-12-15 03:16:38 +1000504 drm_pci_exit(driver, pdriver);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000505 radeon_unregister_atpx_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506}
507
Jerome Glisse176f6132009-06-22 18:16:13 +0200508module_init(radeon_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509module_exit(radeon_exit);
510
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000511MODULE_AUTHOR(DRIVER_AUTHOR);
512MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513MODULE_LICENSE("GPL and additional rights");