blob: dd0cc677d5960bf2b82d0821ca1b15582f60f4b3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-integrator/integrator_ap.c
3 *
4 * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/list.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010024#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/slab.h>
26#include <linux/string.h>
Rafael J. Wysockib7808052011-04-22 22:02:55 +020027#include <linux/syscore_ops.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
29#include <linux/amba/kmi.h>
Russell King6be48262010-01-17 16:20:56 +000030#include <linux/clocksource.h>
31#include <linux/clockchips.h>
32#include <linux/interrupt.h>
Russell Kingfced80c2008-09-06 12:10:45 +010033#include <linux/io.h>
Linus Walleij2389d502012-10-31 22:04:31 +010034#include <linux/irqchip/versatile-fpga.h>
Marc Zyngierf07e7622011-05-18 10:51:52 +010035#include <linux/mtd/physmap.h>
Linus Walleijbb760792011-09-08 21:23:15 +010036#include <linux/clk.h>
Linus Walleija6131632012-06-11 17:33:12 +020037#include <linux/platform_data/clk-integrator.h>
Linus Walleij4980f9b2012-09-06 09:08:24 +010038#include <linux/of_irq.h>
39#include <linux/of_address.h>
Linus Walleij4672cdd2012-09-06 09:08:47 +010040#include <linux/of_platform.h>
Linus Walleije67ae6b2012-11-02 01:31:10 +010041#include <linux/stat.h>
42#include <linux/sys_soc.h>
Linus Walleij379df272012-11-17 19:24:23 +010043#include <linux/termios.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070044#include <linux/sched_clock.h>
Linus Walleij09c978b2014-01-10 15:57:27 +010045#include <linux/clk-provider.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Russell King6be48262010-01-17 16:20:56 +000047#include <asm/hardware/arm_timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/setup.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080049#include <asm/param.h> /* HZ */
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/mach-types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/mach/arch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/mach/irq.h>
54#include <asm/mach/map.h>
55#include <asm/mach/time.h>
56
Linus Walleij1b1ef752014-02-13 21:26:24 +010057#include "hardware.h"
Linus Walleijbb4dbef2013-06-16 02:44:27 +020058#include "cm.h"
Russell King98c672c2010-05-22 18:18:57 +010059#include "common.h"
Linus Walleijae9daf22013-03-19 19:58:49 +010060#include "pci_v3.h"
Linus Walleijc36928a2014-02-13 20:01:41 +010061#include "lm.h"
Russell King98c672c2010-05-22 18:18:57 +010062
Linus Walleij83feba52012-11-04 20:49:15 +010063/* Base address to the AP system controller */
Linus Walleij379df272012-11-17 19:24:23 +010064void __iomem *ap_syscon_base;
Linus Walleij307b9662013-06-17 23:58:25 +020065/* Base address to the external bus interface */
66static void __iomem *ebi_base;
Linus Walleij83feba52012-11-04 20:49:15 +010067
Linus Walleij83feba52012-11-04 20:49:15 +010068
69/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
71 * is the (PA >> 12).
72 *
73 * Setup a VA for the Integrator interrupt controller (for header #0,
74 * just for now).
75 */
Russell Kingc41b16f2011-01-19 15:32:15 +000076#define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78/*
79 * Logical Physical
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 * ef000000 Cache flush
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 * f1100000 11000000 System controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 * f1300000 13000000 Counter/Timer
83 * f1400000 14000000 Interrupt controller
84 * f1600000 16000000 UART 0
85 * f1700000 17000000 UART 1
86 * f1a00000 1a000000 Debug LEDs
87 * f1b00000 1b000000 GPIO
88 */
89
Arnd Bergmann060fd1b2013-02-14 13:50:57 +010090static struct map_desc ap_io_desc[] __initdata __maybe_unused = {
Deepak Saxenac8d27292005-10-28 15:19:10 +010091 {
Deepak Saxenac8d27292005-10-28 15:19:10 +010092 .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
93 .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
94 .length = SZ_4K,
95 .type = MT_DEVICE
96 }, {
97 .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
98 .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
99 .length = SZ_4K,
100 .type = MT_DEVICE
101 }, {
102 .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
103 .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
104 .length = SZ_4K,
105 .type = MT_DEVICE
106 }, {
Deepak Saxenac8d27292005-10-28 15:19:10 +0100107 .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
108 .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
109 .length = SZ_4K,
110 .type = MT_DEVICE
111 }, {
Russell Kingda7ba952010-01-17 19:59:58 +0000112 .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
113 .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
Deepak Saxenac8d27292005-10-28 15:19:10 +0100114 .length = SZ_4K,
115 .type = MT_DEVICE
Deepak Saxenac8d27292005-10-28 15:19:10 +0100116 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117};
118
119static void __init ap_map_io(void)
120{
121 iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
Linus Walleijae9daf22013-03-19 19:58:49 +0100122 pci_v3_early_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123}
124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125#ifdef CONFIG_PM
126static unsigned long ic_irq_enable;
127
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200128static int irq_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
130 ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
131 return 0;
132}
133
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200134static void irq_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 /* disable all irq sources */
Linus Walleijbb4dbef2013-06-16 02:44:27 +0200137 cm_clear_irqs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
139 writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
140
141 writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142}
143#else
144#define irq_suspend NULL
145#define irq_resume NULL
146#endif
147
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200148static struct syscore_ops irq_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 .suspend = irq_suspend,
150 .resume = irq_resume,
151};
152
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200153static int __init irq_syscore_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200155 register_syscore_ops(&irq_syscore_ops);
156
157 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158}
159
Rafael J. Wysockib7808052011-04-22 22:02:55 +0200160device_initcall(irq_syscore_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * Flash handling.
164 */
Marc Zyngierf07e7622011-05-18 10:51:52 +0100165static int ap_flash_init(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
167 u32 tmp;
168
Linus Walleij83feba52012-11-04 20:49:15 +0100169 writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP,
170 ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Linus Walleij307b9662013-06-17 23:58:25 +0200172 tmp = readl(ebi_base + INTEGRATOR_EBI_CSR1_OFFSET) |
173 INTEGRATOR_EBI_WRITE_ENABLE;
174 writel(tmp, ebi_base + INTEGRATOR_EBI_CSR1_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Linus Walleij307b9662013-06-17 23:58:25 +0200176 if (!(readl(ebi_base + INTEGRATOR_EBI_CSR1_OFFSET)
177 & INTEGRATOR_EBI_WRITE_ENABLE)) {
178 writel(0xa05f, ebi_base + INTEGRATOR_EBI_LOCK_OFFSET);
179 writel(tmp, ebi_base + INTEGRATOR_EBI_CSR1_OFFSET);
180 writel(0, ebi_base + INTEGRATOR_EBI_LOCK_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 }
182 return 0;
183}
184
Marc Zyngierf07e7622011-05-18 10:51:52 +0100185static void ap_flash_exit(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 u32 tmp;
188
Linus Walleij83feba52012-11-04 20:49:15 +0100189 writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP,
190 ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Linus Walleij307b9662013-06-17 23:58:25 +0200192 tmp = readl(ebi_base + INTEGRATOR_EBI_CSR1_OFFSET) &
193 ~INTEGRATOR_EBI_WRITE_ENABLE;
194 writel(tmp, ebi_base + INTEGRATOR_EBI_CSR1_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
Linus Walleij307b9662013-06-17 23:58:25 +0200196 if (readl(ebi_base + INTEGRATOR_EBI_CSR1_OFFSET) &
197 INTEGRATOR_EBI_WRITE_ENABLE) {
198 writel(0xa05f, ebi_base + INTEGRATOR_EBI_LOCK_OFFSET);
199 writel(tmp, ebi_base + INTEGRATOR_EBI_CSR1_OFFSET);
200 writel(0, ebi_base + INTEGRATOR_EBI_LOCK_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 }
202}
203
Marc Zyngier667f3902011-05-18 10:51:55 +0100204static void ap_flash_set_vpp(struct platform_device *pdev, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Linus Walleij83feba52012-11-04 20:49:15 +0100206 if (on)
207 writel(INTEGRATOR_SC_CTRL_nFLVPPEN,
208 ap_syscon_base + INTEGRATOR_SC_CTRLS_OFFSET);
209 else
210 writel(INTEGRATOR_SC_CTRL_nFLVPPEN,
211 ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
Marc Zyngierf07e7622011-05-18 10:51:52 +0100214static struct physmap_flash_data ap_flash_data = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 .width = 4,
216 .init = ap_flash_init,
217 .exit = ap_flash_exit,
218 .set_vpp = ap_flash_set_vpp,
219};
220
Russell King6be48262010-01-17 16:20:56 +0000221/*
Linus Walleij379df272012-11-17 19:24:23 +0100222 * For the PL010 found in the Integrator/AP some of the UART control is
223 * implemented in the system controller and accessed using a callback
224 * from the driver.
225 */
226static void integrator_uart_set_mctrl(struct amba_device *dev,
227 void __iomem *base, unsigned int mctrl)
228{
229 unsigned int ctrls = 0, ctrlc = 0, rts_mask, dtr_mask;
230 u32 phybase = dev->res.start;
231
232 if (phybase == INTEGRATOR_UART0_BASE) {
233 /* UART0 */
234 rts_mask = 1 << 4;
235 dtr_mask = 1 << 5;
236 } else {
237 /* UART1 */
238 rts_mask = 1 << 6;
239 dtr_mask = 1 << 7;
240 }
241
242 if (mctrl & TIOCM_RTS)
243 ctrlc |= rts_mask;
244 else
245 ctrls |= rts_mask;
246
247 if (mctrl & TIOCM_DTR)
248 ctrlc |= dtr_mask;
249 else
250 ctrls |= dtr_mask;
251
252 __raw_writel(ctrls, ap_syscon_base + INTEGRATOR_SC_CTRLS_OFFSET);
253 __raw_writel(ctrlc, ap_syscon_base + INTEGRATOR_SC_CTRLC_OFFSET);
254}
255
256struct amba_pl010_data ap_uart_data = {
257 .set_mctrl = integrator_uart_set_mctrl,
258};
259
260/*
Russell King6be48262010-01-17 16:20:56 +0000261 * Where is the timer (VA)?
262 */
Arnd Bergmannb7a3f8d2012-09-14 20:16:39 +0000263#define TIMER0_VA_BASE __io_address(INTEGRATOR_TIMER0_BASE)
264#define TIMER1_VA_BASE __io_address(INTEGRATOR_TIMER1_BASE)
265#define TIMER2_VA_BASE __io_address(INTEGRATOR_TIMER2_BASE)
Russell King6be48262010-01-17 16:20:56 +0000266
Russell King6be48262010-01-17 16:20:56 +0000267static unsigned long timer_reload;
268
Stephen Boyd7a4143f2013-11-15 15:26:13 -0800269static u64 notrace integrator_read_sched_clock(void)
Linus Walleija9d6d152012-01-31 23:38:23 +0100270{
271 return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
272}
273
Linus Walleij4980f9b2012-09-06 09:08:24 +0100274static void integrator_clocksource_init(unsigned long inrate,
275 void __iomem *base)
Russell King6be48262010-01-17 16:20:56 +0000276{
Linus Walleijbb9ea772011-09-06 08:08:13 +0100277 u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
Linus Walleijbb760792011-09-08 21:23:15 +0100278 unsigned long rate = inrate;
Russell King6be48262010-01-17 16:20:56 +0000279
Linus Walleijbb760792011-09-08 21:23:15 +0100280 if (rate >= 1500000) {
281 rate /= 16;
Linus Walleijbb9ea772011-09-06 08:08:13 +0100282 ctrl |= TIMER_CTRL_DIV16;
Russell King6be48262010-01-17 16:20:56 +0000283 }
284
Russell King6be48262010-01-17 16:20:56 +0000285 writel(0xffff, base + TIMER_LOAD);
Linus Walleijbb9ea772011-09-06 08:08:13 +0100286 writel(ctrl, base + TIMER_CTRL);
Russell King6be48262010-01-17 16:20:56 +0000287
Russell Kingc5039f52011-05-08 15:35:22 +0100288 clocksource_mmio_init(base + TIMER_VALUE, "timer2",
Linus Walleijbb760792011-09-08 21:23:15 +0100289 rate, 200, 16, clocksource_mmio_readl_down);
Stephen Boyd7a4143f2013-11-15 15:26:13 -0800290 sched_clock_register(integrator_read_sched_clock, 16, rate);
Russell King6be48262010-01-17 16:20:56 +0000291}
292
Linus Walleij4980f9b2012-09-06 09:08:24 +0100293static void __iomem * clkevt_base;
Russell King6be48262010-01-17 16:20:56 +0000294
295/*
296 * IRQ handler for the timer
297 */
298static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
299{
300 struct clock_event_device *evt = dev_id;
301
302 /* clear the interrupt */
303 writel(1, clkevt_base + TIMER_INTCLR);
304
305 evt->event_handler(evt);
306
307 return IRQ_HANDLED;
308}
309
310static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
311{
312 u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
313
Linus Walleij02f56322011-09-08 21:21:42 +0100314 /* Disable timer */
315 writel(ctrl, clkevt_base + TIMER_CTRL);
Russell King6be48262010-01-17 16:20:56 +0000316
Linus Walleij02f56322011-09-08 21:21:42 +0100317 switch (mode) {
318 case CLOCK_EVT_MODE_PERIODIC:
319 /* Enable the timer and start the periodic tick */
Russell King6be48262010-01-17 16:20:56 +0000320 writel(timer_reload, clkevt_base + TIMER_LOAD);
321 ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
Linus Walleij02f56322011-09-08 21:21:42 +0100322 writel(ctrl, clkevt_base + TIMER_CTRL);
323 break;
324 case CLOCK_EVT_MODE_ONESHOT:
325 /* Leave the timer disabled, .set_next_event will enable it */
326 ctrl &= ~TIMER_CTRL_PERIODIC;
327 writel(ctrl, clkevt_base + TIMER_CTRL);
328 break;
329 case CLOCK_EVT_MODE_UNUSED:
330 case CLOCK_EVT_MODE_SHUTDOWN:
331 case CLOCK_EVT_MODE_RESUME:
332 default:
333 /* Just leave in disabled state */
334 break;
Russell King6be48262010-01-17 16:20:56 +0000335 }
336
Russell King6be48262010-01-17 16:20:56 +0000337}
338
339static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
340{
341 unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
342
343 writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
344 writel(next, clkevt_base + TIMER_LOAD);
345 writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
346
347 return 0;
348}
349
350static struct clock_event_device integrator_clockevent = {
351 .name = "timer1",
Linus Walleij02f56322011-09-08 21:21:42 +0100352 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Russell King6be48262010-01-17 16:20:56 +0000353 .set_mode = clkevt_set_mode,
354 .set_next_event = clkevt_set_next_event,
355 .rating = 300,
Russell King6be48262010-01-17 16:20:56 +0000356};
357
358static struct irqaction integrator_timer_irq = {
359 .name = "timer",
Michael Opdenacker78f6db92014-03-04 22:04:50 +0100360 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Russell King6be48262010-01-17 16:20:56 +0000361 .handler = integrator_timer_interrupt,
362 .dev_id = &integrator_clockevent,
363};
364
Linus Walleij4980f9b2012-09-06 09:08:24 +0100365static void integrator_clockevent_init(unsigned long inrate,
366 void __iomem *base, int irq)
Russell King6be48262010-01-17 16:20:56 +0000367{
Linus Walleijbb760792011-09-08 21:23:15 +0100368 unsigned long rate = inrate;
Russell King6be48262010-01-17 16:20:56 +0000369 unsigned int ctrl = 0;
370
Linus Walleij4980f9b2012-09-06 09:08:24 +0100371 clkevt_base = base;
Linus Walleij6d8ce712011-09-08 21:22:32 +0100372 /* Calculate and program a divisor */
Linus Walleijbb760792011-09-08 21:23:15 +0100373 if (rate > 0x100000 * HZ) {
374 rate /= 256;
Russell King6be48262010-01-17 16:20:56 +0000375 ctrl |= TIMER_CTRL_DIV256;
Linus Walleijbb760792011-09-08 21:23:15 +0100376 } else if (rate > 0x10000 * HZ) {
377 rate /= 16;
Russell King6be48262010-01-17 16:20:56 +0000378 ctrl |= TIMER_CTRL_DIV16;
379 }
Linus Walleijbb760792011-09-08 21:23:15 +0100380 timer_reload = rate / HZ;
Russell King6be48262010-01-17 16:20:56 +0000381 writel(ctrl, clkevt_base + TIMER_CTRL);
382
Linus Walleij4980f9b2012-09-06 09:08:24 +0100383 setup_irq(irq, &integrator_timer_irq);
Linus Walleij6d8ce712011-09-08 21:22:32 +0100384 clockevents_config_and_register(&integrator_clockevent,
Linus Walleijbb760792011-09-08 21:23:15 +0100385 rate,
Linus Walleij6d8ce712011-09-08 21:22:32 +0100386 1,
387 0xffffU);
Russell King6be48262010-01-17 16:20:56 +0000388}
389
Linus Walleija6131632012-06-11 17:33:12 +0200390void __init ap_init_early(void)
391{
392}
393
Stephen Warren6bb27d72012-11-08 12:40:59 -0700394static void __init ap_of_timer_init(void)
Linus Walleij4980f9b2012-09-06 09:08:24 +0100395{
396 struct device_node *node;
397 const char *path;
398 void __iomem *base;
399 int err;
400 int irq;
401 struct clk *clk;
402 unsigned long rate;
403
Linus Walleij09c978b2014-01-10 15:57:27 +0100404 of_clk_init(NULL);
Linus Walleij4980f9b2012-09-06 09:08:24 +0100405
406 err = of_property_read_string(of_aliases,
407 "arm,timer-primary", &path);
408 if (WARN_ON(err))
409 return;
410 node = of_find_node_by_path(path);
411 base = of_iomap(node, 0);
412 if (WARN_ON(!base))
413 return;
Linus Walleij09c978b2014-01-10 15:57:27 +0100414
415 clk = of_clk_get(node, 0);
416 BUG_ON(IS_ERR(clk));
417 clk_prepare_enable(clk);
418 rate = clk_get_rate(clk);
419
Linus Walleij4980f9b2012-09-06 09:08:24 +0100420 writel(0, base + TIMER_CTRL);
421 integrator_clocksource_init(rate, base);
422
423 err = of_property_read_string(of_aliases,
424 "arm,timer-secondary", &path);
425 if (WARN_ON(err))
426 return;
427 node = of_find_node_by_path(path);
428 base = of_iomap(node, 0);
429 if (WARN_ON(!base))
430 return;
431 irq = irq_of_parse_and_map(node, 0);
Linus Walleij09c978b2014-01-10 15:57:27 +0100432
433 clk = of_clk_get(node, 0);
434 BUG_ON(IS_ERR(clk));
435 clk_prepare_enable(clk);
436 rate = clk_get_rate(clk);
437
Linus Walleij4980f9b2012-09-06 09:08:24 +0100438 writel(0, base + TIMER_CTRL);
439 integrator_clockevent_init(rate, base, irq);
440}
441
Linus Walleij4980f9b2012-09-06 09:08:24 +0100442static const struct of_device_id fpga_irq_of_match[] __initconst = {
443 { .compatible = "arm,versatile-fpga-irq", .data = fpga_irq_of_init, },
444 { /* Sentinel */ }
445};
446
447static void __init ap_init_irq_of(void)
448{
Linus Walleijbb4dbef2013-06-16 02:44:27 +0200449 cm_init();
Linus Walleij4980f9b2012-09-06 09:08:24 +0100450 of_irq_init(fpga_irq_of_match);
Linus Walleij4980f9b2012-09-06 09:08:24 +0100451}
452
Linus Walleij4672cdd2012-09-06 09:08:47 +0100453/* For the Device Tree, add in the UART callbacks as AUXDATA */
454static struct of_dev_auxdata ap_auxdata_lookup[] __initdata = {
455 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_RTC_BASE,
456 "rtc", NULL),
457 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART0_BASE,
Linus Walleij379df272012-11-17 19:24:23 +0100458 "uart0", &ap_uart_data),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100459 OF_DEV_AUXDATA("arm,primecell", INTEGRATOR_UART1_BASE,
Linus Walleij379df272012-11-17 19:24:23 +0100460 "uart1", &ap_uart_data),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100461 OF_DEV_AUXDATA("arm,primecell", KMI0_BASE,
462 "kmi0", NULL),
463 OF_DEV_AUXDATA("arm,primecell", KMI1_BASE,
464 "kmi1", NULL),
Linus Walleij73efd532012-09-06 09:09:11 +0100465 OF_DEV_AUXDATA("cfi-flash", INTEGRATOR_FLASH_BASE,
466 "physmap-flash", &ap_flash_data),
Linus Walleij4672cdd2012-09-06 09:08:47 +0100467 { /* sentinel */ },
468};
469
Linus Walleijdf366802013-10-10 18:24:58 +0200470static const struct of_device_id ap_syscon_match[] = {
471 { .compatible = "arm,integrator-ap-syscon"},
472 { },
473};
474
Linus Walleij307b9662013-06-17 23:58:25 +0200475static const struct of_device_id ebi_match[] = {
476 { .compatible = "arm,external-bus-interface"},
477 { },
478};
479
Linus Walleij4672cdd2012-09-06 09:08:47 +0100480static void __init ap_init_of(void)
481{
482 unsigned long sc_dec;
Linus Walleije67ae6b2012-11-02 01:31:10 +0100483 struct device_node *root;
484 struct device_node *syscon;
Linus Walleij307b9662013-06-17 23:58:25 +0200485 struct device_node *ebi;
Linus Walleije67ae6b2012-11-02 01:31:10 +0100486 struct device *parent;
487 struct soc_device *soc_dev;
488 struct soc_device_attribute *soc_dev_attr;
489 u32 ap_sc_id;
490 int err;
Linus Walleij4672cdd2012-09-06 09:08:47 +0100491 int i;
492
Linus Walleije67ae6b2012-11-02 01:31:10 +0100493 /* Here we create an SoC device for the root node */
494 root = of_find_node_by_path("/");
495 if (!root)
496 return;
Linus Walleijdf366802013-10-10 18:24:58 +0200497
498 syscon = of_find_matching_node(root, ap_syscon_match);
Linus Walleije67ae6b2012-11-02 01:31:10 +0100499 if (!syscon)
500 return;
Linus Walleij307b9662013-06-17 23:58:25 +0200501 ebi = of_find_matching_node(root, ebi_match);
502 if (!ebi)
503 return;
Linus Walleije67ae6b2012-11-02 01:31:10 +0100504
505 ap_syscon_base = of_iomap(syscon, 0);
506 if (!ap_syscon_base)
507 return;
Linus Walleij307b9662013-06-17 23:58:25 +0200508 ebi_base = of_iomap(ebi, 0);
509 if (!ebi_base)
510 return;
Linus Walleije67ae6b2012-11-02 01:31:10 +0100511
512 ap_sc_id = readl(ap_syscon_base);
513
514 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
515 if (!soc_dev_attr)
516 return;
517
518 err = of_property_read_string(root, "compatible",
519 &soc_dev_attr->soc_id);
520 if (err)
521 return;
522 err = of_property_read_string(root, "model", &soc_dev_attr->machine);
523 if (err)
524 return;
525 soc_dev_attr->family = "Integrator";
526 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%c",
527 'A' + (ap_sc_id & 0x0f));
528
529 soc_dev = soc_device_register(soc_dev_attr);
Russell Kingb269b172013-02-24 10:42:27 +0000530 if (IS_ERR(soc_dev)) {
Linus Walleije67ae6b2012-11-02 01:31:10 +0100531 kfree(soc_dev_attr->revision);
532 kfree(soc_dev_attr);
533 return;
534 }
535
536 parent = soc_device_to_device(soc_dev);
Russell Kingb269b172013-02-24 10:42:27 +0000537 integrator_init_sysfs(parent, ap_sc_id);
Linus Walleije67ae6b2012-11-02 01:31:10 +0100538
539 of_platform_populate(root, of_default_bus_match_table,
540 ap_auxdata_lookup, parent);
Linus Walleij4672cdd2012-09-06 09:08:47 +0100541
Linus Walleij83feba52012-11-04 20:49:15 +0100542 sc_dec = readl(ap_syscon_base + INTEGRATOR_SC_DEC_OFFSET);
Linus Walleij4672cdd2012-09-06 09:08:47 +0100543 for (i = 0; i < 4; i++) {
544 struct lm_device *lmdev;
545
546 if ((sc_dec & (16 << i)) == 0)
547 continue;
548
549 lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
550 if (!lmdev)
551 continue;
552
553 lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
554 lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
555 lmdev->resource.flags = IORESOURCE_MEM;
Linus Walleija6720252013-06-15 23:56:32 +0200556 lmdev->irq = irq_of_parse_and_map(syscon, i);
Linus Walleij4672cdd2012-09-06 09:08:47 +0100557 lmdev->id = i;
558
559 lm_device_register(lmdev);
560 }
561}
562
Linus Walleij4980f9b2012-09-06 09:08:24 +0100563static const char * ap_dt_board_compat[] = {
564 "arm,integrator-ap",
565 NULL,
566};
567
568DT_MACHINE_START(INTEGRATOR_AP_DT, "ARM Integrator/AP (Device Tree)")
569 .reserve = integrator_reserve,
570 .map_io = ap_map_io,
Linus Walleij4980f9b2012-09-06 09:08:24 +0100571 .init_early = ap_init_early,
572 .init_irq = ap_init_irq_of,
573 .handle_irq = fpga_handle_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700574 .init_time = ap_of_timer_init,
Linus Walleij4672cdd2012-09-06 09:08:47 +0100575 .init_machine = ap_init_of,
Linus Walleij4980f9b2012-09-06 09:08:24 +0100576 .restart = integrator_restart,
577 .dt_compat = ap_dt_board_compat,
578MACHINE_END