blob: 8a0709e81a9f071ebe6f986c76937e1062f6b285 [file] [log] [blame]
Assaf Krauss34cf6ff2008-03-06 10:40:20 -08001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Reinette Chatre01f81622009-01-08 10:20:02 -08008 * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
Assaf Krauss34cf6ff2008-03-06 10:40:20 -08009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080028 * Intel Linux Wireless <ilw@linux.intel.com>
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080029 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Reinette Chatre01f81622009-01-08 10:20:02 -080033 * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *****************************************************************************/
62
63
64#include <linux/kernel.h>
65#include <linux/module.h>
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080066#include <linux/init.h>
67
68#include <net/mac80211.h>
69
Tomas Winkler5a36ba02008-04-24 11:55:37 -070070#include "iwl-commands.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070071#include "iwl-dev.h"
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080072#include "iwl-core.h"
Tomas Winkler0a6857e2008-03-12 16:58:49 -070073#include "iwl-debug.h"
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080074#include "iwl-eeprom.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070075#include "iwl-io.h"
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080076
Assaf Kraussbf85ea42008-03-14 10:38:49 -070077/************************** EEPROM BANDS ****************************
78 *
79 * The iwl_eeprom_band definitions below provide the mapping from the
80 * EEPROM contents to the specific channel number supported for each
81 * band.
82 *
83 * For example, iwl_priv->eeprom.band_3_channels[4] from the band_3
84 * definition below maps to physical channel 42 in the 5.2GHz spectrum.
85 * The specific geography and calibration information for that channel
86 * is contained in the eeprom map itself.
87 *
88 * During init, we copy the eeprom information and channel map
89 * information into priv->channel_info_24/52 and priv->channel_map_24/52
90 *
91 * channel_map_24/52 provides the index in the channel_info array for a
92 * given channel. We have to have two separate maps as there is channel
93 * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
94 * band_2
95 *
96 * A value of 0xff stored in the channel_map indicates that the channel
97 * is not supported by the hardware at all.
98 *
99 * A value of 0xfe in the channel_map indicates that the channel is not
100 * valid for Tx with the current hardware. This means that
101 * while the system can tune and receive on a given channel, it may not
102 * be able to associate or transmit any frames on that
103 * channel. There is no corresponding channel information for that
104 * entry.
105 *
106 *********************************************************************/
107
108/* 2.4 GHz */
109const u8 iwl_eeprom_band_1[14] = {
110 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
111};
112
113/* 5.2 GHz bands */
114static const u8 iwl_eeprom_band_2[] = { /* 4915-5080MHz */
115 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
116};
117
118static const u8 iwl_eeprom_band_3[] = { /* 5170-5320MHz */
119 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
120};
121
122static const u8 iwl_eeprom_band_4[] = { /* 5500-5700MHz */
123 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
124};
125
126static const u8 iwl_eeprom_band_5[] = { /* 5725-5825MHz */
127 145, 149, 153, 157, 161, 165
128};
129
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700130static const u8 iwl_eeprom_band_6[] = { /* 2.4 ht40 channel */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700131 1, 2, 3, 4, 5, 6, 7
132};
133
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700134static const u8 iwl_eeprom_band_7[] = { /* 5.2 ht40 channel */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700135 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157
136};
137
Wey-Yi Guyab9fd1b2009-08-21 13:34:23 -0700138/**
139 * struct iwl_txpwr_section: eeprom section information
140 * @offset: indirect address into eeprom image
141 * @count: number of "struct iwl_eeprom_enhanced_txpwr" in this section
142 * @band: band type for the section
143 * @is_common - true: common section, false: channel section
144 * @is_cck - true: cck section, false: not cck section
145 * @is_ht_40 - true: all channel in the section are HT40 channel,
146 * false: legacy or HT 20 MHz
147 * ignore if it is common section
148 * @iwl_eeprom_section_channel: channel array in the section,
149 * ignore if common section
150 */
151struct iwl_txpwr_section {
152 u32 offset;
153 u8 count;
154 enum ieee80211_band band;
155 bool is_common;
156 bool is_cck;
157 bool is_ht40;
158 u8 iwl_eeprom_section_channel[EEPROM_MAX_TXPOWER_SECTION_ELEMENTS];
159};
160
161/**
162 * section 1 - 3 are regulatory tx power apply to all channels based on
163 * modulation: CCK, OFDM
164 * Band: 2.4GHz, 5.2GHz
165 * section 4 - 10 are regulatory tx power apply to specified channels
166 * For example:
167 * 1L - Channel 1 Legacy
168 * 1HT - Channel 1 HT
169 * (1,+1) - Channel 1 HT40 "_above_"
170 *
171 * Section 1: all CCK channels
172 * Section 2: all 2.4 GHz OFDM (Legacy, HT and HT40) channels
173 * Section 3: all 5.2 GHz OFDM (Legacy, HT and HT40) channels
174 * Section 4: 2.4 GHz 20MHz channels: 1L, 1HT, 2L, 2HT, 10L, 10HT, 11L, 11HT
175 * Section 5: 2.4 GHz 40MHz channels: (1,+1) (2,+1) (6,+1) (7,+1) (9,+1)
176 * Section 6: 5.2 GHz 20MHz channels: 36L, 64L, 100L, 36HT, 64HT, 100HT
177 * Section 7: 5.2 GHz 40MHz channels: (36,+1) (60,+1) (100,+1)
178 * Section 8: 2.4 GHz channel: 13L, 13HT
179 * Section 9: 2.4 GHz channel: 140L, 140HT
180 * Section 10: 2.4 GHz 40MHz channels: (132,+1) (44,+1)
181 *
182 */
183static const struct iwl_txpwr_section enhinfo[] = {
184 { EEPROM_LB_CCK_20_COMMON, 1, IEEE80211_BAND_2GHZ, true, true, false },
185 { EEPROM_LB_OFDM_COMMON, 3, IEEE80211_BAND_2GHZ, true, false, false },
186 { EEPROM_HB_OFDM_COMMON, 3, IEEE80211_BAND_5GHZ, true, false, false },
187 { EEPROM_LB_OFDM_20_BAND, 8, IEEE80211_BAND_2GHZ,
188 false, false, false,
189 {1, 1, 2, 2, 10, 10, 11, 11 } },
190 { EEPROM_LB_OFDM_HT40_BAND, 5, IEEE80211_BAND_2GHZ,
191 false, false, true,
192 { 1, 2, 6, 7, 9 } },
193 { EEPROM_HB_OFDM_20_BAND, 6, IEEE80211_BAND_5GHZ,
194 false, false, false,
195 { 36, 64, 100, 36, 64, 100 } },
196 { EEPROM_HB_OFDM_HT40_BAND, 3, IEEE80211_BAND_5GHZ,
197 false, false, true,
198 { 36, 60, 100 } },
199 { EEPROM_LB_OFDM_20_CHANNEL_13, 2, IEEE80211_BAND_2GHZ,
200 false, false, false,
201 { 13, 13 } },
202 { EEPROM_HB_OFDM_20_CHANNEL_140, 2, IEEE80211_BAND_5GHZ,
203 false, false, false,
204 { 140, 140 } },
205 { EEPROM_HB_OFDM_HT40_BAND_1, 2, IEEE80211_BAND_5GHZ,
206 false, false, true,
207 { 132, 44 } },
208};
209
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800210/******************************************************************************
211 *
212 * EEPROM related functions
213 *
214******************************************************************************/
215
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700216int iwlcore_eeprom_verify_signature(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800217{
Wey-Yi Guyf41bb892009-10-02 13:44:06 -0700218 u32 gp = iwl_read32(priv, CSR_EEPROM_GP) & CSR_EEPROM_GP_VALID_MSK;
219 int ret = 0;
220
221 IWL_DEBUG_INFO(priv, "EEPROM signature=0x%08x\n", gp);
222 switch (gp) {
223 case CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP:
224 if (priv->nvm_device_type != NVM_DEVICE_TYPE_OTP) {
225 IWL_ERR(priv, "EEPROM with bad signature: 0x%08x\n",
226 gp);
227 ret = -ENOENT;
228 }
229 break;
230 case CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K:
231 case CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K:
232 if (priv->nvm_device_type != NVM_DEVICE_TYPE_EEPROM) {
233 IWL_ERR(priv, "OTP with bad signature: 0x%08x\n", gp);
234 ret = -ENOENT;
235 }
236 break;
237 case CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP:
238 default:
239 IWL_ERR(priv, "bad EEPROM/OTP signature, type=%s, "
240 "EEPROM_GP=0x%08x\n",
241 (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP)
242 ? "OTP" : "EEPROM", gp);
243 ret = -ENOENT;
244 break;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800245 }
Wey-Yi Guyf41bb892009-10-02 13:44:06 -0700246 return ret;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800247}
248EXPORT_SYMBOL(iwlcore_eeprom_verify_signature);
249
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700250static void iwl_set_otp_access(struct iwl_priv *priv, enum iwl_access_mode mode)
251{
252 u32 otpgp;
253
254 otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
255 if (mode == IWL_OTP_ACCESS_ABSOLUTE)
256 iwl_clear_bit(priv, CSR_OTP_GP_REG,
257 CSR_OTP_GP_REG_OTP_ACCESS_MODE);
258 else
259 iwl_set_bit(priv, CSR_OTP_GP_REG,
260 CSR_OTP_GP_REG_OTP_ACCESS_MODE);
261}
262
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700263static int iwlcore_get_nvm_type(struct iwl_priv *priv)
264{
265 u32 otpgp;
266 int nvm_type;
267
268 /* OTP only valid for CP/PP and after */
269 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Wey-Yi Guyb23a0522009-07-17 09:30:21 -0700270 case CSR_HW_REV_TYPE_NONE:
271 IWL_ERR(priv, "Unknown hardware type\n");
272 return -ENOENT;
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700273 case CSR_HW_REV_TYPE_3945:
274 case CSR_HW_REV_TYPE_4965:
275 case CSR_HW_REV_TYPE_5300:
276 case CSR_HW_REV_TYPE_5350:
277 case CSR_HW_REV_TYPE_5100:
278 case CSR_HW_REV_TYPE_5150:
279 nvm_type = NVM_DEVICE_TYPE_EEPROM;
280 break;
281 default:
282 otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
283 if (otpgp & CSR_OTP_GP_REG_DEVICE_SELECT)
284 nvm_type = NVM_DEVICE_TYPE_OTP;
285 else
286 nvm_type = NVM_DEVICE_TYPE_EEPROM;
287 break;
288 }
289 return nvm_type;
290}
291
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800292/*
293 * The device's EEPROM semaphore prevents conflicts between driver and uCode
294 * when accessing the EEPROM; each access is a series of pulses to/from the
295 * EEPROM chip, not a single event, so even reads could conflict if they
296 * weren't arbitrated by the semaphore.
297 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700298int iwlcore_eeprom_acquire_semaphore(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800299{
300 u16 count;
301 int ret;
302
303 for (count = 0; count < EEPROM_SEM_RETRY_LIMIT; count++) {
304 /* Request semaphore */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700305 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
306 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800307
308 /* See if we got it */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700309 ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
310 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800311 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
312 EEPROM_SEM_TIMEOUT);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800313 if (ret >= 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800314 IWL_DEBUG_IO(priv, "Acquired semaphore after %d tries.\n",
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800315 count+1);
316 return ret;
317 }
318 }
319
320 return ret;
321}
322EXPORT_SYMBOL(iwlcore_eeprom_acquire_semaphore);
323
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700324void iwlcore_eeprom_release_semaphore(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800325{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700326 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800327 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
328
329}
330EXPORT_SYMBOL(iwlcore_eeprom_release_semaphore);
331
Tomas Winkler073d3f52008-04-21 15:41:52 -0700332const u8 *iwlcore_eeprom_query_addr(const struct iwl_priv *priv, size_t offset)
333{
334 BUG_ON(offset >= priv->cfg->eeprom_size);
335 return &priv->eeprom[offset];
336}
337EXPORT_SYMBOL(iwlcore_eeprom_query_addr);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800338
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700339static int iwl_init_otp_access(struct iwl_priv *priv)
340{
341 int ret;
342
343 /* Enable 40MHz radio clock */
344 _iwl_write32(priv, CSR_GP_CNTRL,
345 _iwl_read32(priv, CSR_GP_CNTRL) |
346 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
347
348 /* wait for clock to be ready */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700349 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
350 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700351 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
352 25000);
353 if (ret < 0)
354 IWL_ERR(priv, "Time out access OTP\n");
355 else {
Reinette Chatred77b0342009-05-22 14:37:55 -0700356 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
357 APMG_PS_CTRL_VAL_RESET_REQ);
358 udelay(5);
359 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
360 APMG_PS_CTRL_VAL_RESET_REQ);
Wey-Yi Guy32004ee2009-10-16 14:25:56 -0700361
362 /*
363 * CSR auto clock gate disable bit -
364 * this is only applicable for HW with OTP shadow RAM
365 */
366 if (priv->cfg->shadow_ram_support)
367 iwl_set_bit(priv, CSR_DBG_LINK_PWR_MGMT_REG,
368 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700369 }
370 return ret;
371}
372
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700373static int iwl_read_otp_word(struct iwl_priv *priv, u16 addr, u16 *eeprom_data)
374{
375 int ret = 0;
376 u32 r;
377 u32 otpgp;
378
379 _iwl_write32(priv, CSR_EEPROM_REG,
380 CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700381 ret = iwl_poll_bit(priv, CSR_EEPROM_REG,
382 CSR_EEPROM_REG_READ_VALID_MSK,
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700383 CSR_EEPROM_REG_READ_VALID_MSK,
384 IWL_EEPROM_ACCESS_TIMEOUT);
385 if (ret < 0) {
386 IWL_ERR(priv, "Time out reading OTP[%d]\n", addr);
387 return ret;
388 }
389 r = _iwl_read_direct32(priv, CSR_EEPROM_REG);
390 /* check for ECC errors: */
391 otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
392 if (otpgp & CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK) {
393 /* stop in this case */
394 /* set the uncorrectable OTP ECC bit for acknowledgement */
395 iwl_set_bit(priv, CSR_OTP_GP_REG,
396 CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK);
397 IWL_ERR(priv, "Uncorrectable OTP ECC error, abort OTP read\n");
398 return -EINVAL;
399 }
400 if (otpgp & CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK) {
401 /* continue in this case */
402 /* set the correctable OTP ECC bit for acknowledgement */
403 iwl_set_bit(priv, CSR_OTP_GP_REG,
404 CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK);
405 IWL_ERR(priv, "Correctable OTP ECC error, continue read\n");
406 }
407 *eeprom_data = le16_to_cpu((__force __le16)(r >> 16));
408 return 0;
409}
410
411/*
412 * iwl_is_otp_empty: check for empty OTP
413 */
414static bool iwl_is_otp_empty(struct iwl_priv *priv)
415{
416 u16 next_link_addr = 0, link_value;
417 bool is_empty = false;
418
419 /* locate the beginning of OTP link list */
420 if (!iwl_read_otp_word(priv, next_link_addr, &link_value)) {
421 if (!link_value) {
422 IWL_ERR(priv, "OTP is empty\n");
423 is_empty = true;
424 }
425 } else {
426 IWL_ERR(priv, "Unable to read first block of OTP list.\n");
427 is_empty = true;
428 }
429
430 return is_empty;
431}
432
433
434/*
435 * iwl_find_otp_image: find EEPROM image in OTP
436 * finding the OTP block that contains the EEPROM image.
437 * the last valid block on the link list (the block _before_ the last block)
438 * is the block we should read and used to configure the device.
439 * If all the available OTP blocks are full, the last block will be the block
440 * we should read and used to configure the device.
441 * only perform this operation if shadow RAM is disabled
442 */
443static int iwl_find_otp_image(struct iwl_priv *priv,
444 u16 *validblockaddr)
445{
446 u16 next_link_addr = 0, link_value = 0, valid_addr;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700447 int usedblocks = 0;
448
449 /* set addressing mode to absolute to traverse the link list */
450 iwl_set_otp_access(priv, IWL_OTP_ACCESS_ABSOLUTE);
451
452 /* checking for empty OTP or error */
453 if (iwl_is_otp_empty(priv))
454 return -EINVAL;
455
456 /*
457 * start traverse link list
458 * until reach the max number of OTP blocks
459 * different devices have different number of OTP blocks
460 */
461 do {
462 /* save current valid block address
463 * check for more block on the link list
464 */
465 valid_addr = next_link_addr;
Jay Sternberg2facba72009-10-02 13:43:55 -0700466 next_link_addr = link_value * sizeof(u16);
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700467 IWL_DEBUG_INFO(priv, "OTP blocks %d addr 0x%x\n",
468 usedblocks, next_link_addr);
469 if (iwl_read_otp_word(priv, next_link_addr, &link_value))
470 return -EINVAL;
471 if (!link_value) {
472 /*
Jay Sternberg2facba72009-10-02 13:43:55 -0700473 * reach the end of link list, return success and
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700474 * set address point to the starting address
475 * of the image
476 */
Jay Sternberg2facba72009-10-02 13:43:55 -0700477 *validblockaddr = valid_addr;
478 /* skip first 2 bytes (link list pointer) */
479 *validblockaddr += 2;
480 return 0;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700481 }
482 /* more in the link list, continue */
483 usedblocks++;
Jay Sternberg2facba72009-10-02 13:43:55 -0700484 } while (usedblocks <= priv->cfg->max_ll_items);
485
486 /* OTP has no valid blocks */
487 IWL_DEBUG_INFO(priv, "OTP has no valid blocks\n");
488 return -EINVAL;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700489}
490
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800491/**
492 * iwl_eeprom_init - read EEPROM contents
493 *
494 * Load the EEPROM contents from adapter into priv->eeprom
495 *
496 * NOTE: This routine uses the non-debug IO access functions.
497 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700498int iwl_eeprom_init(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800499{
Tomas Winkler073d3f52008-04-21 15:41:52 -0700500 u16 *e;
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700501 u32 gp = iwl_read32(priv, CSR_EEPROM_GP);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700502 int sz;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800503 int ret;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800504 u16 addr;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700505 u16 validblockaddr = 0;
506 u16 cache_addr = 0;
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700507
508 priv->nvm_device_type = iwlcore_get_nvm_type(priv);
Wey-Yi Guyb23a0522009-07-17 09:30:21 -0700509 if (priv->nvm_device_type == -ENOENT)
510 return -ENOENT;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700511 /* allocate eeprom */
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700512 IWL_DEBUG_INFO(priv, "NVM size = %d\n", priv->cfg->eeprom_size);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700513 sz = priv->cfg->eeprom_size;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700514 priv->eeprom = kzalloc(sz, GFP_KERNEL);
515 if (!priv->eeprom) {
516 ret = -ENOMEM;
517 goto alloc_err;
518 }
519 e = (u16 *)priv->eeprom;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800520
Tomas Winkler073d3f52008-04-21 15:41:52 -0700521 ret = priv->cfg->ops->lib->eeprom_ops.verify_signature(priv);
522 if (ret < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800523 IWL_ERR(priv, "EEPROM not found, EEPROM_GP=0x%08x\n", gp);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700524 ret = -ENOENT;
525 goto err;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800526 }
527
528 /* Make sure driver (instead of uCode) is allowed to read EEPROM */
529 ret = priv->cfg->ops->lib->eeprom_ops.acquire_semaphore(priv);
530 if (ret < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800531 IWL_ERR(priv, "Failed to acquire EEPROM semaphore.\n");
Tomas Winkler073d3f52008-04-21 15:41:52 -0700532 ret = -ENOENT;
533 goto err;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800534 }
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700535 if (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP) {
Ben Cahill88521362009-10-30 14:36:06 -0700536
537 /* OTP reads require powered-up chip */
538 priv->cfg->ops->lib->apm_ops.init(priv);
539
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700540 ret = iwl_init_otp_access(priv);
541 if (ret) {
542 IWL_ERR(priv, "Failed to initialize OTP access.\n");
543 ret = -ENOENT;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700544 goto done;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800545 }
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700546 _iwl_write32(priv, CSR_EEPROM_GP,
547 iwl_read32(priv, CSR_EEPROM_GP) &
548 ~CSR_EEPROM_GP_IF_OWNER_MSK);
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700549
550 iwl_set_bit(priv, CSR_OTP_GP_REG,
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700551 CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK |
552 CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK);
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700553 /* traversing the linked list if no shadow ram supported */
554 if (!priv->cfg->shadow_ram_support) {
555 if (iwl_find_otp_image(priv, &validblockaddr)) {
556 ret = -ENOENT;
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700557 goto done;
558 }
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700559 }
560 for (addr = validblockaddr; addr < validblockaddr + sz;
561 addr += sizeof(u16)) {
562 u16 eeprom_data;
563
564 ret = iwl_read_otp_word(priv, addr, &eeprom_data);
565 if (ret)
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700566 goto done;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700567 e[cache_addr / 2] = eeprom_data;
568 cache_addr += sizeof(u16);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700569 }
Ben Cahill88521362009-10-30 14:36:06 -0700570
571 /*
572 * Now that OTP reads are complete, reset chip to save
573 * power until we load uCode during "up".
574 */
575 priv->cfg->ops->lib->apm_ops.stop(priv);
576
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700577 } else {
578 /* eeprom is an array of 16bit values */
579 for (addr = 0; addr < sz; addr += sizeof(u16)) {
580 u32 r;
581
582 _iwl_write32(priv, CSR_EEPROM_REG,
583 CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
584
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700585 ret = iwl_poll_bit(priv, CSR_EEPROM_REG,
586 CSR_EEPROM_REG_READ_VALID_MSK,
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700587 CSR_EEPROM_REG_READ_VALID_MSK,
588 IWL_EEPROM_ACCESS_TIMEOUT);
589 if (ret < 0) {
590 IWL_ERR(priv, "Time out reading EEPROM[%d]\n", addr);
591 goto done;
592 }
593 r = _iwl_read_direct32(priv, CSR_EEPROM_REG);
594 e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
595 }
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800596 }
597 ret = 0;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800598done:
599 priv->cfg->ops->lib->eeprom_ops.release_semaphore(priv);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700600err:
601 if (ret)
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700602 iwl_eeprom_free(priv);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700603alloc_err:
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800604 return ret;
605}
606EXPORT_SYMBOL(iwl_eeprom_init);
607
Tomas Winkler073d3f52008-04-21 15:41:52 -0700608void iwl_eeprom_free(struct iwl_priv *priv)
609{
Tomas Winkler3ac7f142008-07-21 02:40:14 +0300610 kfree(priv->eeprom);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700611 priv->eeprom = NULL;
612}
613EXPORT_SYMBOL(iwl_eeprom_free);
614
Tomas Winkler8614f362008-04-23 17:14:55 -0700615int iwl_eeprom_check_version(struct iwl_priv *priv)
616{
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700617 u16 eeprom_ver;
618 u16 calib_ver;
619
620 eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
621 calib_ver = priv->cfg->ops->lib->eeprom_ops.calib_version(priv);
622
623 if (eeprom_ver < priv->cfg->eeprom_ver ||
624 calib_ver < priv->cfg->eeprom_calib_ver)
625 goto err;
626
627 return 0;
628err:
Reinette Chatre9906a072009-05-08 13:44:40 -0700629 IWL_ERR(priv, "Unsupported (too old) EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700630 eeprom_ver, priv->cfg->eeprom_ver,
631 calib_ver, priv->cfg->eeprom_calib_ver);
632 return -EINVAL;
633
Tomas Winkler8614f362008-04-23 17:14:55 -0700634}
635EXPORT_SYMBOL(iwl_eeprom_check_version);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700636
637const u8 *iwl_eeprom_query_addr(const struct iwl_priv *priv, size_t offset)
638{
639 return priv->cfg->ops->lib->eeprom_ops.query_addr(priv, offset);
640}
641EXPORT_SYMBOL(iwl_eeprom_query_addr);
642
643u16 iwl_eeprom_query16(const struct iwl_priv *priv, size_t offset)
644{
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700645 if (!priv->eeprom)
646 return 0;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700647 return (u16)priv->eeprom[offset] | ((u16)priv->eeprom[offset + 1] << 8);
648}
649EXPORT_SYMBOL(iwl_eeprom_query16);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800650
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700651void iwl_eeprom_get_mac(const struct iwl_priv *priv, u8 *mac)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800652{
Tomas Winkler073d3f52008-04-21 15:41:52 -0700653 const u8 *addr = priv->cfg->ops->lib->eeprom_ops.query_addr(priv,
654 EEPROM_MAC_ADDRESS);
655 memcpy(mac, addr, ETH_ALEN);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800656}
657EXPORT_SYMBOL(iwl_eeprom_get_mac);
658
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700659static void iwl_init_band_reference(const struct iwl_priv *priv,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700660 int eep_band, int *eeprom_ch_count,
661 const struct iwl_eeprom_channel **eeprom_ch_info,
662 const u8 **eeprom_ch_index)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700663{
Tomas Winkler073d3f52008-04-21 15:41:52 -0700664 u32 offset = priv->cfg->ops->lib->
665 eeprom_ops.regulatory_bands[eep_band - 1];
666 switch (eep_band) {
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700667 case 1: /* 2.4GHz band */
668 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_1);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700669 *eeprom_ch_info = (struct iwl_eeprom_channel *)
670 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700671 *eeprom_ch_index = iwl_eeprom_band_1;
672 break;
673 case 2: /* 4.9GHz band */
674 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_2);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700675 *eeprom_ch_info = (struct iwl_eeprom_channel *)
676 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700677 *eeprom_ch_index = iwl_eeprom_band_2;
678 break;
679 case 3: /* 5.2GHz band */
680 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_3);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700681 *eeprom_ch_info = (struct iwl_eeprom_channel *)
682 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700683 *eeprom_ch_index = iwl_eeprom_band_3;
684 break;
685 case 4: /* 5.5GHz band */
686 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_4);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700687 *eeprom_ch_info = (struct iwl_eeprom_channel *)
688 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700689 *eeprom_ch_index = iwl_eeprom_band_4;
690 break;
691 case 5: /* 5.7GHz band */
692 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_5);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700693 *eeprom_ch_info = (struct iwl_eeprom_channel *)
694 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700695 *eeprom_ch_index = iwl_eeprom_band_5;
696 break;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700697 case 6: /* 2.4GHz ht40 channels */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700698 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_6);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700699 *eeprom_ch_info = (struct iwl_eeprom_channel *)
700 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700701 *eeprom_ch_index = iwl_eeprom_band_6;
702 break;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700703 case 7: /* 5 GHz ht40 channels */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700704 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_7);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700705 *eeprom_ch_info = (struct iwl_eeprom_channel *)
706 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700707 *eeprom_ch_index = iwl_eeprom_band_7;
708 break;
709 default:
710 BUG();
711 return;
712 }
713}
714
715#define CHECK_AND_PRINT(x) ((eeprom_ch->flags & EEPROM_CHANNEL_##x) \
716 ? # x " " : "")
717
718/**
Zhu Yi3b247162009-08-13 13:30:53 -0700719 * iwl_mod_ht40_chan_info - Copy ht40 channel info into driver's priv.
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700720 *
721 * Does not set up a command, or touch hardware.
722 */
Zhu Yi3b247162009-08-13 13:30:53 -0700723static int iwl_mod_ht40_chan_info(struct iwl_priv *priv,
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700724 enum ieee80211_band band, u16 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700725 const struct iwl_eeprom_channel *eeprom_ch,
Zhu Yi3b247162009-08-13 13:30:53 -0700726 u8 clear_ht40_extension_channel)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700727{
728 struct iwl_channel_info *ch_info;
729
730 ch_info = (struct iwl_channel_info *)
Assaf Krauss8622e702008-03-21 13:53:43 -0700731 iwl_get_channel_info(priv, band, channel);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700732
733 if (!is_channel_valid(ch_info))
734 return -1;
735
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700736 IWL_DEBUG_INFO(priv, "HT40 Ch. %d [%sGHz] %s%s%s%s%s(0x%02x %ddBm):"
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800737 " Ad-Hoc %ssupported\n",
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700738 ch_info->channel,
739 is_channel_a_band(ch_info) ?
740 "5.2" : "2.4",
741 CHECK_AND_PRINT(IBSS),
742 CHECK_AND_PRINT(ACTIVE),
743 CHECK_AND_PRINT(RADAR),
744 CHECK_AND_PRINT(WIDE),
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700745 CHECK_AND_PRINT(DFS),
746 eeprom_ch->flags,
747 eeprom_ch->max_power_avg,
748 ((eeprom_ch->flags & EEPROM_CHANNEL_IBSS)
749 && !(eeprom_ch->flags & EEPROM_CHANNEL_RADAR)) ?
750 "" : "not ");
751
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700752 ch_info->ht40_eeprom = *eeprom_ch;
753 ch_info->ht40_max_power_avg = eeprom_ch->max_power_avg;
754 ch_info->ht40_curr_txpow = eeprom_ch->max_power_avg;
755 ch_info->ht40_min_power = 0;
756 ch_info->ht40_scan_power = eeprom_ch->max_power_avg;
757 ch_info->ht40_flags = eeprom_ch->flags;
Zhu Yi3b247162009-08-13 13:30:53 -0700758 ch_info->ht40_extension_channel &= ~clear_ht40_extension_channel;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700759
760 return 0;
761}
762
Wey-Yi Guyab9fd1b2009-08-21 13:34:23 -0700763/**
764 * iwl_get_max_txpower_avg - get the highest tx power from all chains.
765 * find the highest tx power from all chains for the channel
766 */
767static s8 iwl_get_max_txpower_avg(struct iwl_priv *priv,
768 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower, int element)
769{
770 s8 max_txpower_avg = 0; /* (dBm) */
771
772 IWL_DEBUG_INFO(priv, "%d - "
773 "chain_a: %d dB chain_b: %d dB "
774 "chain_c: %d dB mimo2: %d dB mimo3: %d dB\n",
775 element,
776 enhanced_txpower[element].chain_a_max >> 1,
777 enhanced_txpower[element].chain_b_max >> 1,
778 enhanced_txpower[element].chain_c_max >> 1,
779 enhanced_txpower[element].mimo2_max >> 1,
780 enhanced_txpower[element].mimo3_max >> 1);
781 /* Take the highest tx power from any valid chains */
782 if ((priv->cfg->valid_tx_ant & ANT_A) &&
783 (enhanced_txpower[element].chain_a_max > max_txpower_avg))
784 max_txpower_avg = enhanced_txpower[element].chain_a_max;
785 if ((priv->cfg->valid_tx_ant & ANT_B) &&
786 (enhanced_txpower[element].chain_b_max > max_txpower_avg))
787 max_txpower_avg = enhanced_txpower[element].chain_b_max;
788 if ((priv->cfg->valid_tx_ant & ANT_C) &&
789 (enhanced_txpower[element].chain_c_max > max_txpower_avg))
790 max_txpower_avg = enhanced_txpower[element].chain_c_max;
791 if (((priv->cfg->valid_tx_ant == ANT_AB) |
792 (priv->cfg->valid_tx_ant == ANT_BC) |
793 (priv->cfg->valid_tx_ant == ANT_AC)) &&
794 (enhanced_txpower[element].mimo2_max > max_txpower_avg))
795 max_txpower_avg = enhanced_txpower[element].mimo2_max;
796 if ((priv->cfg->valid_tx_ant == ANT_ABC) &&
797 (enhanced_txpower[element].mimo3_max > max_txpower_avg))
798 max_txpower_avg = enhanced_txpower[element].mimo3_max;
799
800 /* max. tx power in EEPROM is in 1/2 dBm format
801 * convert from 1/2 dBm to dBm
802 */
803 return max_txpower_avg >> 1;
804}
805
806/**
807 * iwl_update_common_txpower: update channel tx power
808 * update tx power per band based on EEPROM enhanced tx power info.
809 */
810static s8 iwl_update_common_txpower(struct iwl_priv *priv,
811 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower,
812 int section, int element)
813{
814 struct iwl_channel_info *ch_info;
815 int ch;
816 bool is_ht40 = false;
817 s8 max_txpower_avg; /* (dBm) */
818
819 /* it is common section, contain all type (Legacy, HT and HT40)
820 * based on the element in the section to determine
821 * is it HT 40 or not
822 */
823 if (element == EEPROM_TXPOWER_COMMON_HT40_INDEX)
824 is_ht40 = true;
825 max_txpower_avg =
826 iwl_get_max_txpower_avg(priv, enhanced_txpower, element);
827 ch_info = priv->channel_info;
828
829 for (ch = 0; ch < priv->channel_count; ch++) {
830 /* find matching band and update tx power if needed */
831 if ((ch_info->band == enhinfo[section].band) &&
832 (ch_info->max_power_avg < max_txpower_avg) && (!is_ht40)) {
833 /* Update regulatory-based run-time data */
834 ch_info->max_power_avg = ch_info->curr_txpow =
835 max_txpower_avg;
836 ch_info->scan_power = max_txpower_avg;
837 }
838 if ((ch_info->band == enhinfo[section].band) && is_ht40 &&
839 ch_info->ht40_max_power_avg &&
840 (ch_info->ht40_max_power_avg < max_txpower_avg)) {
841 /* Update regulatory-based run-time data */
842 ch_info->ht40_max_power_avg = max_txpower_avg;
843 ch_info->ht40_curr_txpow = max_txpower_avg;
844 ch_info->ht40_scan_power = max_txpower_avg;
845 }
846 ch_info++;
847 }
848 return max_txpower_avg;
849}
850
851/**
852 * iwl_update_channel_txpower: update channel tx power
853 * update channel tx power based on EEPROM enhanced tx power info.
854 */
855static s8 iwl_update_channel_txpower(struct iwl_priv *priv,
856 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower,
857 int section, int element)
858{
859 struct iwl_channel_info *ch_info;
860 int ch;
861 u8 channel;
862 s8 max_txpower_avg; /* (dBm) */
863
864 channel = enhinfo[section].iwl_eeprom_section_channel[element];
865 max_txpower_avg =
866 iwl_get_max_txpower_avg(priv, enhanced_txpower, element);
867
868 ch_info = priv->channel_info;
869 for (ch = 0; ch < priv->channel_count; ch++) {
870 /* find matching channel and update tx power if needed */
871 if (ch_info->channel == channel) {
872 if ((ch_info->max_power_avg < max_txpower_avg) &&
873 (!enhinfo[section].is_ht40)) {
874 /* Update regulatory-based run-time data */
875 ch_info->max_power_avg = max_txpower_avg;
876 ch_info->curr_txpow = max_txpower_avg;
877 ch_info->scan_power = max_txpower_avg;
878 }
879 if ((enhinfo[section].is_ht40) &&
880 (ch_info->ht40_max_power_avg) &&
881 (ch_info->ht40_max_power_avg < max_txpower_avg)) {
882 /* Update regulatory-based run-time data */
883 ch_info->ht40_max_power_avg = max_txpower_avg;
884 ch_info->ht40_curr_txpow = max_txpower_avg;
885 ch_info->ht40_scan_power = max_txpower_avg;
886 }
887 break;
888 }
889 ch_info++;
890 }
891 return max_txpower_avg;
892}
893
894/**
895 * iwlcore_eeprom_enhanced_txpower: process enhanced tx power info
896 */
897void iwlcore_eeprom_enhanced_txpower(struct iwl_priv *priv)
898{
899 int eeprom_section_count = 0;
900 int section, element;
901 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower;
902 u32 offset;
903 s8 max_txpower_avg; /* (dBm) */
904
905 /* Loop through all the sections
906 * adjust bands and channel's max tx power
907 * Set the tx_power_user_lmt to the highest power
908 * supported by any channels and chains
909 */
910 for (section = 0; section < ARRAY_SIZE(enhinfo); section++) {
911 eeprom_section_count = enhinfo[section].count;
912 offset = enhinfo[section].offset;
913 enhanced_txpower = (struct iwl_eeprom_enhanced_txpwr *)
914 iwl_eeprom_query_addr(priv, offset);
915
916 for (element = 0; element < eeprom_section_count; element++) {
917 if (enhinfo[section].is_common)
918 max_txpower_avg =
919 iwl_update_common_txpower(priv,
920 enhanced_txpower, section, element);
921 else
922 max_txpower_avg =
923 iwl_update_channel_txpower(priv,
924 enhanced_txpower, section, element);
925
926 /* Update the tx_power_user_lmt to the highest power
927 * supported by any channel */
928 if (max_txpower_avg > priv->tx_power_user_lmt)
929 priv->tx_power_user_lmt = max_txpower_avg;
930 }
931 }
932}
933EXPORT_SYMBOL(iwlcore_eeprom_enhanced_txpower);
934
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700935#define CHECK_AND_PRINT_I(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
936 ? # x " " : "")
937
938/**
939 * iwl_init_channel_map - Set up driver's info for all possible channels
940 */
941int iwl_init_channel_map(struct iwl_priv *priv)
942{
943 int eeprom_ch_count = 0;
944 const u8 *eeprom_ch_index = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700945 const struct iwl_eeprom_channel *eeprom_ch_info = NULL;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700946 int band, ch;
947 struct iwl_channel_info *ch_info;
948
949 if (priv->channel_count) {
Tomas Winklere1623442009-01-27 14:27:56 -0800950 IWL_DEBUG_INFO(priv, "Channel map already initialized.\n");
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700951 return 0;
952 }
953
Tomas Winklere1623442009-01-27 14:27:56 -0800954 IWL_DEBUG_INFO(priv, "Initializing regulatory info from EEPROM\n");
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700955
956 priv->channel_count =
957 ARRAY_SIZE(iwl_eeprom_band_1) +
958 ARRAY_SIZE(iwl_eeprom_band_2) +
959 ARRAY_SIZE(iwl_eeprom_band_3) +
960 ARRAY_SIZE(iwl_eeprom_band_4) +
961 ARRAY_SIZE(iwl_eeprom_band_5);
962
Tomas Winklere1623442009-01-27 14:27:56 -0800963 IWL_DEBUG_INFO(priv, "Parsing data for %d channels.\n", priv->channel_count);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700964
965 priv->channel_info = kzalloc(sizeof(struct iwl_channel_info) *
966 priv->channel_count, GFP_KERNEL);
967 if (!priv->channel_info) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800968 IWL_ERR(priv, "Could not allocate channel_info\n");
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700969 priv->channel_count = 0;
970 return -ENOMEM;
971 }
972
973 ch_info = priv->channel_info;
974
975 /* Loop through the 5 EEPROM bands adding them in order to the
976 * channel map we maintain (that contains additional information than
977 * what just in the EEPROM) */
978 for (band = 1; band <= 5; band++) {
979
980 iwl_init_band_reference(priv, band, &eeprom_ch_count,
981 &eeprom_ch_info, &eeprom_ch_index);
982
983 /* Loop through each band adding each of the channels */
984 for (ch = 0; ch < eeprom_ch_count; ch++) {
985 ch_info->channel = eeprom_ch_index[ch];
986 ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
987 IEEE80211_BAND_5GHZ;
988
989 /* permanently store EEPROM's channel regulatory flags
990 * and max power in channel info database. */
991 ch_info->eeprom = eeprom_ch_info[ch];
992
993 /* Copy the run-time flags so they are there even on
994 * invalid channels */
995 ch_info->flags = eeprom_ch_info[ch].flags;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700996 /* First write that ht40 is not enabled, and then enable
Emmanuel Grumbach963f5512008-06-12 09:47:00 +0800997 * one by one */
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700998 ch_info->ht40_extension_channel =
Zhu Yi3b247162009-08-13 13:30:53 -0700999 IEEE80211_CHAN_NO_HT40;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001000
1001 if (!(is_channel_valid(ch_info))) {
Tomas Winklere1623442009-01-27 14:27:56 -08001002 IWL_DEBUG_INFO(priv, "Ch. %d Flags %x [%sGHz] - "
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001003 "No traffic\n",
1004 ch_info->channel,
1005 ch_info->flags,
1006 is_channel_a_band(ch_info) ?
1007 "5.2" : "2.4");
1008 ch_info++;
1009 continue;
1010 }
1011
1012 /* Initialize regulatory-based run-time data */
1013 ch_info->max_power_avg = ch_info->curr_txpow =
1014 eeprom_ch_info[ch].max_power_avg;
1015 ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
1016 ch_info->min_power = 0;
1017
Tomas Winklere1623442009-01-27 14:27:56 -08001018 IWL_DEBUG_INFO(priv, "Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x %ddBm):"
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001019 " Ad-Hoc %ssupported\n",
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001020 ch_info->channel,
1021 is_channel_a_band(ch_info) ?
1022 "5.2" : "2.4",
1023 CHECK_AND_PRINT_I(VALID),
1024 CHECK_AND_PRINT_I(IBSS),
1025 CHECK_AND_PRINT_I(ACTIVE),
1026 CHECK_AND_PRINT_I(RADAR),
1027 CHECK_AND_PRINT_I(WIDE),
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001028 CHECK_AND_PRINT_I(DFS),
1029 eeprom_ch_info[ch].flags,
1030 eeprom_ch_info[ch].max_power_avg,
1031 ((eeprom_ch_info[ch].
1032 flags & EEPROM_CHANNEL_IBSS)
1033 && !(eeprom_ch_info[ch].
1034 flags & EEPROM_CHANNEL_RADAR))
1035 ? "" : "not ");
1036
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001037 /* Set the tx_power_user_lmt to the highest power
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001038 * supported by any channel */
1039 if (eeprom_ch_info[ch].max_power_avg >
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001040 priv->tx_power_user_lmt)
1041 priv->tx_power_user_lmt =
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001042 eeprom_ch_info[ch].max_power_avg;
1043
1044 ch_info++;
1045 }
1046 }
1047
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001048 /* Check if we do have HT40 channels */
Reinette Chatrea89d03c2009-02-10 15:19:04 -08001049 if (priv->cfg->ops->lib->eeprom_ops.regulatory_bands[5] ==
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001050 EEPROM_REGULATORY_BAND_NO_HT40 &&
Reinette Chatrea89d03c2009-02-10 15:19:04 -08001051 priv->cfg->ops->lib->eeprom_ops.regulatory_bands[6] ==
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001052 EEPROM_REGULATORY_BAND_NO_HT40)
Samuel Ortize6148912009-01-23 13:45:15 -08001053 return 0;
1054
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001055 /* Two additional EEPROM bands for 2.4 and 5 GHz HT40 channels */
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001056 for (band = 6; band <= 7; band++) {
1057 enum ieee80211_band ieeeband;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001058
1059 iwl_init_band_reference(priv, band, &eeprom_ch_count,
1060 &eeprom_ch_info, &eeprom_ch_index);
1061
1062 /* EEPROM band 6 is 2.4, band 7 is 5 GHz */
1063 ieeeband =
1064 (band == 6) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1065
1066 /* Loop through each band adding each of the channels */
1067 for (ch = 0; ch < eeprom_ch_count; ch++) {
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001068 /* Set up driver's info for lower half */
Zhu Yi3b247162009-08-13 13:30:53 -07001069 iwl_mod_ht40_chan_info(priv, ieeeband,
Tomas Winklerda6833c2008-05-15 13:54:15 +08001070 eeprom_ch_index[ch],
Zhu Yi3b247162009-08-13 13:30:53 -07001071 &eeprom_ch_info[ch],
1072 IEEE80211_CHAN_NO_HT40PLUS);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001073
1074 /* Set up driver's info for upper half */
Zhu Yi3b247162009-08-13 13:30:53 -07001075 iwl_mod_ht40_chan_info(priv, ieeeband,
1076 eeprom_ch_index[ch] + 4,
1077 &eeprom_ch_info[ch],
1078 IEEE80211_CHAN_NO_HT40MINUS);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001079 }
1080 }
1081
Wey-Yi Guyab9fd1b2009-08-21 13:34:23 -07001082 /* for newer device (6000 series and up)
1083 * EEPROM contain enhanced tx power information
1084 * driver need to process addition information
1085 * to determine the max channel tx power limits
1086 */
1087 if (priv->cfg->ops->lib->eeprom_ops.update_enhanced_txpower)
1088 priv->cfg->ops->lib->eeprom_ops.update_enhanced_txpower(priv);
1089
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001090 return 0;
1091}
1092EXPORT_SYMBOL(iwl_init_channel_map);
1093
1094/*
Tomas Winklerda6833c2008-05-15 13:54:15 +08001095 * iwl_free_channel_map - undo allocations in iwl_init_channel_map
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001096 */
1097void iwl_free_channel_map(struct iwl_priv *priv)
1098{
1099 kfree(priv->channel_info);
1100 priv->channel_count = 0;
1101}
Samuel Ortize6148912009-01-23 13:45:15 -08001102EXPORT_SYMBOL(iwl_free_channel_map);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001103
1104/**
1105 * iwl_get_channel_info - Find driver's private channel info
1106 *
1107 * Based on band and channel number.
1108 */
Tomas Winkler82a66bb2008-05-29 16:35:28 +08001109const struct iwl_channel_info *iwl_get_channel_info(const struct iwl_priv *priv,
1110 enum ieee80211_band band, u16 channel)
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001111{
1112 int i;
1113
1114 switch (band) {
1115 case IEEE80211_BAND_5GHZ:
1116 for (i = 14; i < priv->channel_count; i++) {
1117 if (priv->channel_info[i].channel == channel)
1118 return &priv->channel_info[i];
1119 }
1120 break;
1121 case IEEE80211_BAND_2GHZ:
1122 if (channel >= 1 && channel <= 14)
1123 return &priv->channel_info[channel - 1];
1124 break;
1125 default:
1126 BUG();
1127 }
1128
1129 return NULL;
1130}
Assaf Krauss8622e702008-03-21 13:53:43 -07001131EXPORT_SYMBOL(iwl_get_channel_info);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001132