blob: ec9cc8cf642e623e82ee21bd83f13176eb7be8d5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
Chris Wilsonf899fc62010-07-20 15:44:45 -07003 * Copyright © 2006-2008,2010 Intel Corporation
Jesse Barnes79e53942008-11-07 14:24:08 -08004 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
Chris Wilsonf899fc62010-07-20 15:44:45 -070027 * Chris Wilson <chris@chris-wilson.co.uk>
Jesse Barnes79e53942008-11-07 14:24:08 -080028 */
29#include <linux/i2c.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c-algo-bit.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "i915_drv.h"
36
Jani Nikula5ea6e5e2015-04-01 10:55:04 +030037struct gmbus_pin {
Daniel Kurtz2ed06c92012-03-28 02:36:15 +080038 const char *name;
39 int reg;
40};
41
Jani Nikula5ea6e5e2015-04-01 10:55:04 +030042/* Map gmbus pin pairs to names and registers. */
43static const struct gmbus_pin gmbus_pins[] = {
44 [GMBUS_PIN_SSC] = { "ssc", GPIOB },
45 [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
46 [GMBUS_PIN_PANEL] = { "panel", GPIOC },
47 [GMBUS_PIN_DPC] = { "dpc", GPIOD },
48 [GMBUS_PIN_DPB] = { "dpb", GPIOE },
49 [GMBUS_PIN_DPD] = { "dpd", GPIOF },
Daniel Kurtz2ed06c92012-03-28 02:36:15 +080050};
51
Jani Nikula88ac7932015-03-27 00:20:22 +020052bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
53 unsigned int pin)
54{
55 return pin < ARRAY_SIZE(gmbus_pins) && gmbus_pins[pin].reg;
56}
57
Chris Wilsonf899fc62010-07-20 15:44:45 -070058/* Intel GPIO access functions */
59
Jean Delvare1849ecb2012-01-28 11:07:09 +010060#define I2C_RISEFALL_TIME 10
Chris Wilsonf899fc62010-07-20 15:44:45 -070061
Chris Wilsone957d772010-09-24 12:52:03 +010062static inline struct intel_gmbus *
63to_intel_gmbus(struct i2c_adapter *i2c)
64{
65 return container_of(i2c, struct intel_gmbus, adapter);
66}
67
Chris Wilsonf899fc62010-07-20 15:44:45 -070068void
69intel_i2c_reset(struct drm_device *dev)
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee24eb2d52013-09-27 15:31:00 +080072
Daniel Vetter110447fc2012-03-23 23:43:36 +010073 I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
Daniel Vetter28c70f12012-12-01 13:53:45 +010074 I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
Chris Wilsonf899fc62010-07-20 15:44:45 -070075}
76
77static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
78{
Chris Wilsonb222f262010-09-11 21:48:25 +010079 u32 val;
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080080
81 /* When using bit bashing for I2C, this bit needs to be set to 1 */
Chris Wilsonf899fc62010-07-20 15:44:45 -070082 if (!IS_PINEVIEW(dev_priv->dev))
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080083 return;
Chris Wilsonb222f262010-09-11 21:48:25 +010084
85 val = I915_READ(DSPCLK_GATE_D);
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080086 if (enable)
Chris Wilsonb222f262010-09-11 21:48:25 +010087 val |= DPCUNIT_CLOCK_GATE_DISABLE;
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080088 else
Chris Wilsonb222f262010-09-11 21:48:25 +010089 val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
90 I915_WRITE(DSPCLK_GATE_D, val);
Shaohua Li0ba0e9e2009-04-07 11:02:28 +080091}
92
Daniel Vetter36c785f2012-02-14 22:37:22 +010093static u32 get_reserved(struct intel_gmbus *bus)
Chris Wilsone957d772010-09-24 12:52:03 +010094{
Daniel Vetter36c785f2012-02-14 22:37:22 +010095 struct drm_i915_private *dev_priv = bus->dev_priv;
Chris Wilsone957d772010-09-24 12:52:03 +010096 struct drm_device *dev = dev_priv->dev;
97 u32 reserved = 0;
98
99 /* On most chips, these bits must be preserved in software. */
100 if (!IS_I830(dev) && !IS_845G(dev))
Daniel Vetter36c785f2012-02-14 22:37:22 +0100101 reserved = I915_READ_NOTRACE(bus->gpio_reg) &
Yuanhan Liudb5e4172010-11-08 09:58:16 +0000102 (GPIO_DATA_PULLUP_DISABLE |
103 GPIO_CLOCK_PULLUP_DISABLE);
Chris Wilsone957d772010-09-24 12:52:03 +0100104
105 return reserved;
106}
107
Jesse Barnes79e53942008-11-07 14:24:08 -0800108static int get_clock(void *data)
109{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100110 struct intel_gmbus *bus = data;
111 struct drm_i915_private *dev_priv = bus->dev_priv;
112 u32 reserved = get_reserved(bus);
113 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
114 I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
115 return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116}
117
118static int get_data(void *data)
119{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100120 struct intel_gmbus *bus = data;
121 struct drm_i915_private *dev_priv = bus->dev_priv;
122 u32 reserved = get_reserved(bus);
123 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
124 I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
125 return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800126}
127
128static void set_clock(void *data, int state_high)
129{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100130 struct intel_gmbus *bus = data;
131 struct drm_i915_private *dev_priv = bus->dev_priv;
132 u32 reserved = get_reserved(bus);
Chris Wilsone957d772010-09-24 12:52:03 +0100133 u32 clock_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
135 if (state_high)
136 clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
137 else
138 clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
139 GPIO_CLOCK_VAL_MASK;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700140
Daniel Vetter36c785f2012-02-14 22:37:22 +0100141 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
142 POSTING_READ(bus->gpio_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800143}
144
145static void set_data(void *data, int state_high)
146{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100147 struct intel_gmbus *bus = data;
148 struct drm_i915_private *dev_priv = bus->dev_priv;
149 u32 reserved = get_reserved(bus);
Chris Wilsone957d772010-09-24 12:52:03 +0100150 u32 data_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -0800151
152 if (state_high)
153 data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
154 else
155 data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
156 GPIO_DATA_VAL_MASK;
157
Daniel Vetter36c785f2012-02-14 22:37:22 +0100158 I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
159 POSTING_READ(bus->gpio_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -0800160}
161
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800162static int
163intel_gpio_pre_xfer(struct i2c_adapter *adapter)
164{
165 struct intel_gmbus *bus = container_of(adapter,
166 struct intel_gmbus,
167 adapter);
168 struct drm_i915_private *dev_priv = bus->dev_priv;
169
170 intel_i2c_reset(dev_priv->dev);
171 intel_i2c_quirk_set(dev_priv, true);
172 set_data(bus, 1);
173 set_clock(bus, 1);
174 udelay(I2C_RISEFALL_TIME);
175 return 0;
176}
177
178static void
179intel_gpio_post_xfer(struct i2c_adapter *adapter)
180{
181 struct intel_gmbus *bus = container_of(adapter,
182 struct intel_gmbus,
183 adapter);
184 struct drm_i915_private *dev_priv = bus->dev_priv;
185
186 set_data(bus, 1);
187 set_clock(bus, 1);
188 intel_i2c_quirk_set(dev_priv, false);
189}
190
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800191static void
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300192intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
Eric Anholtf0217c42009-12-01 11:56:30 -0800193{
Daniel Vetter36c785f2012-02-14 22:37:22 +0100194 struct drm_i915_private *dev_priv = bus->dev_priv;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100195 struct i2c_algo_bit_data *algo;
Eric Anholtf0217c42009-12-01 11:56:30 -0800196
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100197 algo = &bus->bit_algo;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100198
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300199 bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_pins[pin].reg;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700200
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100201 bus->adapter.algo_data = algo;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100202 algo->setsda = set_data;
203 algo->setscl = set_clock;
204 algo->getsda = get_data;
205 algo->getscl = get_clock;
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800206 algo->pre_xfer = intel_gpio_pre_xfer;
207 algo->post_xfer = intel_gpio_post_xfer;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100208 algo->udelay = I2C_RISEFALL_TIME;
209 algo->timeout = usecs_to_jiffies(2200);
210 algo->data = bus;
Jesse Barnes79e53942008-11-07 14:24:08 -0800211}
212
Chris Wilsonf899fc62010-07-20 15:44:45 -0700213static int
Daniel Vetter61168c52012-12-01 13:53:43 +0100214gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
Daniel Vetter28c70f12012-12-01 13:53:45 +0100215 u32 gmbus2_status,
216 u32 gmbus4_irq_en)
Daniel Vetter61168c52012-12-01 13:53:43 +0100217{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100218 int i;
Daniel Vetter61168c52012-12-01 13:53:43 +0100219 int reg_offset = dev_priv->gpio_mmio_base;
Daniel Vetter28c70f12012-12-01 13:53:45 +0100220 u32 gmbus2 = 0;
221 DEFINE_WAIT(wait);
Daniel Vetter61168c52012-12-01 13:53:43 +0100222
Jiri Kosinac12aba52013-03-19 09:56:57 +0100223 if (!HAS_GMBUS_IRQ(dev_priv->dev))
224 gmbus4_irq_en = 0;
225
Daniel Vetter28c70f12012-12-01 13:53:45 +0100226 /* Important: The hw handles only the first bit, so set only one! Since
227 * we also need to check for NAKs besides the hw ready/idle signal, we
228 * need to wake up periodically and check that ourselves. */
229 I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
230
Imre Deak2554fc12013-05-21 20:03:18 +0300231 for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
Daniel Vetter28c70f12012-12-01 13:53:45 +0100232 prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
233 TASK_UNINTERRUPTIBLE);
234
Daniel Vetteref04f002012-12-01 21:03:59 +0100235 gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
Daniel Vetter28c70f12012-12-01 13:53:45 +0100236 if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
237 break;
238
239 schedule_timeout(1);
240 }
241 finish_wait(&dev_priv->gmbus_wait_queue, &wait);
242
243 I915_WRITE(GMBUS4 + reg_offset, 0);
Daniel Vetter61168c52012-12-01 13:53:43 +0100244
245 if (gmbus2 & GMBUS_SATOER)
246 return -ENXIO;
Daniel Vetter28c70f12012-12-01 13:53:45 +0100247 if (gmbus2 & gmbus2_status)
248 return 0;
249 return -ETIMEDOUT;
Daniel Vetter61168c52012-12-01 13:53:43 +0100250}
251
252static int
Daniel Vetter2c438c02012-12-01 13:53:46 +0100253gmbus_wait_idle(struct drm_i915_private *dev_priv)
254{
255 int ret;
256 int reg_offset = dev_priv->gpio_mmio_base;
257
Daniel Vetteref04f002012-12-01 21:03:59 +0100258#define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
Daniel Vetter2c438c02012-12-01 13:53:46 +0100259
260 if (!HAS_GMBUS_IRQ(dev_priv->dev))
261 return wait_for(C, 10);
262
263 /* Important: The hw handles only the first bit, so set only one! */
264 I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
265
Imre Deak35987062013-05-21 20:03:20 +0300266 ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
267 msecs_to_jiffies_timeout(10));
Daniel Vetter2c438c02012-12-01 13:53:46 +0100268
269 I915_WRITE(GMBUS4 + reg_offset, 0);
270
271 if (ret)
272 return 0;
273 else
274 return -ETIMEDOUT;
275#undef C
276}
277
278static int
Daniel Kurtz56f9eac2012-03-30 19:46:40 +0800279gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
280 u32 gmbus1_index)
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800281{
282 int reg_offset = dev_priv->gpio_mmio_base;
283 u16 len = msg->len;
284 u8 *buf = msg->buf;
285
286 I915_WRITE(GMBUS1 + reg_offset,
Daniel Kurtz56f9eac2012-03-30 19:46:40 +0800287 gmbus1_index |
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800288 GMBUS_CYCLE_WAIT |
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800289 (len << GMBUS_BYTE_COUNT_SHIFT) |
290 (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
291 GMBUS_SLAVE_READ | GMBUS_SW_RDY);
Daniel Kurtz79985ee2012-04-13 19:47:53 +0800292 while (len) {
Daniel Kurtz90e6b262012-03-30 19:46:41 +0800293 int ret;
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800294 u32 val, loop = 0;
295
Daniel Vetter28c70f12012-12-01 13:53:45 +0100296 ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
297 GMBUS_HW_RDY_EN);
Daniel Kurtz90e6b262012-03-30 19:46:41 +0800298 if (ret)
Daniel Vetter61168c52012-12-01 13:53:43 +0100299 return ret;
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800300
301 val = I915_READ(GMBUS3 + reg_offset);
302 do {
303 *buf++ = val & 0xff;
304 val >>= 8;
305 } while (--len && ++loop < 4);
Daniel Kurtz79985ee2012-04-13 19:47:53 +0800306 }
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800307
308 return 0;
309}
310
311static int
Daniel Kurtz72d66af2012-03-30 19:46:39 +0800312gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800313{
314 int reg_offset = dev_priv->gpio_mmio_base;
315 u16 len = msg->len;
316 u8 *buf = msg->buf;
317 u32 val, loop;
318
319 val = loop = 0;
Daniel Kurtz26883c32012-03-30 19:46:36 +0800320 while (len && loop < 4) {
321 val |= *buf++ << (8 * loop++);
322 len -= 1;
323 }
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800324
325 I915_WRITE(GMBUS3 + reg_offset, val);
326 I915_WRITE(GMBUS1 + reg_offset,
327 GMBUS_CYCLE_WAIT |
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800328 (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
329 (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
330 GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800331 while (len) {
Daniel Kurtz90e6b262012-03-30 19:46:41 +0800332 int ret;
Daniel Kurtz90e6b262012-03-30 19:46:41 +0800333
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800334 val = loop = 0;
335 do {
336 val |= *buf++ << (8 * loop);
337 } while (--len && ++loop < 4);
338
339 I915_WRITE(GMBUS3 + reg_offset, val);
Daniel Kurtz7a39a9d2012-03-30 19:46:37 +0800340
Daniel Vetter28c70f12012-12-01 13:53:45 +0100341 ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
342 GMBUS_HW_RDY_EN);
Daniel Kurtz90e6b262012-03-30 19:46:41 +0800343 if (ret)
Daniel Vetter61168c52012-12-01 13:53:43 +0100344 return ret;
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800345 }
346 return 0;
347}
348
Daniel Kurtz56f9eac2012-03-30 19:46:40 +0800349/*
350 * The gmbus controller can combine a 1 or 2 byte write with a read that
351 * immediately follows it by using an "INDEX" cycle.
352 */
353static bool
354gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
355{
356 return (i + 1 < num &&
357 !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
358 (msgs[i + 1].flags & I2C_M_RD));
359}
360
361static int
362gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
363{
364 int reg_offset = dev_priv->gpio_mmio_base;
365 u32 gmbus1_index = 0;
366 u32 gmbus5 = 0;
367 int ret;
368
369 if (msgs[0].len == 2)
370 gmbus5 = GMBUS_2BYTE_INDEX_EN |
371 msgs[0].buf[1] | (msgs[0].buf[0] << 8);
372 if (msgs[0].len == 1)
373 gmbus1_index = GMBUS_CYCLE_INDEX |
374 (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
375
376 /* GMBUS5 holds 16-bit index */
377 if (gmbus5)
378 I915_WRITE(GMBUS5 + reg_offset, gmbus5);
379
380 ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
381
382 /* Clear GMBUS5 after each index transfer */
383 if (gmbus5)
384 I915_WRITE(GMBUS5 + reg_offset, 0);
385
386 return ret;
387}
388
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800389static int
Chris Wilsonf899fc62010-07-20 15:44:45 -0700390gmbus_xfer(struct i2c_adapter *adapter,
391 struct i2c_msg *msgs,
392 int num)
393{
394 struct intel_gmbus *bus = container_of(adapter,
395 struct intel_gmbus,
396 adapter);
Daniel Vetterc2b91522012-02-14 22:37:19 +0100397 struct drm_i915_private *dev_priv = bus->dev_priv;
Daniel Kurtz72d66af2012-03-30 19:46:39 +0800398 int i, reg_offset;
399 int ret = 0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700400
Paulo Zanonic67a4702013-08-19 13:18:09 -0300401 intel_aux_display_runtime_get(dev_priv);
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500402 mutex_lock(&dev_priv->gmbus_mutex);
403
404 if (bus->force_bit) {
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800405 ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500406 goto out;
407 }
Chris Wilsonf899fc62010-07-20 15:44:45 -0700408
Daniel Vetter110447fc2012-03-23 23:43:36 +0100409 reg_offset = dev_priv->gpio_mmio_base;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700410
Chris Wilsone957d772010-09-24 12:52:03 +0100411 I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700412
413 for (i = 0; i < num; i++) {
Daniel Kurtz56f9eac2012-03-30 19:46:40 +0800414 if (gmbus_is_index_read(msgs, i, num)) {
415 ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
416 i += 1; /* set i to the index of the read xfer */
417 } else if (msgs[i].flags & I2C_M_RD) {
418 ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
419 } else {
Daniel Kurtz72d66af2012-03-30 19:46:39 +0800420 ret = gmbus_xfer_write(dev_priv, &msgs[i]);
Daniel Kurtz56f9eac2012-03-30 19:46:40 +0800421 }
Chris Wilsonf899fc62010-07-20 15:44:45 -0700422
Daniel Kurtz924a93e2012-03-28 02:36:10 +0800423 if (ret == -ETIMEDOUT)
424 goto timeout;
425 if (ret == -ENXIO)
426 goto clear_err;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700427
Daniel Vetter28c70f12012-12-01 13:53:45 +0100428 ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
429 GMBUS_HW_WAIT_EN);
Daniel Vetter61168c52012-12-01 13:53:43 +0100430 if (ret == -ENXIO)
431 goto clear_err;
Daniel Kurtz90e6b262012-03-30 19:46:41 +0800432 if (ret)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700433 goto timeout;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700434 }
435
Daniel Kurtz72d66af2012-03-30 19:46:39 +0800436 /* Generate a STOP condition on the bus. Note that gmbus can't generata
437 * a STOP on the very first cycle. To simplify the code we
438 * unconditionally generate the STOP condition with an additional gmbus
439 * cycle. */
440 I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
441
Benson Leungcaae7452012-02-09 12:03:17 -0800442 /* Mark the GMBUS interface as disabled after waiting for idle.
443 * We will re-enable it at the start of the next xfer,
444 * till then let it sleep.
Chris Wilson7f58aab2011-03-30 16:20:43 +0100445 */
Daniel Vetter2c438c02012-12-01 13:53:46 +0100446 if (gmbus_wait_idle(dev_priv)) {
Daniel Kurtz56fa6d62012-04-13 19:47:54 +0800447 DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
Daniel Kurtze646d572012-03-30 19:46:38 +0800448 adapter->name);
Daniel Kurtz72d66af2012-03-30 19:46:39 +0800449 ret = -ETIMEDOUT;
450 }
Chris Wilson7f58aab2011-03-30 16:20:43 +0100451 I915_WRITE(GMBUS0 + reg_offset, 0);
Daniel Kurtz72d66af2012-03-30 19:46:39 +0800452 ret = ret ?: i;
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500453 goto out;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700454
Daniel Kurtze646d572012-03-30 19:46:38 +0800455clear_err:
456 /*
457 * Wait for bus to IDLE before clearing NAK.
458 * If we clear the NAK while bus is still active, then it will stay
459 * active and the next transaction may fail.
Daniel Vetter65e81862012-05-21 20:19:48 +0200460 *
461 * If no ACK is received during the address phase of a transaction, the
462 * adapter must report -ENXIO. It is not clear what to return if no ACK
463 * is received at other times. But we have to be careful to not return
464 * spurious -ENXIO because that will prevent i2c and drm edid functions
465 * from retrying. So return -ENXIO only when gmbus properly quiescents -
466 * timing out seems to happen when there _is_ a ddc chip present, but
467 * it's slow responding and only answers on the 2nd retry.
Daniel Kurtze646d572012-03-30 19:46:38 +0800468 */
Daniel Vetter65e81862012-05-21 20:19:48 +0200469 ret = -ENXIO;
Daniel Vetter2c438c02012-12-01 13:53:46 +0100470 if (gmbus_wait_idle(dev_priv)) {
Daniel Kurtz56fa6d62012-04-13 19:47:54 +0800471 DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
472 adapter->name);
Daniel Vetter65e81862012-05-21 20:19:48 +0200473 ret = -ETIMEDOUT;
474 }
Daniel Kurtze646d572012-03-30 19:46:38 +0800475
476 /* Toggle the Software Clear Interrupt bit. This has the effect
477 * of resetting the GMBUS controller and so clearing the
478 * BUS_ERROR raised by the slave's NAK.
479 */
480 I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
481 I915_WRITE(GMBUS1 + reg_offset, 0);
482 I915_WRITE(GMBUS0 + reg_offset, 0);
483
Daniel Kurtz56fa6d62012-04-13 19:47:54 +0800484 DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
Daniel Kurtze646d572012-03-30 19:46:38 +0800485 adapter->name, msgs[i].addr,
486 (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
487
Daniel Kurtze646d572012-03-30 19:46:38 +0800488 goto out;
489
Chris Wilsonf899fc62010-07-20 15:44:45 -0700490timeout:
Daniel Kurtz874e3cc2012-03-28 02:36:11 +0800491 DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
492 bus->adapter.name, bus->reg0 & 0xff);
Chris Wilson7f58aab2011-03-30 16:20:43 +0100493 I915_WRITE(GMBUS0 + reg_offset, 0);
494
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800495 /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000496 bus->force_bit = 1;
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800497 ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
Daniel Kurtz489fbc12012-03-28 02:36:13 +0800498
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500499out:
500 mutex_unlock(&dev_priv->gmbus_mutex);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300501 intel_aux_display_runtime_put(dev_priv);
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500502 return ret;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700503}
504
505static u32 gmbus_func(struct i2c_adapter *adapter)
506{
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100507 return i2c_bit_algo.functionality(adapter) &
508 (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
Chris Wilsonf899fc62010-07-20 15:44:45 -0700509 /* I2C_FUNC_10BIT_ADDR | */
510 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
511 I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
512}
513
514static const struct i2c_algorithm gmbus_algorithm = {
515 .master_xfer = gmbus_xfer,
516 .functionality = gmbus_func
517};
518
519/**
520 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
521 * @dev: DRM device
522 */
523int intel_setup_gmbus(struct drm_device *dev)
524{
Chris Wilsonf899fc62010-07-20 15:44:45 -0700525 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300526 struct intel_gmbus *bus;
527 unsigned int pin;
528 int ret;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700529
Ben Widawskyab5c6082013-04-05 13:12:41 -0700530 if (HAS_PCH_NOP(dev))
531 return 0;
532 else if (HAS_PCH_SPLIT(dev))
Daniel Vetter110447fc2012-03-23 23:43:36 +0100533 dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
Ville Syrjäläd8112152013-01-24 15:29:55 +0200534 else if (IS_VALLEYVIEW(dev))
535 dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
Daniel Vetter110447fc2012-03-23 23:43:36 +0100536 else
537 dev_priv->gpio_mmio_base = 0;
538
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500539 mutex_init(&dev_priv->gmbus_mutex);
Daniel Vetter28c70f12012-12-01 13:53:45 +0100540 init_waitqueue_head(&dev_priv->gmbus_wait_queue);
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500541
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300542 for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
Jani Nikula88ac7932015-03-27 00:20:22 +0200543 if (!intel_gmbus_is_valid_pin(dev_priv, pin))
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300544 continue;
545
546 bus = &dev_priv->gmbus[pin];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700547
548 bus->adapter.owner = THIS_MODULE;
549 bus->adapter.class = I2C_CLASS_DDC;
550 snprintf(bus->adapter.name,
Jean Delvare69669452010-11-05 18:51:34 +0100551 sizeof(bus->adapter.name),
552 "i915 gmbus %s",
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300553 gmbus_pins[pin].name);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700554
555 bus->adapter.dev.parent = &dev->pdev->dev;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100556 bus->dev_priv = dev_priv;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700557
558 bus->adapter.algo = &gmbus_algorithm;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700559
Chris Wilsone957d772010-09-24 12:52:03 +0100560 /* By default use a conservative clock rate */
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300561 bus->reg0 = pin | GMBUS_RATE_100KHZ;
Chris Wilsoncb8ea752010-09-28 13:35:47 +0100562
Daniel Vetter83ee9e62012-05-13 14:44:20 +0200563 /* gmbus seems to be broken on i830 */
564 if (IS_I830(dev))
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000565 bus->force_bit = 1;
Daniel Vetter83ee9e62012-05-13 14:44:20 +0200566
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300567 intel_gpio_setup(bus, pin);
Jani Nikulacee25162012-08-13 17:33:02 +0300568
569 ret = i2c_add_adapter(&bus->adapter);
570 if (ret)
571 goto err;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700572 }
573
574 intel_i2c_reset(dev_priv->dev);
575
576 return 0;
577
578err:
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300579 while (--pin) {
Jani Nikula88ac7932015-03-27 00:20:22 +0200580 if (!intel_gmbus_is_valid_pin(dev_priv, pin))
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300581 continue;
582
583 bus = &dev_priv->gmbus[pin];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700584 i2c_del_adapter(&bus->adapter);
585 }
Chris Wilsonf899fc62010-07-20 15:44:45 -0700586 return ret;
587}
588
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800589struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
Jani Nikula0184df42015-03-27 00:20:20 +0200590 unsigned int pin)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800591{
Jani Nikula88ac7932015-03-27 00:20:22 +0200592 if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300593 return NULL;
594
595 return &dev_priv->gmbus[pin].adapter;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800596}
597
Chris Wilsone957d772010-09-24 12:52:03 +0100598void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
599{
600 struct intel_gmbus *bus = to_intel_gmbus(adapter);
601
Adam Jacksond5090b92011-06-16 16:36:28 -0400602 bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
Chris Wilsone957d772010-09-24 12:52:03 +0100603}
604
605void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
606{
607 struct intel_gmbus *bus = to_intel_gmbus(adapter);
608
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000609 bus->force_bit += force_bit ? 1 : -1;
610 DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
611 force_bit ? "en" : "dis", adapter->name,
612 bus->force_bit);
Chris Wilsone957d772010-09-24 12:52:03 +0100613}
614
Chris Wilsonf899fc62010-07-20 15:44:45 -0700615void intel_teardown_gmbus(struct drm_device *dev)
616{
617 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300618 struct intel_gmbus *bus;
619 unsigned int pin;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700620
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300621 for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
Jani Nikula88ac7932015-03-27 00:20:22 +0200622 if (!intel_gmbus_is_valid_pin(dev_priv, pin))
Jani Nikula5ea6e5e2015-04-01 10:55:04 +0300623 continue;
624
625 bus = &dev_priv->gmbus[pin];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700626 i2c_del_adapter(&bus->adapter);
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628}